net/mlx4_core: Add QUERY_FUNC firmware command
[linux-2.6-block.git] / drivers / net / ethernet / mellanox / mlx4 / fw.c
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
51a379d0 3 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
225c7b1f
RD
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
5cc914f1 35#include <linux/etherdevice.h>
225c7b1f 36#include <linux/mlx4/cmd.h>
9d9779e7 37#include <linux/module.h>
c57e20dc 38#include <linux/cache.h>
225c7b1f
RD
39
40#include "fw.h"
41#include "icm.h"
42
fe40900f 43enum {
5ae2a7a8
RD
44 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
45 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
46 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
fe40900f
RD
47};
48
225c7b1f
RD
49extern void __buggy_use_of_MLX4_GET(void);
50extern void __buggy_use_of_MLX4_PUT(void);
51
eb939922 52static bool enable_qos;
51f5f0ee
JM
53module_param(enable_qos, bool, 0444);
54MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
55
225c7b1f
RD
56#define MLX4_GET(dest, source, offset) \
57 do { \
58 void *__p = (char *) (source) + (offset); \
59 switch (sizeof (dest)) { \
60 case 1: (dest) = *(u8 *) __p; break; \
61 case 2: (dest) = be16_to_cpup(__p); break; \
62 case 4: (dest) = be32_to_cpup(__p); break; \
63 case 8: (dest) = be64_to_cpup(__p); break; \
64 default: __buggy_use_of_MLX4_GET(); \
65 } \
66 } while (0)
67
68#define MLX4_PUT(dest, source, offset) \
69 do { \
70 void *__d = ((char *) (dest) + (offset)); \
71 switch (sizeof(source)) { \
72 case 1: *(u8 *) __d = (source); break; \
73 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
74 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
75 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
76 default: __buggy_use_of_MLX4_PUT(); \
77 } \
78 } while (0)
79
52eafc68 80static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
225c7b1f
RD
81{
82 static const char *fname[] = {
83 [ 0] = "RC transport",
84 [ 1] = "UC transport",
85 [ 2] = "UD transport",
ea98054f 86 [ 3] = "XRC transport",
225c7b1f
RD
87 [ 4] = "reliable multicast",
88 [ 5] = "FCoIB support",
89 [ 6] = "SRQ support",
90 [ 7] = "IPoIB checksum offload",
91 [ 8] = "P_Key violation counter",
92 [ 9] = "Q_Key violation counter",
93 [10] = "VMM",
4d531aa8 94 [12] = "Dual Port Different Protocol (DPDP) support",
417608c2 95 [15] = "Big LSO headers",
225c7b1f
RD
96 [16] = "MW support",
97 [17] = "APM support",
98 [18] = "Atomic ops support",
99 [19] = "Raw multicast support",
100 [20] = "Address vector port checking support",
101 [21] = "UD multicast support",
102 [24] = "Demand paging support",
96dfa684 103 [25] = "Router support",
ccf86321
OG
104 [30] = "IBoE support",
105 [32] = "Unicast loopback support",
f3a9d1f2 106 [34] = "FCS header control",
ccf86321
OG
107 [38] = "Wake On LAN support",
108 [40] = "UDP RSS support",
109 [41] = "Unicast VEP steering support",
f2a3f6a3
OG
110 [42] = "Multicast VEP steering support",
111 [48] = "Counters support",
540b3a39 112 [53] = "Port ETS Scheduler support",
4d531aa8 113 [55] = "Port link type sensing support",
00f5ce99 114 [59] = "Port management change event support",
08ff3235
OG
115 [61] = "64 byte EQE support",
116 [62] = "64 byte CQE support",
225c7b1f
RD
117 };
118 int i;
119
120 mlx4_dbg(dev, "DEV_CAP flags:\n");
23c15c21 121 for (i = 0; i < ARRAY_SIZE(fname); ++i)
52eafc68 122 if (fname[i] && (flags & (1LL << i)))
225c7b1f
RD
123 mlx4_dbg(dev, " %s\n", fname[i]);
124}
125
b3416f44
SP
126static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
127{
128 static const char * const fname[] = {
129 [0] = "RSS support",
130 [1] = "RSS Toeplitz Hash Function support",
0ff1fb65 131 [2] = "RSS XOR Hash Function support",
56cb4567 132 [3] = "Device managed flow steering support",
d998735f 133 [4] = "Automatic MAC reassignment support",
4e8cf5b8
OG
134 [5] = "Time stamping support",
135 [6] = "VST (control vlan insertion/stripping) support",
b01978ca 136 [7] = "FSM (MAC anti-spoofing) support",
7ffdf726 137 [8] = "Dynamic QP updates support",
56cb4567 138 [9] = "Device managed flow steering IPoIB support",
114840c3 139 [10] = "TCP/IP offloads/flow-steering for VXLAN support",
77507aa2
IS
140 [11] = "MAD DEMUX (Secure-Host) support",
141 [12] = "Large cache line (>64B) CQE stride support",
adbc7ac5 142 [13] = "Large cache line (>64B) EQE stride support",
a53e3e8c 143 [14] = "Ethernet protocol control support",
d475c95b
MB
144 [15] = "Ethernet Backplane autoneg support",
145 [16] = "CONFIG DEV support"
b3416f44
SP
146 };
147 int i;
148
149 for (i = 0; i < ARRAY_SIZE(fname); ++i)
150 if (fname[i] && (flags & (1LL << i)))
151 mlx4_dbg(dev, " %s\n", fname[i]);
152}
153
2d928651
VS
154int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
155{
156 struct mlx4_cmd_mailbox *mailbox;
157 u32 *inbox;
158 int err = 0;
159
160#define MOD_STAT_CFG_IN_SIZE 0x100
161
162#define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
163#define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
164
165 mailbox = mlx4_alloc_cmd_mailbox(dev);
166 if (IS_ERR(mailbox))
167 return PTR_ERR(mailbox);
168 inbox = mailbox->buf;
169
2d928651
VS
170 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
171 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
172
173 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
f9baff50 174 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
2d928651
VS
175
176 mlx4_free_cmd_mailbox(dev, mailbox);
177 return err;
178}
179
e8c4265b
MB
180int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
181{
182 struct mlx4_cmd_mailbox *mailbox;
183 u32 *outbox;
184 u8 in_modifier;
185 u8 field;
186 u16 field16;
187 int err;
188
189#define QUERY_FUNC_BUS_OFFSET 0x00
190#define QUERY_FUNC_DEVICE_OFFSET 0x01
191#define QUERY_FUNC_FUNCTION_OFFSET 0x01
192#define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
193#define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
194#define QUERY_FUNC_MAX_EQ_OFFSET 0x06
195#define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
196
197 mailbox = mlx4_alloc_cmd_mailbox(dev);
198 if (IS_ERR(mailbox))
199 return PTR_ERR(mailbox);
200 outbox = mailbox->buf;
201
202 in_modifier = slave;
203 mlx4_dbg(dev, "%s for VF %d\n", __func__, in_modifier);
204
205 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
206 MLX4_CMD_QUERY_FUNC,
207 MLX4_CMD_TIME_CLASS_A,
208 MLX4_CMD_NATIVE);
209 if (err)
210 goto out;
211
212 MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
213 func->bus = field & 0xf;
214 MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
215 func->device = field & 0xf1;
216 MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
217 func->function = field & 0x7;
218 MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
219 func->physical_function = field & 0xf;
220 MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
221 func->rsvd_eqs = field16 & 0xffff;
222 MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
223 func->max_eq = field16 & 0xffff;
224 MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
225 func->rsvd_uars = field & 0x0f;
226
227 mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
228 func->bus, func->device, func->function, func->physical_function,
229 func->max_eq, func->rsvd_eqs, func->rsvd_uars);
230
231out:
232 mlx4_free_cmd_mailbox(dev, mailbox);
233 return err;
234}
235
5cc914f1
MA
236int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
237 struct mlx4_vhcr *vhcr,
238 struct mlx4_cmd_mailbox *inbox,
239 struct mlx4_cmd_mailbox *outbox,
240 struct mlx4_cmd_info *cmd)
241{
5a0d0a61 242 struct mlx4_priv *priv = mlx4_priv(dev);
99ec41d0
JM
243 u8 field, port;
244 u32 size, proxy_qp, qkey;
5cc914f1
MA
245 int err = 0;
246
247#define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
248#define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
5cc914f1 249#define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
105c320f 250#define QUERY_FUNC_CAP_FMR_OFFSET 0x8
eb456a68
JM
251#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
252#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
253#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
254#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
255#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
256#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
5cc914f1 257#define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
69612b9f 258#define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
5cc914f1 259
eb456a68
JM
260#define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
261#define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
262#define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
263#define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
264#define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
265#define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
266
105c320f
JM
267#define QUERY_FUNC_CAP_FMR_FLAG 0x80
268#define QUERY_FUNC_CAP_FLAG_RDMA 0x40
269#define QUERY_FUNC_CAP_FLAG_ETH 0x80
eb456a68 270#define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
105c320f
JM
271
272/* when opcode modifier = 1 */
5cc914f1 273#define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
99ec41d0 274#define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
73e74ab4
HHZ
275#define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
276#define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
5cc914f1 277
47605df9
JM
278#define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
279#define QUERY_FUNC_CAP_QP0_PROXY 0x14
280#define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
281#define QUERY_FUNC_CAP_QP1_PROXY 0x1c
8e1a28e8 282#define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
47605df9 283
73e74ab4
HHZ
284#define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
285#define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
eb17711b 286#define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
99ec41d0 287#define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
105c320f 288
73e74ab4 289#define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
105c320f 290
5cc914f1 291 if (vhcr->op_modifier == 1) {
449fc488
MB
292 struct mlx4_active_ports actv_ports =
293 mlx4_get_active_ports(dev, slave);
294 int converted_port = mlx4_slave_convert_port(
295 dev, slave, vhcr->in_modifier);
296
297 if (converted_port < 0)
298 return -EINVAL;
299
300 vhcr->in_modifier = converted_port;
449fc488
MB
301 /* phys-port = logical-port */
302 field = vhcr->in_modifier -
303 find_first_bit(actv_ports.ports, dev->caps.num_ports);
47605df9
JM
304 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
305
99ec41d0
JM
306 port = vhcr->in_modifier;
307 proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
308
309 /* Set nic_info bit to mark new fields support */
310 field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
311
312 if (mlx4_vf_smi_enabled(dev, slave, port) &&
313 !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
314 field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
315 MLX4_PUT(outbox->buf, qkey,
316 QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
317 }
318 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
319
47605df9 320 /* size is now the QP number */
99ec41d0 321 size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
47605df9
JM
322 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
323
324 size += 2;
325 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
326
99ec41d0
JM
327 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
328 proxy_qp += 2;
329 MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
47605df9 330
8e1a28e8
HHZ
331 MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
332 QUERY_FUNC_CAP_PHYS_PORT_ID);
333
5cc914f1 334 } else if (vhcr->op_modifier == 0) {
449fc488
MB
335 struct mlx4_active_ports actv_ports =
336 mlx4_get_active_ports(dev, slave);
eb456a68
JM
337 /* enable rdma and ethernet interfaces, and new quota locations */
338 field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
339 QUERY_FUNC_CAP_FLAG_QUOTAS);
5cc914f1
MA
340 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
341
449fc488
MB
342 field = min(
343 bitmap_weight(actv_ports.ports, dev->caps.num_ports),
344 dev->caps.num_ports);
5cc914f1
MA
345 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
346
08ff3235 347 size = dev->caps.function_caps; /* set PF behaviours */
5cc914f1
MA
348 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
349
105c320f
JM
350 field = 0; /* protected FMR support not available as yet */
351 MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
352
5a0d0a61 353 size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
5cc914f1 354 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
eb456a68
JM
355 size = dev->caps.num_qps;
356 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
5cc914f1 357
5a0d0a61 358 size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
5cc914f1 359 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
eb456a68
JM
360 size = dev->caps.num_srqs;
361 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
5cc914f1 362
5a0d0a61 363 size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
5cc914f1 364 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
eb456a68
JM
365 size = dev->caps.num_cqs;
366 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
5cc914f1
MA
367
368 size = dev->caps.num_eqs;
369 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
370
371 size = dev->caps.reserved_eqs;
372 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
373
5a0d0a61 374 size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
5cc914f1 375 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
eb456a68
JM
376 size = dev->caps.num_mpts;
377 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
5cc914f1 378
5a0d0a61 379 size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
5cc914f1 380 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
eb456a68
JM
381 size = dev->caps.num_mtts;
382 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
5cc914f1
MA
383
384 size = dev->caps.num_mgms + dev->caps.num_amgms;
385 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
eb456a68 386 MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
5cc914f1
MA
387
388 } else
389 err = -EINVAL;
390
391 return err;
392}
393
225c6c8c 394int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
47605df9 395 struct mlx4_func_cap *func_cap)
5cc914f1
MA
396{
397 struct mlx4_cmd_mailbox *mailbox;
398 u32 *outbox;
47605df9 399 u8 field, op_modifier;
99ec41d0 400 u32 size, qkey;
eb456a68 401 int err = 0, quotas = 0;
5cc914f1 402
47605df9 403 op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
5cc914f1
MA
404
405 mailbox = mlx4_alloc_cmd_mailbox(dev);
406 if (IS_ERR(mailbox))
407 return PTR_ERR(mailbox);
408
47605df9
JM
409 err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
410 MLX4_CMD_QUERY_FUNC_CAP,
5cc914f1
MA
411 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
412 if (err)
413 goto out;
414
415 outbox = mailbox->buf;
416
47605df9
JM
417 if (!op_modifier) {
418 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
419 if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
420 mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
421 err = -EPROTONOSUPPORT;
422 goto out;
423 }
424 func_cap->flags = field;
eb456a68 425 quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
5cc914f1 426
47605df9
JM
427 MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
428 func_cap->num_ports = field;
5cc914f1 429
47605df9
JM
430 MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
431 func_cap->pf_context_behaviour = size;
5cc914f1 432
eb456a68
JM
433 if (quotas) {
434 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
435 func_cap->qp_quota = size & 0xFFFFFF;
436
437 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
438 func_cap->srq_quota = size & 0xFFFFFF;
439
440 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
441 func_cap->cq_quota = size & 0xFFFFFF;
442
443 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
444 func_cap->mpt_quota = size & 0xFFFFFF;
445
446 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
447 func_cap->mtt_quota = size & 0xFFFFFF;
448
449 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
450 func_cap->mcg_quota = size & 0xFFFFFF;
5cc914f1 451
eb456a68
JM
452 } else {
453 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
454 func_cap->qp_quota = size & 0xFFFFFF;
5cc914f1 455
eb456a68
JM
456 MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
457 func_cap->srq_quota = size & 0xFFFFFF;
5cc914f1 458
eb456a68
JM
459 MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
460 func_cap->cq_quota = size & 0xFFFFFF;
461
462 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
463 func_cap->mpt_quota = size & 0xFFFFFF;
464
465 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
466 func_cap->mtt_quota = size & 0xFFFFFF;
467
468 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
469 func_cap->mcg_quota = size & 0xFFFFFF;
470 }
47605df9
JM
471 MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
472 func_cap->max_eq = size & 0xFFFFFF;
5cc914f1 473
47605df9
JM
474 MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
475 func_cap->reserved_eq = size & 0xFFFFFF;
5cc914f1 476
47605df9
JM
477 goto out;
478 }
5cc914f1 479
47605df9
JM
480 /* logical port query */
481 if (gen_or_port > dev->caps.num_ports) {
482 err = -EINVAL;
483 goto out;
484 }
5cc914f1 485
eb17711b 486 MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
47605df9 487 if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
bc82878b 488 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
47605df9
JM
489 mlx4_err(dev, "VLAN is enforced on this port\n");
490 err = -EPROTONOSUPPORT;
5cc914f1 491 goto out;
47605df9 492 }
5cc914f1 493
eb17711b 494 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
47605df9
JM
495 mlx4_err(dev, "Force mac is enabled on this port\n");
496 err = -EPROTONOSUPPORT;
497 goto out;
5cc914f1 498 }
47605df9 499 } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
73e74ab4
HHZ
500 MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
501 if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
1a91de28 502 mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
47605df9
JM
503 err = -EPROTONOSUPPORT;
504 goto out;
505 }
506 }
5cc914f1 507
47605df9
JM
508 MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
509 func_cap->physical_port = field;
510 if (func_cap->physical_port != gen_or_port) {
511 err = -ENOSYS;
512 goto out;
5cc914f1
MA
513 }
514
99ec41d0
JM
515 if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
516 MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
517 func_cap->qp0_qkey = qkey;
518 } else {
519 func_cap->qp0_qkey = 0;
520 }
521
47605df9
JM
522 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
523 func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
524
525 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
526 func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
527
528 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
529 func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
530
531 MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
532 func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
533
8e1a28e8
HHZ
534 if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
535 MLX4_GET(func_cap->phys_port_id, outbox,
536 QUERY_FUNC_CAP_PHYS_PORT_ID);
537
5cc914f1
MA
538 /* All other resources are allocated by the master, but we still report
539 * 'num' and 'reserved' capabilities as follows:
540 * - num remains the maximum resource index
541 * - 'num - reserved' is the total available objects of a resource, but
542 * resource indices may be less than 'reserved'
543 * TODO: set per-resource quotas */
544
545out:
546 mlx4_free_cmd_mailbox(dev, mailbox);
547
548 return err;
549}
550
225c7b1f
RD
551int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
552{
553 struct mlx4_cmd_mailbox *mailbox;
554 u32 *outbox;
555 u8 field;
ccf86321 556 u32 field32, flags, ext_flags;
225c7b1f
RD
557 u16 size;
558 u16 stat_rate;
559 int err;
5ae2a7a8 560 int i;
225c7b1f
RD
561
562#define QUERY_DEV_CAP_OUT_SIZE 0x100
563#define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
564#define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
565#define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
566#define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
567#define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
568#define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
569#define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
570#define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
571#define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
572#define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
573#define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
574#define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
575#define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
576#define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
577#define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
578#define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
579#define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
580#define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
581#define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
582#define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
583#define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
b832be1e 584#define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
b3416f44 585#define QUERY_DEV_CAP_RSS_OFFSET 0x2e
225c7b1f
RD
586#define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
587#define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
588#define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
589#define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
590#define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
149983af 591#define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
225c7b1f
RD
592#define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
593#define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
d998735f 594#define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
225c7b1f 595#define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
ccf86321 596#define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
225c7b1f
RD
597#define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
598#define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
599#define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
600#define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
601#define QUERY_DEV_CAP_BF_OFFSET 0x4c
602#define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
603#define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
604#define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
605#define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
606#define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
607#define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
608#define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
609#define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
610#define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
611#define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
612#define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
613#define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
012a8ff5
SH
614#define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
615#define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
f2a3f6a3 616#define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
3f7fb021 617#define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
4de65803 618#define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
0ff1fb65
HHZ
619#define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
620#define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
77507aa2 621#define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
adbc7ac5 622#define QUERY_DEV_CAP_ETH_PROT_CTRL_OFFSET 0x7a
225c7b1f
RD
623#define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
624#define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
625#define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
626#define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
627#define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
628#define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
629#define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
630#define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
631#define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
632#define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
95d04f07 633#define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
d475c95b 634#define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
225c7b1f
RD
635#define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
636#define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
a53e3e8c 637#define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
955154fa 638#define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
7ffdf726 639#define QUERY_DEV_CAP_VXLAN 0x9e
114840c3 640#define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
225c7b1f 641
b3416f44 642 dev_cap->flags2 = 0;
225c7b1f
RD
643 mailbox = mlx4_alloc_cmd_mailbox(dev);
644 if (IS_ERR(mailbox))
645 return PTR_ERR(mailbox);
646 outbox = mailbox->buf;
647
648 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
401453a3 649 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f
RD
650 if (err)
651 goto out;
652
653 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
654 dev_cap->reserved_qps = 1 << (field & 0xf);
655 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
656 dev_cap->max_qps = 1 << (field & 0x1f);
657 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
658 dev_cap->reserved_srqs = 1 << (field >> 4);
659 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
660 dev_cap->max_srqs = 1 << (field & 0x1f);
661 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
662 dev_cap->max_cq_sz = 1 << field;
663 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
664 dev_cap->reserved_cqs = 1 << (field & 0xf);
665 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
666 dev_cap->max_cqs = 1 << (field & 0x1f);
667 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
668 dev_cap->max_mpts = 1 << (field & 0x3f);
669 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
7c68dd43 670 dev_cap->reserved_eqs = 1 << (field & 0xf);
225c7b1f 671 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
5920869f 672 dev_cap->max_eqs = 1 << (field & 0xf);
225c7b1f
RD
673 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
674 dev_cap->reserved_mtts = 1 << (field >> 4);
675 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
676 dev_cap->max_mrw_sz = 1 << field;
677 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
678 dev_cap->reserved_mrws = 1 << (field & 0xf);
679 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
680 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
681 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
682 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
683 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
684 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
b832be1e
EC
685 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
686 field &= 0x1f;
687 if (!field)
688 dev_cap->max_gso_sz = 0;
689 else
690 dev_cap->max_gso_sz = 1 << field;
691
b3416f44
SP
692 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
693 if (field & 0x20)
694 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
695 if (field & 0x10)
696 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
697 field &= 0xf;
698 if (field) {
699 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
700 dev_cap->max_rss_tbl_sz = 1 << field;
701 } else
702 dev_cap->max_rss_tbl_sz = 0;
225c7b1f
RD
703 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
704 dev_cap->max_rdma_global = 1 << (field & 0x3f);
705 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
706 dev_cap->local_ca_ack_delay = field & 0x1f;
225c7b1f 707 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
225c7b1f 708 dev_cap->num_ports = field & 0xf;
149983af
DB
709 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
710 dev_cap->max_msg_sz = 1 << (field & 0x1f);
0ff1fb65
HHZ
711 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
712 if (field & 0x80)
713 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
714 dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
4de65803
MB
715 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
716 if (field & 0x80)
717 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
0ff1fb65
HHZ
718 MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
719 dev_cap->fs_max_num_qp_per_entry = field;
225c7b1f
RD
720 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
721 dev_cap->stat_rate_support = stat_rate;
d998735f
EE
722 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
723 if (field & 0x80)
724 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
ccf86321 725 MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
52eafc68 726 MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
ccf86321 727 dev_cap->flags = flags | (u64)ext_flags << 32;
225c7b1f
RD
728 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
729 dev_cap->reserved_uars = field >> 4;
730 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
731 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
732 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
733 dev_cap->min_page_sz = 1 << field;
734
735 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
736 if (field & 0x80) {
737 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
738 dev_cap->bf_reg_size = 1 << (field & 0x1f);
739 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
f5a49539 740 if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
58d74bb1 741 field = 3;
225c7b1f
RD
742 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
743 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
744 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
745 } else {
746 dev_cap->bf_reg_size = 0;
747 mlx4_dbg(dev, "BlueFlame not available\n");
748 }
749
750 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
751 dev_cap->max_sq_sg = field;
752 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
753 dev_cap->max_sq_desc_sz = size;
754
755 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
756 dev_cap->max_qp_per_mcg = 1 << field;
757 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
758 dev_cap->reserved_mgms = field & 0xf;
759 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
760 dev_cap->max_mcgs = 1 << field;
761 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
762 dev_cap->reserved_pds = field >> 4;
763 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
764 dev_cap->max_pds = 1 << (field & 0x3f);
012a8ff5
SH
765 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
766 dev_cap->reserved_xrcds = field >> 4;
426dd00d 767 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
012a8ff5 768 dev_cap->max_xrcds = 1 << (field & 0x1f);
225c7b1f
RD
769
770 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
771 dev_cap->rdmarc_entry_sz = size;
772 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
773 dev_cap->qpc_entry_sz = size;
774 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
775 dev_cap->aux_entry_sz = size;
776 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
777 dev_cap->altc_entry_sz = size;
778 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
779 dev_cap->eqc_entry_sz = size;
780 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
781 dev_cap->cqc_entry_sz = size;
782 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
783 dev_cap->srq_entry_sz = size;
784 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
785 dev_cap->cmpt_entry_sz = size;
786 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
787 dev_cap->mtt_entry_sz = size;
788 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
789 dev_cap->dmpt_entry_sz = size;
790
791 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
792 dev_cap->max_srq_sz = 1 << field;
793 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
794 dev_cap->max_qp_sz = 1 << field;
795 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
796 dev_cap->resize_srq = field & 1;
797 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
798 dev_cap->max_rq_sg = field;
799 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
800 dev_cap->max_rq_desc_sz = size;
77507aa2 801 MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
adbc7ac5
SM
802 if (field & (1 << 5))
803 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
77507aa2
IS
804 if (field & (1 << 6))
805 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
806 if (field & (1 << 7))
807 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
225c7b1f
RD
808 MLX4_GET(dev_cap->bmme_flags, outbox,
809 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
d475c95b
MB
810 MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
811 if (field & 0x20)
812 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
225c7b1f
RD
813 MLX4_GET(dev_cap->reserved_lkey, outbox,
814 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
a53e3e8c
SM
815 MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
816 if (field32 & (1 << 0))
817 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
955154fa
MB
818 MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
819 if (field & 1<<6)
5930e8d0 820 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
7ffdf726
OG
821 MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
822 if (field & 1<<3)
823 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
225c7b1f
RD
824 MLX4_GET(dev_cap->max_icm_sz, outbox,
825 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
f2a3f6a3
OG
826 if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
827 MLX4_GET(dev_cap->max_counters, outbox,
828 QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
225c7b1f 829
114840c3
JM
830 MLX4_GET(field32, outbox,
831 QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
832 if (field32 & (1 << 0))
833 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
834
3f7fb021 835 MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
b01978ca
JM
836 if (field32 & (1 << 16))
837 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
3f7fb021
RE
838 if (field32 & (1 << 26))
839 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
e6b6a231
RE
840 if (field32 & (1 << 20))
841 dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
3f7fb021 842
5ae2a7a8
RD
843 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
844 for (i = 1; i <= dev_cap->num_ports; ++i) {
845 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
846 dev_cap->max_vl[i] = field >> 4;
847 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
b79acb49 848 dev_cap->ib_mtu[i] = field >> 4;
5ae2a7a8
RD
849 dev_cap->max_port_width[i] = field & 0xf;
850 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
851 dev_cap->max_gids[i] = 1 << (field & 0xf);
852 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
853 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
854 }
855 } else {
7ff93f8b 856#define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
5ae2a7a8 857#define QUERY_PORT_MTU_OFFSET 0x01
b79acb49 858#define QUERY_PORT_ETH_MTU_OFFSET 0x02
5ae2a7a8
RD
859#define QUERY_PORT_WIDTH_OFFSET 0x06
860#define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
93fc9e1b 861#define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
5ae2a7a8 862#define QUERY_PORT_MAX_VL_OFFSET 0x0b
e65b9591 863#define QUERY_PORT_MAC_OFFSET 0x10
7699517d
YP
864#define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
865#define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
866#define QUERY_PORT_TRANS_CODE_OFFSET 0x20
5ae2a7a8
RD
867
868 for (i = 1; i <= dev_cap->num_ports; ++i) {
869 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
401453a3 870 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
5ae2a7a8
RD
871 if (err)
872 goto out;
873
7ff93f8b
YP
874 MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
875 dev_cap->supported_port_types[i] = field & 3;
8d0fc7b6
YP
876 dev_cap->suggested_type[i] = (field >> 3) & 1;
877 dev_cap->default_sense[i] = (field >> 4) & 1;
5ae2a7a8 878 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
b79acb49 879 dev_cap->ib_mtu[i] = field & 0xf;
5ae2a7a8
RD
880 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
881 dev_cap->max_port_width[i] = field & 0xf;
882 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
883 dev_cap->max_gids[i] = 1 << (field >> 4);
884 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
885 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
886 dev_cap->max_vl[i] = field & 0xf;
93fc9e1b
YP
887 MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
888 dev_cap->log_max_macs[i] = field & 0xf;
889 dev_cap->log_max_vlans[i] = field >> 4;
b79acb49
YP
890 MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
891 MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
7699517d
YP
892 MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
893 dev_cap->trans_type[i] = field32 >> 24;
894 dev_cap->vendor_oui[i] = field32 & 0xffffff;
895 MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
896 MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
5ae2a7a8
RD
897 }
898 }
899
95d04f07
RD
900 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
901 dev_cap->bmme_flags, dev_cap->reserved_lkey);
225c7b1f
RD
902
903 /*
904 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
905 * we can't use any EQs whose doorbell falls on that page,
906 * even if the EQ itself isn't reserved.
907 */
908 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
909 dev_cap->reserved_eqs);
910
911 mlx4_dbg(dev, "Max ICM size %lld MB\n",
912 (unsigned long long) dev_cap->max_icm_sz >> 20);
913 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
914 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
915 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
916 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
917 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
918 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
919 mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
920 dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
921 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
922 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
923 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
924 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
925 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
926 dev_cap->max_pds, dev_cap->reserved_mgms);
927 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
928 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
929 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
b79acb49 930 dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
5ae2a7a8 931 dev_cap->max_port_width[1]);
225c7b1f
RD
932 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
933 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
934 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
935 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
b832be1e 936 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
f2a3f6a3 937 mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
b3416f44 938 mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
225c7b1f
RD
939
940 dump_dev_cap_flags(dev, dev_cap->flags);
b3416f44 941 dump_dev_cap_flags2(dev, dev_cap->flags2);
225c7b1f
RD
942
943out:
944 mlx4_free_cmd_mailbox(dev, mailbox);
945 return err;
946}
947
b91cb3eb
JM
948int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
949 struct mlx4_vhcr *vhcr,
950 struct mlx4_cmd_mailbox *inbox,
951 struct mlx4_cmd_mailbox *outbox,
952 struct mlx4_cmd_info *cmd)
953{
2a4fae14 954 u64 flags;
b91cb3eb
JM
955 int err = 0;
956 u8 field;
cc1ade94 957 u32 bmme_flags;
449fc488
MB
958 int real_port;
959 int slave_port;
960 int first_port;
961 struct mlx4_active_ports actv_ports;
b91cb3eb
JM
962
963 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
964 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
965 if (err)
966 return err;
967
cc1ade94
SM
968 /* add port mng change event capability and disable mw type 1
969 * unconditionally to slaves
970 */
2a4fae14
JM
971 MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
972 flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
cc1ade94 973 flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
449fc488
MB
974 actv_ports = mlx4_get_active_ports(dev, slave);
975 first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
976 for (slave_port = 0, real_port = first_port;
977 real_port < first_port +
978 bitmap_weight(actv_ports.ports, dev->caps.num_ports);
979 ++real_port, ++slave_port) {
980 if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
981 flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
982 else
983 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
984 }
985 for (; slave_port < dev->caps.num_ports; ++slave_port)
986 flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
2a4fae14
JM
987 MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
988
449fc488
MB
989 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
990 field &= ~0x0F;
991 field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
992 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
993
30b40c31
AV
994 /* For guests, disable timestamp */
995 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
996 field &= 0x7f;
997 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
998
7ffdf726 999 /* For guests, disable vxlan tunneling */
57352ef4 1000 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
7ffdf726
OG
1001 field &= 0xf7;
1002 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
1003
b91cb3eb
JM
1004 /* For guests, report Blueflame disabled */
1005 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
1006 field &= 0x7f;
1007 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
1008
cc1ade94 1009 /* For guests, disable mw type 2 */
57352ef4 1010 MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
cc1ade94
SM
1011 bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
1012 MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
1013
0081c8f3
JM
1014 /* turn off device-managed steering capability if not enabled */
1015 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1016 MLX4_GET(field, outbox->buf,
1017 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1018 field &= 0x7f;
1019 MLX4_PUT(outbox->buf, field,
1020 QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
1021 }
4de65803
MB
1022
1023 /* turn off ipoib managed steering for guests */
57352ef4 1024 MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
4de65803
MB
1025 field &= ~0x80;
1026 MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
1027
b91cb3eb
JM
1028 return 0;
1029}
1030
5cc914f1
MA
1031int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
1032 struct mlx4_vhcr *vhcr,
1033 struct mlx4_cmd_mailbox *inbox,
1034 struct mlx4_cmd_mailbox *outbox,
1035 struct mlx4_cmd_info *cmd)
1036{
0eb62b93 1037 struct mlx4_priv *priv = mlx4_priv(dev);
5cc914f1
MA
1038 u64 def_mac;
1039 u8 port_type;
6634961c 1040 u16 short_field;
5cc914f1 1041 int err;
948e306d 1042 int admin_link_state;
449fc488
MB
1043 int port = mlx4_slave_convert_port(dev, slave,
1044 vhcr->in_modifier & 0xFF);
5cc914f1 1045
105c320f 1046#define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
948e306d 1047#define MLX4_PORT_LINK_UP_MASK 0x80
6634961c
JM
1048#define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
1049#define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
95f56e7a 1050
449fc488
MB
1051 if (port < 0)
1052 return -EINVAL;
1053
a7401b9c
JM
1054 /* Protect against untrusted guests: enforce that this is the
1055 * QUERY_PORT general query.
1056 */
1057 if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
1058 return -EINVAL;
1059
1060 vhcr->in_modifier = port;
449fc488 1061
5cc914f1
MA
1062 err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
1063 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1064 MLX4_CMD_NATIVE);
1065
1066 if (!err && dev->caps.function != slave) {
0508ad64 1067 def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
5cc914f1
MA
1068 MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
1069
1070 /* get port type - currently only eth is enabled */
1071 MLX4_GET(port_type, outbox->buf,
1072 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
1073
105c320f
JM
1074 /* No link sensing allowed */
1075 port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
1076 /* set port type to currently operating port type */
1077 port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
5cc914f1 1078
948e306d
RE
1079 admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
1080 if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
1081 port_type |= MLX4_PORT_LINK_UP_MASK;
1082 else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
1083 port_type &= ~MLX4_PORT_LINK_UP_MASK;
1084
5cc914f1
MA
1085 MLX4_PUT(outbox->buf, port_type,
1086 QUERY_PORT_SUPPORTED_TYPE_OFFSET);
6634961c 1087
b6ffaeff 1088 if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
449fc488 1089 short_field = mlx4_get_slave_num_gids(dev, slave, port);
b6ffaeff
JM
1090 else
1091 short_field = 1; /* slave max gids */
6634961c
JM
1092 MLX4_PUT(outbox->buf, short_field,
1093 QUERY_PORT_CUR_MAX_GID_OFFSET);
1094
1095 short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
1096 MLX4_PUT(outbox->buf, short_field,
1097 QUERY_PORT_CUR_MAX_PKEY_OFFSET);
5cc914f1
MA
1098 }
1099
1100 return err;
1101}
1102
6634961c
JM
1103int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
1104 int *gid_tbl_len, int *pkey_tbl_len)
1105{
1106 struct mlx4_cmd_mailbox *mailbox;
1107 u32 *outbox;
1108 u16 field;
1109 int err;
1110
1111 mailbox = mlx4_alloc_cmd_mailbox(dev);
1112 if (IS_ERR(mailbox))
1113 return PTR_ERR(mailbox);
1114
1115 err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
1116 MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
1117 MLX4_CMD_WRAPPED);
1118 if (err)
1119 goto out;
1120
1121 outbox = mailbox->buf;
1122
1123 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
1124 *gid_tbl_len = field;
1125
1126 MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
1127 *pkey_tbl_len = field;
1128
1129out:
1130 mlx4_free_cmd_mailbox(dev, mailbox);
1131 return err;
1132}
1133EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
1134
225c7b1f
RD
1135int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
1136{
1137 struct mlx4_cmd_mailbox *mailbox;
1138 struct mlx4_icm_iter iter;
1139 __be64 *pages;
1140 int lg;
1141 int nent = 0;
1142 int i;
1143 int err = 0;
1144 int ts = 0, tc = 0;
1145
1146 mailbox = mlx4_alloc_cmd_mailbox(dev);
1147 if (IS_ERR(mailbox))
1148 return PTR_ERR(mailbox);
225c7b1f
RD
1149 pages = mailbox->buf;
1150
1151 for (mlx4_icm_first(icm, &iter);
1152 !mlx4_icm_last(&iter);
1153 mlx4_icm_next(&iter)) {
1154 /*
1155 * We have to pass pages that are aligned to their
1156 * size, so find the least significant 1 in the
1157 * address or size and use that as our log2 size.
1158 */
1159 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
1160 if (lg < MLX4_ICM_PAGE_SHIFT) {
1a91de28
JP
1161 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
1162 MLX4_ICM_PAGE_SIZE,
1163 (unsigned long long) mlx4_icm_addr(&iter),
1164 mlx4_icm_size(&iter));
225c7b1f
RD
1165 err = -EINVAL;
1166 goto out;
1167 }
1168
1169 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
1170 if (virt != -1) {
1171 pages[nent * 2] = cpu_to_be64(virt);
1172 virt += 1 << lg;
1173 }
1174
1175 pages[nent * 2 + 1] =
1176 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
1177 (lg - MLX4_ICM_PAGE_SHIFT));
1178 ts += 1 << (lg - 10);
1179 ++tc;
1180
1181 if (++nent == MLX4_MAILBOX_SIZE / 16) {
1182 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
f9baff50
JM
1183 MLX4_CMD_TIME_CLASS_B,
1184 MLX4_CMD_NATIVE);
225c7b1f
RD
1185 if (err)
1186 goto out;
1187 nent = 0;
1188 }
1189 }
1190 }
1191
1192 if (nent)
f9baff50
JM
1193 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
1194 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
225c7b1f
RD
1195 if (err)
1196 goto out;
1197
1198 switch (op) {
1199 case MLX4_CMD_MAP_FA:
1a91de28 1200 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
225c7b1f
RD
1201 break;
1202 case MLX4_CMD_MAP_ICM_AUX:
1a91de28 1203 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
225c7b1f
RD
1204 break;
1205 case MLX4_CMD_MAP_ICM:
1a91de28
JP
1206 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
1207 tc, ts, (unsigned long long) virt - (ts << 10));
225c7b1f
RD
1208 break;
1209 }
1210
1211out:
1212 mlx4_free_cmd_mailbox(dev, mailbox);
1213 return err;
1214}
1215
1216int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
1217{
1218 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
1219}
1220
1221int mlx4_UNMAP_FA(struct mlx4_dev *dev)
1222{
f9baff50
JM
1223 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
1224 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
225c7b1f
RD
1225}
1226
1227
1228int mlx4_RUN_FW(struct mlx4_dev *dev)
1229{
f9baff50
JM
1230 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
1231 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f
RD
1232}
1233
1234int mlx4_QUERY_FW(struct mlx4_dev *dev)
1235{
1236 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
1237 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
1238 struct mlx4_cmd_mailbox *mailbox;
1239 u32 *outbox;
1240 int err = 0;
1241 u64 fw_ver;
fe40900f 1242 u16 cmd_if_rev;
225c7b1f
RD
1243 u8 lg;
1244
1245#define QUERY_FW_OUT_SIZE 0x100
1246#define QUERY_FW_VER_OFFSET 0x00
5cc914f1 1247#define QUERY_FW_PPF_ID 0x09
fe40900f 1248#define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
225c7b1f
RD
1249#define QUERY_FW_MAX_CMD_OFFSET 0x0f
1250#define QUERY_FW_ERR_START_OFFSET 0x30
1251#define QUERY_FW_ERR_SIZE_OFFSET 0x38
1252#define QUERY_FW_ERR_BAR_OFFSET 0x3c
1253
1254#define QUERY_FW_SIZE_OFFSET 0x00
1255#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
1256#define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
1257
5cc914f1
MA
1258#define QUERY_FW_COMM_BASE_OFFSET 0x40
1259#define QUERY_FW_COMM_BAR_OFFSET 0x48
1260
ddd8a6c1
EE
1261#define QUERY_FW_CLOCK_OFFSET 0x50
1262#define QUERY_FW_CLOCK_BAR 0x58
1263
225c7b1f
RD
1264 mailbox = mlx4_alloc_cmd_mailbox(dev);
1265 if (IS_ERR(mailbox))
1266 return PTR_ERR(mailbox);
1267 outbox = mailbox->buf;
1268
1269 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
f9baff50 1270 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f
RD
1271 if (err)
1272 goto out;
1273
1274 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
1275 /*
3e1db334 1276 * FW subminor version is at more significant bits than minor
225c7b1f
RD
1277 * version, so swap here.
1278 */
1279 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
1280 ((fw_ver & 0xffff0000ull) >> 16) |
1281 ((fw_ver & 0x0000ffffull) << 16);
1282
752a50ca
JM
1283 MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
1284 dev->caps.function = lg;
1285
b91cb3eb
JM
1286 if (mlx4_is_slave(dev))
1287 goto out;
1288
5cc914f1 1289
fe40900f 1290 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
5ae2a7a8
RD
1291 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
1292 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
1a91de28 1293 mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
fe40900f
RD
1294 cmd_if_rev);
1295 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
1296 (int) (dev->caps.fw_ver >> 32),
1297 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1298 (int) dev->caps.fw_ver & 0xffff);
1a91de28 1299 mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
5ae2a7a8 1300 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
fe40900f
RD
1301 err = -ENODEV;
1302 goto out;
1303 }
1304
5ae2a7a8
RD
1305 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
1306 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
1307
225c7b1f
RD
1308 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
1309 cmd->max_cmds = 1 << lg;
1310
fe40900f 1311 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
225c7b1f
RD
1312 (int) (dev->caps.fw_ver >> 32),
1313 (int) (dev->caps.fw_ver >> 16) & 0xffff,
1314 (int) dev->caps.fw_ver & 0xffff,
fe40900f 1315 cmd_if_rev, cmd->max_cmds);
225c7b1f
RD
1316
1317 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
1318 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
1319 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
1320 fw->catas_bar = (fw->catas_bar >> 6) * 2;
1321
1322 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
1323 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
1324
1325 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
1326 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
1327 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
1328 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
1329
5cc914f1
MA
1330 MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
1331 MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
1332 fw->comm_bar = (fw->comm_bar >> 6) * 2;
1333 mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
1334 fw->comm_bar, fw->comm_base);
225c7b1f
RD
1335 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
1336
ddd8a6c1
EE
1337 MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
1338 MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
1339 fw->clock_bar = (fw->clock_bar >> 6) * 2;
1340 mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
1341 fw->clock_bar, fw->clock_offset);
1342
225c7b1f
RD
1343 /*
1344 * Round up number of system pages needed in case
1345 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
1346 */
1347 fw->fw_pages =
1348 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
1349 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
1350
1351 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
1352 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
1353
1354out:
1355 mlx4_free_cmd_mailbox(dev, mailbox);
1356 return err;
1357}
1358
b91cb3eb
JM
1359int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
1360 struct mlx4_vhcr *vhcr,
1361 struct mlx4_cmd_mailbox *inbox,
1362 struct mlx4_cmd_mailbox *outbox,
1363 struct mlx4_cmd_info *cmd)
1364{
1365 u8 *outbuf;
1366 int err;
1367
1368 outbuf = outbox->buf;
1369 err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
1370 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1371 if (err)
1372 return err;
1373
752a50ca
JM
1374 /* for slaves, set pci PPF ID to invalid and zero out everything
1375 * else except FW version */
b91cb3eb
JM
1376 outbuf[0] = outbuf[1] = 0;
1377 memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
752a50ca
JM
1378 outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
1379
b91cb3eb
JM
1380 return 0;
1381}
1382
225c7b1f
RD
1383static void get_board_id(void *vsd, char *board_id)
1384{
1385 int i;
1386
1387#define VSD_OFFSET_SIG1 0x00
1388#define VSD_OFFSET_SIG2 0xde
1389#define VSD_OFFSET_MLX_BOARD_ID 0xd0
1390#define VSD_OFFSET_TS_BOARD_ID 0x20
1391
1392#define VSD_SIGNATURE_TOPSPIN 0x5ad
1393
1394 memset(board_id, 0, MLX4_BOARD_ID_LEN);
1395
1396 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
1397 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
1398 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
1399 } else {
1400 /*
1401 * The board ID is a string but the firmware byte
1402 * swaps each 4-byte word before passing it back to
1403 * us. Therefore we need to swab it before printing.
1404 */
1405 for (i = 0; i < 4; ++i)
1406 ((u32 *) board_id)[i] =
1407 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
1408 }
1409}
1410
1411int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
1412{
1413 struct mlx4_cmd_mailbox *mailbox;
1414 u32 *outbox;
1415 int err;
1416
1417#define QUERY_ADAPTER_OUT_SIZE 0x100
225c7b1f
RD
1418#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
1419#define QUERY_ADAPTER_VSD_OFFSET 0x20
1420
1421 mailbox = mlx4_alloc_cmd_mailbox(dev);
1422 if (IS_ERR(mailbox))
1423 return PTR_ERR(mailbox);
1424 outbox = mailbox->buf;
1425
1426 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
f9baff50 1427 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f
RD
1428 if (err)
1429 goto out;
1430
225c7b1f
RD
1431 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
1432
1433 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
1434 adapter->board_id);
1435
1436out:
1437 mlx4_free_cmd_mailbox(dev, mailbox);
1438 return err;
1439}
1440
1441int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
1442{
1443 struct mlx4_cmd_mailbox *mailbox;
1444 __be32 *inbox;
1445 int err;
1446
1447#define INIT_HCA_IN_SIZE 0x200
1448#define INIT_HCA_VERSION_OFFSET 0x000
1449#define INIT_HCA_VERSION 2
7ffdf726 1450#define INIT_HCA_VXLAN_OFFSET 0x0c
c57e20dc 1451#define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
225c7b1f
RD
1452#define INIT_HCA_FLAGS_OFFSET 0x014
1453#define INIT_HCA_QPC_OFFSET 0x020
1454#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
1455#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
1456#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
1457#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
1458#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
1459#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
5cc914f1 1460#define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
77507aa2 1461#define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
225c7b1f
RD
1462#define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
1463#define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
1464#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
1465#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
1466#define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
1467#define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
1468#define INIT_HCA_MCAST_OFFSET 0x0c0
1469#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
1470#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
1471#define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
1679200f 1472#define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
225c7b1f 1473#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
0ff1fb65
HHZ
1474#define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
1475#define INIT_HCA_FS_PARAM_OFFSET 0x1d0
1476#define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
1477#define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
1478#define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
1479#define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
1480#define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
1481#define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
1482#define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
225c7b1f
RD
1483#define INIT_HCA_TPT_OFFSET 0x0f0
1484#define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
e448834e 1485#define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
225c7b1f
RD
1486#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
1487#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
1488#define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
1489#define INIT_HCA_UAR_OFFSET 0x120
1490#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
1491#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
1492
1493 mailbox = mlx4_alloc_cmd_mailbox(dev);
1494 if (IS_ERR(mailbox))
1495 return PTR_ERR(mailbox);
1496 inbox = mailbox->buf;
1497
225c7b1f
RD
1498 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
1499
c57e20dc
EC
1500 *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
1501 (ilog2(cache_line_size()) - 4) << 5;
1502
225c7b1f
RD
1503#if defined(__LITTLE_ENDIAN)
1504 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
1505#elif defined(__BIG_ENDIAN)
1506 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
1507#else
1508#error Host endianness not defined
1509#endif
1510 /* Check port for UD address vector: */
1511 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
1512
8ff095ec
EC
1513 /* Enable IPoIB checksumming if we can: */
1514 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
1515 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
1516
51f5f0ee
JM
1517 /* Enable QoS support if module parameter set */
1518 if (enable_qos)
1519 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
1520
f2a3f6a3
OG
1521 /* enable counters */
1522 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
1523 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
1524
08ff3235
OG
1525 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1526 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
1527 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
1528 dev->caps.eqe_size = 64;
1529 dev->caps.eqe_factor = 1;
1530 } else {
1531 dev->caps.eqe_size = 32;
1532 dev->caps.eqe_factor = 0;
1533 }
1534
1535 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
1536 *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
1537 dev->caps.cqe_size = 64;
77507aa2 1538 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
08ff3235
OG
1539 } else {
1540 dev->caps.cqe_size = 32;
1541 }
1542
77507aa2
IS
1543 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1544 if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
1545 (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
1546 dev->caps.eqe_size = cache_line_size();
1547 dev->caps.cqe_size = cache_line_size();
1548 dev->caps.eqe_factor = 0;
1549 MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
1550 (ilog2(dev->caps.eqe_size) - 5)),
1551 INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1552
1553 /* User still need to know to support CQE > 32B */
1554 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
1555 }
1556
225c7b1f
RD
1557 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1558
1559 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
1560 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
1561 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
1562 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
1563 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
1564 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
1565 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
1566 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
1567 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
1568 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
1569 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
1570 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
1571
0ff1fb65
HHZ
1572 /* steering attributes */
1573 if (dev->caps.steering_mode ==
1574 MLX4_STEERING_MODE_DEVICE_MANAGED) {
1575 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
1576 cpu_to_be32(1 <<
1577 INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
1578
1579 MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
1580 MLX4_PUT(inbox, param->log_mc_entry_sz,
1581 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1582 MLX4_PUT(inbox, param->log_mc_table_sz,
1583 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1584 /* Enable Ethernet flow steering
1585 * with udp unicast and tcp unicast
1586 */
23537b73 1587 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
0ff1fb65
HHZ
1588 INIT_HCA_FS_ETH_BITS_OFFSET);
1589 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1590 INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
1591 /* Enable IPoIB flow steering
1592 * with udp unicast and tcp unicast
1593 */
23537b73 1594 MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
0ff1fb65
HHZ
1595 INIT_HCA_FS_IB_BITS_OFFSET);
1596 MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
1597 INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
1598 } else {
1599 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
1600 MLX4_PUT(inbox, param->log_mc_entry_sz,
1601 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1602 MLX4_PUT(inbox, param->log_mc_hash_sz,
1603 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1604 MLX4_PUT(inbox, param->log_mc_table_sz,
1605 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1606 if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
1607 MLX4_PUT(inbox, (u8) (1 << 3),
1608 INIT_HCA_UC_STEERING_OFFSET);
1609 }
225c7b1f
RD
1610
1611 /* TPT attributes */
1612
1613 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
e448834e 1614 MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
225c7b1f
RD
1615 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
1616 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
1617 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
1618
1619 /* UAR attributes */
1620
ab9c17a0 1621 MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
225c7b1f
RD
1622 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
1623
7ffdf726
OG
1624 /* set parser VXLAN attributes */
1625 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
1626 u8 parser_params = 0;
1627 MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
1628 }
1629
f9baff50
JM
1630 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
1631 MLX4_CMD_NATIVE);
225c7b1f
RD
1632
1633 if (err)
1634 mlx4_err(dev, "INIT_HCA returns %d\n", err);
1635
1636 mlx4_free_cmd_mailbox(dev, mailbox);
1637 return err;
1638}
1639
ab9c17a0
JM
1640int mlx4_QUERY_HCA(struct mlx4_dev *dev,
1641 struct mlx4_init_hca_param *param)
1642{
1643 struct mlx4_cmd_mailbox *mailbox;
1644 __be32 *outbox;
7b8157be 1645 u32 dword_field;
ab9c17a0 1646 int err;
08ff3235 1647 u8 byte_field;
ab9c17a0
JM
1648
1649#define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
ddd8a6c1 1650#define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
ab9c17a0
JM
1651
1652 mailbox = mlx4_alloc_cmd_mailbox(dev);
1653 if (IS_ERR(mailbox))
1654 return PTR_ERR(mailbox);
1655 outbox = mailbox->buf;
1656
1657 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
1658 MLX4_CMD_QUERY_HCA,
1659 MLX4_CMD_TIME_CLASS_B,
1660 !mlx4_is_slave(dev));
1661 if (err)
1662 goto out;
1663
1664 MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
ddd8a6c1 1665 MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
ab9c17a0
JM
1666
1667 /* QPC/EEC/CQC/EQC/RDMARC attributes */
1668
1669 MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
1670 MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
1671 MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
1672 MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
1673 MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
1674 MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
1675 MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
1676 MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
1677 MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
1678 MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
1679 MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
1680 MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
1681
7b8157be
JM
1682 MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
1683 if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
1684 param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
1685 } else {
1686 MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
1687 if (byte_field & 0x8)
1688 param->steering_mode = MLX4_STEERING_MODE_B0;
1689 else
1690 param->steering_mode = MLX4_STEERING_MODE_A0;
1691 }
0ff1fb65 1692 /* steering attributes */
7b8157be 1693 if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
0ff1fb65
HHZ
1694 MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
1695 MLX4_GET(param->log_mc_entry_sz, outbox,
1696 INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
1697 MLX4_GET(param->log_mc_table_sz, outbox,
1698 INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
1699 } else {
1700 MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
1701 MLX4_GET(param->log_mc_entry_sz, outbox,
1702 INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
1703 MLX4_GET(param->log_mc_hash_sz, outbox,
1704 INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
1705 MLX4_GET(param->log_mc_table_sz, outbox,
1706 INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
1707 }
ab9c17a0 1708
08ff3235
OG
1709 /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
1710 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
1711 if (byte_field & 0x20) /* 64-bytes eqe enabled */
1712 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1713 if (byte_field & 0x40) /* 64-bytes cqe enabled */
1714 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1715
77507aa2
IS
1716 /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
1717 MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
1718 if (byte_field) {
1719 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
1720 param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
1721 param->cqe_size = 1 << ((byte_field &
1722 MLX4_CQE_SIZE_MASK_STRIDE) + 5);
1723 param->eqe_size = 1 << (((byte_field &
1724 MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
1725 }
1726
ab9c17a0
JM
1727 /* TPT attributes */
1728
1729 MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
e448834e 1730 MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
ab9c17a0
JM
1731 MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
1732 MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
1733 MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
1734
1735 /* UAR attributes */
1736
1737 MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
1738 MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
1739
1740out:
1741 mlx4_free_cmd_mailbox(dev, mailbox);
1742
1743 return err;
1744}
1745
980e9001
JM
1746/* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
1747 * and real QP0 are active, so that the paravirtualized QP0 is ready
1748 * to operate */
1749static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
1750{
1751 struct mlx4_priv *priv = mlx4_priv(dev);
1752 /* irrelevant if not infiniband */
1753 if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
1754 priv->mfunc.master.qp0_state[port].qp0_active)
1755 return 1;
1756 return 0;
1757}
1758
5cc914f1
MA
1759int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
1760 struct mlx4_vhcr *vhcr,
1761 struct mlx4_cmd_mailbox *inbox,
1762 struct mlx4_cmd_mailbox *outbox,
1763 struct mlx4_cmd_info *cmd)
1764{
1765 struct mlx4_priv *priv = mlx4_priv(dev);
449fc488 1766 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
5cc914f1
MA
1767 int err;
1768
449fc488
MB
1769 if (port < 0)
1770 return -EINVAL;
1771
5cc914f1
MA
1772 if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
1773 return 0;
1774
980e9001
JM
1775 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1776 /* Enable port only if it was previously disabled */
1777 if (!priv->mfunc.master.init_port_ref[port]) {
1778 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1779 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1780 if (err)
1781 return err;
1782 }
1783 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1784 } else {
1785 if (slave == mlx4_master_func_num(dev)) {
1786 if (check_qp0_state(dev, slave, port) &&
1787 !priv->mfunc.master.qp0_state[port].port_active) {
1788 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
1789 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1790 if (err)
1791 return err;
1792 priv->mfunc.master.qp0_state[port].port_active = 1;
1793 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
1794 }
1795 } else
1796 priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
5cc914f1
MA
1797 }
1798 ++priv->mfunc.master.init_port_ref[port];
1799 return 0;
1800}
1801
5ae2a7a8 1802int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
225c7b1f
RD
1803{
1804 struct mlx4_cmd_mailbox *mailbox;
1805 u32 *inbox;
1806 int err;
1807 u32 flags;
5ae2a7a8 1808 u16 field;
225c7b1f 1809
5ae2a7a8 1810 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
225c7b1f
RD
1811#define INIT_PORT_IN_SIZE 256
1812#define INIT_PORT_FLAGS_OFFSET 0x00
1813#define INIT_PORT_FLAG_SIG (1 << 18)
1814#define INIT_PORT_FLAG_NG (1 << 17)
1815#define INIT_PORT_FLAG_G0 (1 << 16)
1816#define INIT_PORT_VL_SHIFT 4
1817#define INIT_PORT_PORT_WIDTH_SHIFT 8
1818#define INIT_PORT_MTU_OFFSET 0x04
1819#define INIT_PORT_MAX_GID_OFFSET 0x06
1820#define INIT_PORT_MAX_PKEY_OFFSET 0x0a
1821#define INIT_PORT_GUID0_OFFSET 0x10
1822#define INIT_PORT_NODE_GUID_OFFSET 0x18
1823#define INIT_PORT_SI_GUID_OFFSET 0x20
1824
5ae2a7a8
RD
1825 mailbox = mlx4_alloc_cmd_mailbox(dev);
1826 if (IS_ERR(mailbox))
1827 return PTR_ERR(mailbox);
1828 inbox = mailbox->buf;
225c7b1f 1829
5ae2a7a8
RD
1830 flags = 0;
1831 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
1832 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
1833 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
225c7b1f 1834
b79acb49 1835 field = 128 << dev->caps.ib_mtu_cap[port];
5ae2a7a8
RD
1836 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
1837 field = dev->caps.gid_table_len[port];
1838 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
1839 field = dev->caps.pkey_table_len[port];
1840 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
225c7b1f 1841
5ae2a7a8 1842 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
f9baff50 1843 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f 1844
5ae2a7a8
RD
1845 mlx4_free_cmd_mailbox(dev, mailbox);
1846 } else
1847 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
f9baff50 1848 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
225c7b1f
RD
1849
1850 return err;
1851}
1852EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
1853
5cc914f1
MA
1854int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
1855 struct mlx4_vhcr *vhcr,
1856 struct mlx4_cmd_mailbox *inbox,
1857 struct mlx4_cmd_mailbox *outbox,
1858 struct mlx4_cmd_info *cmd)
1859{
1860 struct mlx4_priv *priv = mlx4_priv(dev);
449fc488 1861 int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
5cc914f1
MA
1862 int err;
1863
449fc488
MB
1864 if (port < 0)
1865 return -EINVAL;
1866
5cc914f1
MA
1867 if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
1868 (1 << port)))
1869 return 0;
1870
980e9001
JM
1871 if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
1872 if (priv->mfunc.master.init_port_ref[port] == 1) {
1873 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1874 1000, MLX4_CMD_NATIVE);
1875 if (err)
1876 return err;
1877 }
1878 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1879 } else {
1880 /* infiniband port */
1881 if (slave == mlx4_master_func_num(dev)) {
1882 if (!priv->mfunc.master.qp0_state[port].qp0_active &&
1883 priv->mfunc.master.qp0_state[port].port_active) {
1884 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
1885 1000, MLX4_CMD_NATIVE);
1886 if (err)
1887 return err;
1888 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
1889 priv->mfunc.master.qp0_state[port].port_active = 0;
1890 }
1891 } else
1892 priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
5cc914f1 1893 }
5cc914f1
MA
1894 --priv->mfunc.master.init_port_ref[port];
1895 return 0;
1896}
1897
225c7b1f
RD
1898int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
1899{
f9baff50
JM
1900 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
1901 MLX4_CMD_WRAPPED);
225c7b1f
RD
1902}
1903EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
1904
1905int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
1906{
f9baff50
JM
1907 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
1908 MLX4_CMD_NATIVE);
225c7b1f
RD
1909}
1910
d18f141a
OG
1911struct mlx4_config_dev {
1912 __be32 update_flags;
d475c95b 1913 __be32 rsvd1[3];
d18f141a
OG
1914 __be16 vxlan_udp_dport;
1915 __be16 rsvd2;
d475c95b
MB
1916 __be32 rsvd3[27];
1917 __be16 rsvd4;
1918 u8 rsvd5;
1919 u8 rx_checksum_val;
d18f141a
OG
1920};
1921
1922#define MLX4_VXLAN_UDP_DPORT (1 << 0)
1923
d475c95b 1924static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
d18f141a
OG
1925{
1926 int err;
1927 struct mlx4_cmd_mailbox *mailbox;
1928
1929 mailbox = mlx4_alloc_cmd_mailbox(dev);
1930 if (IS_ERR(mailbox))
1931 return PTR_ERR(mailbox);
1932
1933 memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
1934
1935 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
1936 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
1937
1938 mlx4_free_cmd_mailbox(dev, mailbox);
1939 return err;
1940}
1941
d475c95b
MB
1942static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
1943{
1944 int err;
1945 struct mlx4_cmd_mailbox *mailbox;
1946
1947 mailbox = mlx4_alloc_cmd_mailbox(dev);
1948 if (IS_ERR(mailbox))
1949 return PTR_ERR(mailbox);
1950
1951 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
1952 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1953
1954 if (!err)
1955 memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
1956
1957 mlx4_free_cmd_mailbox(dev, mailbox);
1958 return err;
1959}
1960
1961/* Conversion between the HW values and the actual functionality.
1962 * The value represented by the array index,
1963 * and the functionality determined by the flags.
1964 */
1965static const u8 config_dev_csum_flags[] = {
1966 [0] = 0,
1967 [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
1968 [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
1969 MLX4_RX_CSUM_MODE_L4,
1970 [3] = MLX4_RX_CSUM_MODE_L4 |
1971 MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
1972 MLX4_RX_CSUM_MODE_MULTI_VLAN
1973};
1974
1975int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
1976 struct mlx4_config_dev_params *params)
1977{
1978 struct mlx4_config_dev config_dev;
1979 int err;
1980 u8 csum_mask;
1981
1982#define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
1983#define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
1984#define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
1985
1986 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
1987 return -ENOTSUPP;
1988
1989 err = mlx4_CONFIG_DEV_get(dev, &config_dev);
1990 if (err)
1991 return err;
1992
1993 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
1994 CONFIG_DEV_RX_CSUM_MODE_MASK;
1995
1996 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
1997 return -EINVAL;
1998 params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
1999
2000 csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
2001 CONFIG_DEV_RX_CSUM_MODE_MASK;
2002
2003 if (csum_mask >= sizeof(config_dev_csum_flags)/sizeof(config_dev_csum_flags[0]))
2004 return -EINVAL;
2005 params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
2006
2007 params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
2008
2009 return 0;
2010}
2011EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
2012
d18f141a
OG
2013int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
2014{
2015 struct mlx4_config_dev config_dev;
2016
2017 memset(&config_dev, 0, sizeof(config_dev));
2018 config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
2019 config_dev.vxlan_udp_dport = udp_port;
2020
d475c95b 2021 return mlx4_CONFIG_DEV_set(dev, &config_dev);
d18f141a
OG
2022}
2023EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
2024
2025
225c7b1f
RD
2026int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
2027{
2028 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
2029 MLX4_CMD_SET_ICM_SIZE,
f9baff50 2030 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
225c7b1f
RD
2031 if (ret)
2032 return ret;
2033
2034 /*
2035 * Round up number of system pages needed in case
2036 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
2037 */
2038 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
2039 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
2040
2041 return 0;
2042}
2043
2044int mlx4_NOP(struct mlx4_dev *dev)
2045{
2046 /* Input modifier of 0x1f means "finish as soon as possible." */
f9baff50 2047 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
225c7b1f 2048}
14c07b13 2049
8e1a28e8
HHZ
2050int mlx4_get_phys_port_id(struct mlx4_dev *dev)
2051{
2052 u8 port;
2053 u32 *outbox;
2054 struct mlx4_cmd_mailbox *mailbox;
2055 u32 in_mod;
2056 u32 guid_hi, guid_lo;
2057 int err, ret = 0;
2058#define MOD_STAT_CFG_PORT_OFFSET 8
2059#define MOD_STAT_CFG_GUID_H 0X14
2060#define MOD_STAT_CFG_GUID_L 0X1c
2061
2062 mailbox = mlx4_alloc_cmd_mailbox(dev);
2063 if (IS_ERR(mailbox))
2064 return PTR_ERR(mailbox);
2065 outbox = mailbox->buf;
2066
2067 for (port = 1; port <= dev->caps.num_ports; port++) {
2068 in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
2069 err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
2070 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2071 MLX4_CMD_NATIVE);
2072 if (err) {
2073 mlx4_err(dev, "Fail to get port %d uplink guid\n",
2074 port);
2075 ret = err;
2076 } else {
2077 MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
2078 MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
2079 dev->caps.phys_port_id[port] = (u64)guid_lo |
2080 (u64)guid_hi << 32;
2081 }
2082 }
2083 mlx4_free_cmd_mailbox(dev, mailbox);
2084 return ret;
2085}
2086
14c07b13
YP
2087#define MLX4_WOL_SETUP_MODE (5 << 28)
2088int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
2089{
2090 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2091
2092 return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
f9baff50
JM
2093 MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
2094 MLX4_CMD_NATIVE);
14c07b13
YP
2095}
2096EXPORT_SYMBOL_GPL(mlx4_wol_read);
2097
2098int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
2099{
2100 u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
2101
2102 return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
f9baff50 2103 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
14c07b13
YP
2104}
2105EXPORT_SYMBOL_GPL(mlx4_wol_write);
fe6f700d
YP
2106
2107enum {
2108 ADD_TO_MCG = 0x26,
2109};
2110
2111
2112void mlx4_opreq_action(struct work_struct *work)
2113{
2114 struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
2115 opreq_task);
2116 struct mlx4_dev *dev = &priv->dev;
2117 int num_tasks = atomic_read(&priv->opreq_count);
2118 struct mlx4_cmd_mailbox *mailbox;
2119 struct mlx4_mgm *mgm;
2120 u32 *outbox;
2121 u32 modifier;
2122 u16 token;
fe6f700d
YP
2123 u16 type;
2124 int err;
2125 u32 num_qps;
2126 struct mlx4_qp qp;
2127 int i;
2128 u8 rem_mcg;
2129 u8 prot;
2130
2131#define GET_OP_REQ_MODIFIER_OFFSET 0x08
2132#define GET_OP_REQ_TOKEN_OFFSET 0x14
2133#define GET_OP_REQ_TYPE_OFFSET 0x1a
2134#define GET_OP_REQ_DATA_OFFSET 0x20
2135
2136 mailbox = mlx4_alloc_cmd_mailbox(dev);
2137 if (IS_ERR(mailbox)) {
2138 mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
2139 return;
2140 }
2141 outbox = mailbox->buf;
2142
2143 while (num_tasks) {
2144 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
2145 MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2146 MLX4_CMD_NATIVE);
2147 if (err) {
6d3be300 2148 mlx4_err(dev, "Failed to retrieve required operation: %d\n",
fe6f700d
YP
2149 err);
2150 return;
2151 }
2152 MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
2153 MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
2154 MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
fe6f700d
YP
2155 type &= 0xfff;
2156
2157 switch (type) {
2158 case ADD_TO_MCG:
2159 if (dev->caps.steering_mode ==
2160 MLX4_STEERING_MODE_DEVICE_MANAGED) {
2161 mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
2162 err = EPERM;
2163 break;
2164 }
2165 mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
2166 GET_OP_REQ_DATA_OFFSET);
2167 num_qps = be32_to_cpu(mgm->members_count) &
2168 MGM_QPN_MASK;
2169 rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
2170 prot = ((u8 *)(&mgm->members_count))[0] >> 6;
2171
2172 for (i = 0; i < num_qps; i++) {
2173 qp.qpn = be32_to_cpu(mgm->qp[i]);
2174 if (rem_mcg)
2175 err = mlx4_multicast_detach(dev, &qp,
2176 mgm->gid,
2177 prot, 0);
2178 else
2179 err = mlx4_multicast_attach(dev, &qp,
2180 mgm->gid,
2181 mgm->gid[5]
2182 , 0, prot,
2183 NULL);
2184 if (err)
2185 break;
2186 }
2187 break;
2188 default:
2189 mlx4_warn(dev, "Bad type for required operation\n");
2190 err = EINVAL;
2191 break;
2192 }
28d222bb
EP
2193 err = mlx4_cmd(dev, 0, ((u32) err |
2194 (__force u32)cpu_to_be32(token) << 16),
fe6f700d
YP
2195 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
2196 MLX4_CMD_NATIVE);
2197 if (err) {
2198 mlx4_err(dev, "Failed to acknowledge required request: %d\n",
2199 err);
2200 goto out;
2201 }
2202 memset(outbox, 0, 0xffc);
2203 num_tasks = atomic_dec_return(&priv->opreq_count);
2204 }
2205
2206out:
2207 mlx4_free_cmd_mailbox(dev, mailbox);
2208}
114840c3
JM
2209
2210static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
2211 struct mlx4_cmd_mailbox *mailbox)
2212{
2213#define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
2214#define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
2215#define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
2216#define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
2217
2218 u32 set_attr_mask, getresp_attr_mask;
2219 u32 trap_attr_mask, traprepress_attr_mask;
2220
2221 MLX4_GET(set_attr_mask, mailbox->buf,
2222 MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
2223 mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
2224 set_attr_mask);
2225
2226 MLX4_GET(getresp_attr_mask, mailbox->buf,
2227 MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
2228 mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
2229 getresp_attr_mask);
2230
2231 MLX4_GET(trap_attr_mask, mailbox->buf,
2232 MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
2233 mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
2234 trap_attr_mask);
2235
2236 MLX4_GET(traprepress_attr_mask, mailbox->buf,
2237 MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
2238 mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
2239 traprepress_attr_mask);
2240
2241 if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
2242 traprepress_attr_mask)
2243 return 1;
2244
2245 return 0;
2246}
2247
2248int mlx4_config_mad_demux(struct mlx4_dev *dev)
2249{
2250 struct mlx4_cmd_mailbox *mailbox;
2251 int secure_host_active;
2252 int err;
2253
2254 /* Check if mad_demux is supported */
2255 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
2256 return 0;
2257
2258 mailbox = mlx4_alloc_cmd_mailbox(dev);
2259 if (IS_ERR(mailbox)) {
2260 mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
2261 return -ENOMEM;
2262 }
2263
2264 /* Query mad_demux to find out which MADs are handled by internal sma */
2265 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
2266 MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
2267 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2268 if (err) {
2269 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
2270 err);
2271 goto out;
2272 }
2273
2274 secure_host_active = mlx4_check_smp_firewall_active(dev, mailbox);
2275
2276 /* Config mad_demux to handle all MADs returned by the query above */
2277 err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
2278 MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
2279 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
2280 if (err) {
2281 mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
2282 goto out;
2283 }
2284
2285 if (secure_host_active)
2286 mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
2287out:
2288 mlx4_free_cmd_mailbox(dev, mailbox);
2289 return err;
2290}
adbc7ac5
SM
2291
2292/* Access Reg commands */
2293enum mlx4_access_reg_masks {
2294 MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
2295 MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
2296 MLX4_ACCESS_REG_LEN_MASK = 0x7ff
2297};
2298
2299struct mlx4_access_reg {
2300 __be16 constant1;
2301 u8 status;
2302 u8 resrvd1;
2303 __be16 reg_id;
2304 u8 method;
2305 u8 constant2;
2306 __be32 resrvd2[2];
2307 __be16 len_const;
2308 __be16 resrvd3;
2309#define MLX4_ACCESS_REG_HEADER_SIZE (20)
2310 u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
2311} __attribute__((__packed__));
2312
2313/**
2314 * mlx4_ACCESS_REG - Generic access reg command.
2315 * @dev: mlx4_dev.
2316 * @reg_id: register ID to access.
2317 * @method: Access method Read/Write.
2318 * @reg_len: register length to Read/Write in bytes.
2319 * @reg_data: reg_data pointer to Read/Write From/To.
2320 *
2321 * Access ConnectX registers FW command.
2322 * Returns 0 on success and copies outbox mlx4_access_reg data
2323 * field into reg_data or a negative error code.
2324 */
2325static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
2326 enum mlx4_access_reg_method method,
2327 u16 reg_len, void *reg_data)
2328{
2329 struct mlx4_cmd_mailbox *inbox, *outbox;
2330 struct mlx4_access_reg *inbuf, *outbuf;
2331 int err;
2332
2333 inbox = mlx4_alloc_cmd_mailbox(dev);
2334 if (IS_ERR(inbox))
2335 return PTR_ERR(inbox);
2336
2337 outbox = mlx4_alloc_cmd_mailbox(dev);
2338 if (IS_ERR(outbox)) {
2339 mlx4_free_cmd_mailbox(dev, inbox);
2340 return PTR_ERR(outbox);
2341 }
2342
2343 inbuf = inbox->buf;
2344 outbuf = outbox->buf;
2345
2346 inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
2347 inbuf->constant2 = 0x1;
2348 inbuf->reg_id = cpu_to_be16(reg_id);
2349 inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
2350
2351 reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
2352 inbuf->len_const =
2353 cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
2354 ((0x3) << 12));
2355
2356 memcpy(inbuf->reg_data, reg_data, reg_len);
2357 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
2358 MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
6e806699 2359 MLX4_CMD_WRAPPED);
adbc7ac5
SM
2360 if (err)
2361 goto out;
2362
2363 if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
2364 err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
2365 mlx4_err(dev,
2366 "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
2367 reg_id, err);
2368 goto out;
2369 }
2370
2371 memcpy(reg_data, outbuf->reg_data, reg_len);
2372out:
2373 mlx4_free_cmd_mailbox(dev, inbox);
2374 mlx4_free_cmd_mailbox(dev, outbox);
2375 return err;
2376}
2377
2378/* ConnectX registers IDs */
2379enum mlx4_reg_id {
2380 MLX4_REG_ID_PTYS = 0x5004,
2381};
2382
2383/**
2384 * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
2385 * register
2386 * @dev: mlx4_dev.
2387 * @method: Access method Read/Write.
2388 * @ptys_reg: PTYS register data pointer.
2389 *
2390 * Access ConnectX PTYS register, to Read/Write Port Type/Speed
2391 * configuration
2392 * Returns 0 on success or a negative error code.
2393 */
2394int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
2395 enum mlx4_access_reg_method method,
2396 struct mlx4_ptys_reg *ptys_reg)
2397{
2398 return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
2399 method, sizeof(*ptys_reg), ptys_reg);
2400}
2401EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
6e806699
SM
2402
2403int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
2404 struct mlx4_vhcr *vhcr,
2405 struct mlx4_cmd_mailbox *inbox,
2406 struct mlx4_cmd_mailbox *outbox,
2407 struct mlx4_cmd_info *cmd)
2408{
2409 struct mlx4_access_reg *inbuf = inbox->buf;
2410 u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
2411 u16 reg_id = be16_to_cpu(inbuf->reg_id);
2412
2413 if (slave != mlx4_master_func_num(dev) &&
2414 method == MLX4_ACCESS_REG_WRITE)
2415 return -EPERM;
2416
2417 if (reg_id == MLX4_REG_ID_PTYS) {
2418 struct mlx4_ptys_reg *ptys_reg =
2419 (struct mlx4_ptys_reg *)inbuf->reg_data;
2420
2421 ptys_reg->local_port =
2422 mlx4_slave_convert_port(dev, slave,
2423 ptys_reg->local_port);
2424 }
2425
2426 return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
2427 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
2428 MLX4_CMD_NATIVE);
2429}