x86/idle: Restore trace_cpu_idle to mwait_idle() calls
[linux-2.6-block.git] / arch / x86 / kernel / process.c
CommitLineData
c767a54b
JP
1#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
61c4628b
SS
3#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
389d1fb1 7#include <linux/prctl.h>
61c4628b
SS
8#include <linux/slab.h>
9#include <linux/sched.h>
7f424a8b
PZ
10#include <linux/module.h>
11#include <linux/pm.h>
162a688e 12#include <linux/tick.h>
9d62dcdf 13#include <linux/random.h>
7c68af6e 14#include <linux/user-return-notifier.h>
814e2c84
AI
15#include <linux/dmi.h>
16#include <linux/utsname.h>
90e24014
RW
17#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
61613521 20#include <trace/events/power.h>
24f1e32c 21#include <linux/hw_breakpoint.h>
93789b32 22#include <asm/cpu.h>
d3ec5cae 23#include <asm/apic.h>
2c1b284e 24#include <asm/syscalls.h>
389d1fb1
JF
25#include <asm/idle.h>
26#include <asm/uaccess.h>
b253149b 27#include <asm/mwait.h>
78f7f1e5 28#include <asm/fpu/internal.h>
66cb5917 29#include <asm/debugreg.h>
90e24014 30#include <asm/nmi.h>
375074cc 31#include <asm/tlbflush.h>
90e24014 32
45046892
TG
33/*
34 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
35 * no more per-task TSS's. The TSS size is kept cacheline-aligned
36 * so they are allowed to end up in the .data..cacheline_aligned
37 * section. Since TSS's are completely CPU-local, we want them
38 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
39 */
d0a0de21
AL
40__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
41 .x86_tss = {
d9e05cc5 42 .sp0 = TOP_OF_INIT_STACK,
d0a0de21
AL
43#ifdef CONFIG_X86_32
44 .ss0 = __KERNEL_DS,
45 .ss1 = __KERNEL_CS,
46 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
47#endif
48 },
49#ifdef CONFIG_X86_32
50 /*
51 * Note that the .io_bitmap member must be extra-big. This is because
52 * the CPU will access an additional byte beyond the end of the IO
53 * permission bitmap. The extra byte must be all 1 bits, and must
54 * be within the limit.
55 */
56 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
57#endif
58};
de71ad2c 59EXPORT_PER_CPU_SYMBOL(cpu_tss);
45046892 60
90e24014
RW
61#ifdef CONFIG_X86_64
62static DEFINE_PER_CPU(unsigned char, is_idle);
63static ATOMIC_NOTIFIER_HEAD(idle_notifier);
64
65void idle_notifier_register(struct notifier_block *n)
66{
67 atomic_notifier_chain_register(&idle_notifier, n);
68}
69EXPORT_SYMBOL_GPL(idle_notifier_register);
70
71void idle_notifier_unregister(struct notifier_block *n)
72{
73 atomic_notifier_chain_unregister(&idle_notifier, n);
74}
75EXPORT_SYMBOL_GPL(idle_notifier_unregister);
76#endif
c1e3b377 77
55ccf3fe
SS
78/*
79 * this gets called so that we can store lazy state into memory and copy the
80 * current task into the new thread.
81 */
61c4628b
SS
82int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
83{
5aaeb5c0 84 memcpy(dst, src, arch_task_struct_size);
f1853505 85
c69e098b 86 return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
61c4628b 87}
7f424a8b 88
389d1fb1
JF
89/*
90 * Free current thread data structures etc..
91 */
92void exit_thread(void)
93{
94 struct task_struct *me = current;
95 struct thread_struct *t = &me->thread;
250981e6 96 unsigned long *bp = t->io_bitmap_ptr;
ca6787ba 97 struct fpu *fpu = &t->fpu;
389d1fb1 98
250981e6 99 if (bp) {
24933b82 100 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
389d1fb1 101
389d1fb1
JF
102 t->io_bitmap_ptr = NULL;
103 clear_thread_flag(TIF_IO_BITMAP);
104 /*
105 * Careful, clear this in the TSS too:
106 */
107 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
108 t->io_bitmap_max = 0;
109 put_cpu();
250981e6 110 kfree(bp);
389d1fb1 111 }
1dcc8d7b 112
50338615 113 fpu__drop(fpu);
389d1fb1
JF
114}
115
116void flush_thread(void)
117{
118 struct task_struct *tsk = current;
119
24f1e32c 120 flush_ptrace_hw_breakpoint(tsk);
389d1fb1 121 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
110d7f75 122
04c8e01d 123 fpu__clear(&tsk->thread.fpu);
389d1fb1
JF
124}
125
126static void hard_disable_TSC(void)
127{
375074cc 128 cr4_set_bits(X86_CR4_TSD);
389d1fb1
JF
129}
130
131void disable_TSC(void)
132{
133 preempt_disable();
134 if (!test_and_set_thread_flag(TIF_NOTSC))
135 /*
136 * Must flip the CPU state synchronously with
137 * TIF_NOTSC in the current running context.
138 */
139 hard_disable_TSC();
140 preempt_enable();
141}
142
143static void hard_enable_TSC(void)
144{
375074cc 145 cr4_clear_bits(X86_CR4_TSD);
389d1fb1
JF
146}
147
148static void enable_TSC(void)
149{
150 preempt_disable();
151 if (test_and_clear_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_enable_TSC();
157 preempt_enable();
158}
159
160int get_tsc_mode(unsigned long adr)
161{
162 unsigned int val;
163
164 if (test_thread_flag(TIF_NOTSC))
165 val = PR_TSC_SIGSEGV;
166 else
167 val = PR_TSC_ENABLE;
168
169 return put_user(val, (unsigned int __user *)adr);
170}
171
172int set_tsc_mode(unsigned int val)
173{
174 if (val == PR_TSC_SIGSEGV)
175 disable_TSC();
176 else if (val == PR_TSC_ENABLE)
177 enable_TSC();
178 else
179 return -EINVAL;
180
181 return 0;
182}
183
184void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
185 struct tss_struct *tss)
186{
187 struct thread_struct *prev, *next;
188
189 prev = &prev_p->thread;
190 next = &next_p->thread;
191
ea8e61b7
PZ
192 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
193 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
194 unsigned long debugctl = get_debugctlmsr();
195
196 debugctl &= ~DEBUGCTLMSR_BTF;
197 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
198 debugctl |= DEBUGCTLMSR_BTF;
199
200 update_debugctlmsr(debugctl);
201 }
389d1fb1 202
389d1fb1
JF
203 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
204 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
205 /* prev and next are different */
206 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
207 hard_disable_TSC();
208 else
209 hard_enable_TSC();
210 }
211
212 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
213 /*
214 * Copy the relevant range of the IO bitmap.
215 * Normally this is 128 bytes or less:
216 */
217 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
218 max(prev->io_bitmap_max, next->io_bitmap_max));
219 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
220 /*
221 * Clear any possible leftover bits:
222 */
223 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
224 }
7c68af6e 225 propagate_user_return_notify(prev_p, next_p);
389d1fb1
JF
226}
227
00dba564
TG
228/*
229 * Idle related variables and functions
230 */
d1896049 231unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
00dba564
TG
232EXPORT_SYMBOL(boot_option_idle_override);
233
a476bda3 234static void (*x86_idle)(void);
00dba564 235
90e24014
RW
236#ifndef CONFIG_SMP
237static inline void play_dead(void)
238{
239 BUG();
240}
241#endif
242
243#ifdef CONFIG_X86_64
244void enter_idle(void)
245{
c6ae41e7 246 this_cpu_write(is_idle, 1);
90e24014
RW
247 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
248}
249
250static void __exit_idle(void)
251{
252 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
253 return;
254 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
255}
256
257/* Called from interrupts to signify idle end */
258void exit_idle(void)
259{
260 /* idle loop has pid 0 */
261 if (current->pid)
262 return;
263 __exit_idle();
264}
265#endif
266
7d1a9417
TG
267void arch_cpu_idle_enter(void)
268{
269 local_touch_nmi();
270 enter_idle();
271}
90e24014 272
7d1a9417
TG
273void arch_cpu_idle_exit(void)
274{
275 __exit_idle();
276}
90e24014 277
7d1a9417
TG
278void arch_cpu_idle_dead(void)
279{
280 play_dead();
281}
90e24014 282
7d1a9417
TG
283/*
284 * Called from the generic idle code.
285 */
286void arch_cpu_idle(void)
287{
16f8b05a 288 x86_idle();
90e24014
RW
289}
290
00dba564 291/*
7d1a9417 292 * We use this if we don't have any better idle routine..
00dba564
TG
293 */
294void default_idle(void)
295{
4d0e42cc 296 trace_cpu_idle_rcuidle(1, smp_processor_id());
7d1a9417 297 safe_halt();
4d0e42cc 298 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
00dba564 299}
60b8b1de 300#ifdef CONFIG_APM_MODULE
00dba564
TG
301EXPORT_SYMBOL(default_idle);
302#endif
303
6a377ddc
LB
304#ifdef CONFIG_XEN
305bool xen_set_default_idle(void)
e5fd47bf 306{
a476bda3 307 bool ret = !!x86_idle;
e5fd47bf 308
a476bda3 309 x86_idle = default_idle;
e5fd47bf
KRW
310
311 return ret;
312}
6a377ddc 313#endif
d3ec5cae
IV
314void stop_this_cpu(void *dummy)
315{
316 local_irq_disable();
317 /*
318 * Remove this CPU:
319 */
4f062896 320 set_cpu_online(smp_processor_id(), false);
d3ec5cae
IV
321 disable_local_APIC();
322
27be4570
LB
323 for (;;)
324 halt();
7f424a8b
PZ
325}
326
02c68a02
LB
327bool amd_e400_c1e_detected;
328EXPORT_SYMBOL(amd_e400_c1e_detected);
aa276e1c 329
02c68a02 330static cpumask_var_t amd_e400_c1e_mask;
4faac97d 331
02c68a02 332void amd_e400_remove_cpu(int cpu)
4faac97d 333{
02c68a02
LB
334 if (amd_e400_c1e_mask != NULL)
335 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
4faac97d
TG
336}
337
aa276e1c 338/*
02c68a02 339 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
aa276e1c
TG
340 * pending message MSR. If we detect C1E, then we handle it the same
341 * way as C3 power states (local apic timer and TSC stop)
342 */
02c68a02 343static void amd_e400_idle(void)
aa276e1c 344{
02c68a02 345 if (!amd_e400_c1e_detected) {
aa276e1c
TG
346 u32 lo, hi;
347
348 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
e8c534ec 349
aa276e1c 350 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
02c68a02 351 amd_e400_c1e_detected = true;
40fb1715 352 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
09bfeea1 353 mark_tsc_unstable("TSC halt in AMD C1E");
c767a54b 354 pr_info("System has AMD C1E enabled\n");
aa276e1c
TG
355 }
356 }
357
02c68a02 358 if (amd_e400_c1e_detected) {
aa276e1c
TG
359 int cpu = smp_processor_id();
360
02c68a02
LB
361 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
362 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
162a688e
TG
363 /* Force broadcast so ACPI can not interfere. */
364 tick_broadcast_force();
c767a54b 365 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
aa276e1c 366 }
435c350e 367 tick_broadcast_enter();
0beefa20 368
aa276e1c 369 default_idle();
0beefa20
TG
370
371 /*
372 * The switch back from broadcast mode needs to be
373 * called with interrupts disabled.
374 */
ea811747 375 local_irq_disable();
435c350e 376 tick_broadcast_exit();
ea811747 377 local_irq_enable();
aa276e1c
TG
378 } else
379 default_idle();
380}
381
b253149b
LB
382/*
383 * Intel Core2 and older machines prefer MWAIT over HALT for C1.
384 * We can't rely on cpuidle installing MWAIT, because it will not load
385 * on systems that support only C1 -- so the boot default must be MWAIT.
386 *
387 * Some AMD machines are the opposite, they depend on using HALT.
388 *
389 * So for default C1, which is used during boot until cpuidle loads,
390 * use MWAIT-C1 on Intel HW that has it, else use HALT.
391 */
392static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
393{
394 if (c->x86_vendor != X86_VENDOR_INTEL)
395 return 0;
396
397 if (!cpu_has(c, X86_FEATURE_MWAIT))
398 return 0;
399
400 return 1;
401}
402
403/*
0fb0328d
HR
404 * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
405 * with interrupts enabled and no flags, which is backwards compatible with the
406 * original MWAIT implementation.
b253149b 407 */
b253149b
LB
408static void mwait_idle(void)
409{
f8e617f4 410 if (!current_set_polling_and_test()) {
e43d0189 411 trace_cpu_idle_rcuidle(1, smp_processor_id());
f8e617f4
MG
412 if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
413 smp_mb(); /* quirk */
b253149b 414 clflush((void *)&current_thread_info()->flags);
f8e617f4
MG
415 smp_mb(); /* quirk */
416 }
b253149b
LB
417
418 __monitor((void *)&current_thread_info()->flags, 0, 0);
b253149b
LB
419 if (!need_resched())
420 __sti_mwait(0, 0);
421 else
422 local_irq_enable();
e43d0189 423 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
f8e617f4 424 } else {
b253149b 425 local_irq_enable();
f8e617f4
MG
426 }
427 __current_clr_polling();
b253149b
LB
428}
429
148f9bb8 430void select_idle_routine(const struct cpuinfo_x86 *c)
7f424a8b 431{
3e5095d1 432#ifdef CONFIG_SMP
7d1a9417 433 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
c767a54b 434 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
7f424a8b 435#endif
7d1a9417 436 if (x86_idle || boot_option_idle_override == IDLE_POLL)
6ddd2a27
TG
437 return;
438
7d7dc116 439 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
9d8888c2 440 /* E400: APIC timer interrupt does not wake up CPU from C1e */
c767a54b 441 pr_info("using AMD E400 aware idle routine\n");
a476bda3 442 x86_idle = amd_e400_idle;
b253149b
LB
443 } else if (prefer_mwait_c1_over_halt(c)) {
444 pr_info("using mwait in idle threads\n");
445 x86_idle = mwait_idle;
6ddd2a27 446 } else
a476bda3 447 x86_idle = default_idle;
7f424a8b
PZ
448}
449
02c68a02 450void __init init_amd_e400_c1e_mask(void)
30e1e6d1 451{
02c68a02 452 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
a476bda3 453 if (x86_idle == amd_e400_idle)
02c68a02 454 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
30e1e6d1
RR
455}
456
7f424a8b
PZ
457static int __init idle_setup(char *str)
458{
ab6bc3e3
CG
459 if (!str)
460 return -EINVAL;
461
7f424a8b 462 if (!strcmp(str, "poll")) {
c767a54b 463 pr_info("using polling idle threads\n");
d1896049 464 boot_option_idle_override = IDLE_POLL;
7d1a9417 465 cpu_idle_poll_ctrl(true);
d1896049 466 } else if (!strcmp(str, "halt")) {
c1e3b377
ZY
467 /*
468 * When the boot option of idle=halt is added, halt is
469 * forced to be used for CPU idle. In such case CPU C2/C3
470 * won't be used again.
471 * To continue to load the CPU idle driver, don't touch
472 * the boot_option_idle_override.
473 */
a476bda3 474 x86_idle = default_idle;
d1896049 475 boot_option_idle_override = IDLE_HALT;
da5e09a1
ZY
476 } else if (!strcmp(str, "nomwait")) {
477 /*
478 * If the boot option of "idle=nomwait" is added,
479 * it means that mwait will be disabled for CPU C2/C3
480 * states. In such case it won't touch the variable
481 * of boot_option_idle_override.
482 */
d1896049 483 boot_option_idle_override = IDLE_NOMWAIT;
c1e3b377 484 } else
7f424a8b
PZ
485 return -1;
486
7f424a8b
PZ
487 return 0;
488}
489early_param("idle", idle_setup);
490
9d62dcdf
AW
491unsigned long arch_align_stack(unsigned long sp)
492{
493 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
494 sp -= get_random_int() % 8192;
495 return sp & ~0xf;
496}
497
498unsigned long arch_randomize_brk(struct mm_struct *mm)
499{
500 unsigned long range_end = mm->brk + 0x02000000;
501 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
502}
503