Merge branches 'misc' and 'vdso' into for-next
[linux-2.6-block.git] / drivers / spi / spi-bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
9c0a788b 4 * Copyright 2004-2010 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
e8304d04 15#include <linux/gpio.h>
5a0e3ad6 16#include <linux/slab.h>
131b17d4 17#include <linux/io.h>
a5f6abd4 18#include <linux/ioport.h>
131b17d4 19#include <linux/irq.h>
a5f6abd4
WB
20#include <linux/errno.h>
21#include <linux/interrupt.h>
22#include <linux/platform_device.h>
23#include <linux/dma-mapping.h>
24#include <linux/spi/spi.h>
25#include <linux/workqueue.h>
a5f6abd4 26
a5f6abd4 27#include <asm/dma.h>
131b17d4 28#include <asm/portmux.h>
a5f6abd4 29#include <asm/bfin5xx_spi.h>
8cf5858c
VM
30#include <asm/cacheflush.h>
31
a32c691d
BW
32#define DRV_NAME "bfin-spi"
33#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 34#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
35#define DRV_VERSION "1.0"
36
37MODULE_AUTHOR(DRV_AUTHOR);
38MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
39MODULE_LICENSE("GPL");
40
bb90eb00
BW
41#define START_STATE ((void *)0)
42#define RUNNING_STATE ((void *)1)
43#define DONE_STATE ((void *)2)
44#define ERROR_STATE ((void *)-1)
a5f6abd4 45
9c0a788b 46struct bfin_spi_master_data;
9c4542c7 47
9c0a788b
MF
48struct bfin_spi_transfer_ops {
49 void (*write) (struct bfin_spi_master_data *);
50 void (*read) (struct bfin_spi_master_data *);
51 void (*duplex) (struct bfin_spi_master_data *);
9c4542c7
MF
52};
53
9c0a788b 54struct bfin_spi_master_data {
a5f6abd4
WB
55 /* Driver model hookup */
56 struct platform_device *pdev;
57
58 /* SPI framework hookup */
59 struct spi_master *master;
60
bb90eb00 61 /* Regs base of SPI controller */
47885ce8 62 struct bfin_spi_regs __iomem *regs;
bb90eb00 63
003d9226
BW
64 /* Pin request list */
65 u16 *pin_req;
66
a5f6abd4
WB
67 /* BFIN hookup */
68 struct bfin5xx_spi_master *master_info;
69
70 /* Driver message queue */
71 struct workqueue_struct *workqueue;
72 struct work_struct pump_messages;
73 spinlock_t lock;
74 struct list_head queue;
75 int busy;
f4f50c3f 76 bool running;
a5f6abd4
WB
77
78 /* Message Transfer pump */
79 struct tasklet_struct pump_transfers;
80
81 /* Current message transfer state info */
82 struct spi_message *cur_msg;
83 struct spi_transfer *cur_transfer;
9c0a788b 84 struct bfin_spi_slave_data *cur_chip;
a5f6abd4
WB
85 size_t len_in_bytes;
86 size_t len;
87 void *tx;
88 void *tx_end;
89 void *rx;
90 void *rx_end;
bb90eb00
BW
91
92 /* DMA stuffs */
93 int dma_channel;
a5f6abd4 94 int dma_mapped;
bb90eb00 95 int dma_requested;
a5f6abd4
WB
96 dma_addr_t rx_dma;
97 dma_addr_t tx_dma;
bb90eb00 98
f6a6d966
YL
99 int irq_requested;
100 int spi_irq;
101
a5f6abd4
WB
102 size_t rx_map_len;
103 size_t tx_map_len;
104 u8 n_bytes;
b052fd0a
BS
105 u16 ctrl_reg;
106 u16 flag_reg;
107
fad91c89 108 int cs_change;
9c0a788b 109 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
110};
111
9c0a788b 112struct bfin_spi_slave_data {
a5f6abd4
WB
113 u16 ctl_reg;
114 u16 baud;
115 u16 flag;
116
117 u8 chip_select_num;
a5f6abd4 118 u8 enable_dma;
62310e51 119 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 120 u32 cs_gpio;
93b61bdd 121 u16 idle_tx_val;
f6a6d966 122 u8 pio_interrupt; /* use spi data irq */
9c0a788b 123 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
124};
125
9c0a788b 126static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
a5f6abd4 127{
47885ce8 128 bfin_write_or(&drv_data->regs->ctl, BIT_CTL_ENABLE);
a5f6abd4
WB
129}
130
9c0a788b 131static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
a5f6abd4 132{
47885ce8 133 bfin_write_and(&drv_data->regs->ctl, ~BIT_CTL_ENABLE);
a5f6abd4
WB
134}
135
136/* Caculate the SPI_BAUD register value based on input HZ */
137static u16 hz_to_spi_baud(u32 speed_hz)
138{
139 u_long sclk = get_sclk();
140 u16 spi_baud = (sclk / (2 * speed_hz));
141
142 if ((sclk % (2 * speed_hz)) > 0)
143 spi_baud++;
144
7513e006
MH
145 if (spi_baud < MIN_SPI_BAUD_VAL)
146 spi_baud = MIN_SPI_BAUD_VAL;
147
a5f6abd4
WB
148 return spi_baud;
149}
150
9c0a788b 151static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
152{
153 unsigned long limit = loops_per_jiffy << 1;
154
155 /* wait for stop and clear stat */
47885ce8 156 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF) && --limit)
d8c05008 157 cpu_relax();
a5f6abd4 158
47885ce8 159 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
a5f6abd4
WB
160
161 return limit;
162}
163
fad91c89 164/* Chip select operation functions for cs_change flag */
9c0a788b 165static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
fad91c89 166{
47885ce8
MF
167 if (likely(chip->chip_select_num < MAX_CTRL_CS))
168 bfin_write_and(&drv_data->regs->flg, ~chip->flag);
169 else
42c78b2b 170 gpio_set_value(chip->cs_gpio, 0);
fad91c89
BW
171}
172
9c0a788b
MF
173static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
174 struct bfin_spi_slave_data *chip)
fad91c89 175{
47885ce8
MF
176 if (likely(chip->chip_select_num < MAX_CTRL_CS))
177 bfin_write_or(&drv_data->regs->flg, chip->flag);
178 else
42c78b2b 179 gpio_set_value(chip->cs_gpio, 1);
62310e51
BW
180
181 /* Move delay here for consistency */
182 if (chip->cs_chg_udelay)
183 udelay(chip->cs_chg_udelay);
fad91c89
BW
184}
185
8221610e 186/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
9c0a788b
MF
187static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
188 struct bfin_spi_slave_data *chip)
8221610e 189{
47885ce8
MF
190 if (chip->chip_select_num < MAX_CTRL_CS)
191 bfin_write_or(&drv_data->regs->flg, chip->flag >> 8);
8221610e
BS
192}
193
9c0a788b
MF
194static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
195 struct bfin_spi_slave_data *chip)
8221610e 196{
47885ce8
MF
197 if (chip->chip_select_num < MAX_CTRL_CS)
198 bfin_write_and(&drv_data->regs->flg, ~(chip->flag >> 8));
8221610e
BS
199}
200
a5f6abd4 201/* stop controller and re-config current chip*/
9c0a788b 202static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
a5f6abd4 203{
9c0a788b 204 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
12e17c42 205
a5f6abd4 206 /* Clear status and disable clock */
47885ce8 207 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
a5f6abd4 208 bfin_spi_disable(drv_data);
88b40369 209 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 210
9677b0de
BS
211 SSYNC();
212
5fec5b5a 213 /* Load the registers */
47885ce8
MF
214 bfin_write(&drv_data->regs->ctl, chip->ctl_reg);
215 bfin_write(&drv_data->regs->baud, chip->baud);
cc487e73
SZ
216
217 bfin_spi_enable(drv_data);
138f97cd 218 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
219}
220
93b61bdd 221/* used to kick off transfer in rx mode and read unwanted RX data */
9c0a788b 222static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
a5f6abd4 223{
47885ce8 224 (void) bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
225}
226
9c0a788b 227static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 228{
93b61bdd
WM
229 /* clear RXS (we check for RXS inside the loop) */
230 bfin_spi_dummy_read(drv_data);
cc487e73 231
a5f6abd4 232 while (drv_data->tx < drv_data->tx_end) {
47885ce8 233 bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
93b61bdd
WM
234 /* wait until transfer finished.
235 checking SPIF or TXS may not guarantee transfer completion */
47885ce8 236 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 237 cpu_relax();
93b61bdd
WM
238 /* discard RX data and clear RXS */
239 bfin_spi_dummy_read(drv_data);
a5f6abd4 240 }
a5f6abd4
WB
241}
242
9c0a788b 243static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 244{
93b61bdd 245 u16 tx_val = drv_data->cur_chip->idle_tx_val;
a5f6abd4 246
93b61bdd 247 /* discard old RX data and clear RXS */
138f97cd 248 bfin_spi_dummy_read(drv_data);
cc487e73 249
93b61bdd 250 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
251 bfin_write(&drv_data->regs->tdbr, tx_val);
252 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 253 cpu_relax();
47885ce8 254 *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4 255 }
a5f6abd4
WB
256}
257
9c0a788b 258static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 259{
93b61bdd
WM
260 /* discard old RX data and clear RXS */
261 bfin_spi_dummy_read(drv_data);
262
a5f6abd4 263 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
264 bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
265 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 266 cpu_relax();
47885ce8 267 *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
268 }
269}
270
9c0a788b 271static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
9c4542c7
MF
272 .write = bfin_spi_u8_writer,
273 .read = bfin_spi_u8_reader,
274 .duplex = bfin_spi_u8_duplex,
275};
276
9c0a788b 277static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 278{
93b61bdd
WM
279 /* clear RXS (we check for RXS inside the loop) */
280 bfin_spi_dummy_read(drv_data);
88b40369 281
a5f6abd4 282 while (drv_data->tx < drv_data->tx_end) {
47885ce8 283 bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
a5f6abd4 284 drv_data->tx += 2;
93b61bdd
WM
285 /* wait until transfer finished.
286 checking SPIF or TXS may not guarantee transfer completion */
47885ce8 287 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
93b61bdd
WM
288 cpu_relax();
289 /* discard RX data and clear RXS */
290 bfin_spi_dummy_read(drv_data);
a5f6abd4 291 }
a5f6abd4
WB
292}
293
9c0a788b 294static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 295{
93b61bdd 296 u16 tx_val = drv_data->cur_chip->idle_tx_val;
cc487e73 297
93b61bdd 298 /* discard old RX data and clear RXS */
138f97cd 299 bfin_spi_dummy_read(drv_data);
a5f6abd4 300
93b61bdd 301 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
302 bfin_write(&drv_data->regs->tdbr, tx_val);
303 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 304 cpu_relax();
47885ce8 305 *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
306 drv_data->rx += 2;
307 }
a5f6abd4
WB
308}
309
9c0a788b 310static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 311{
93b61bdd
WM
312 /* discard old RX data and clear RXS */
313 bfin_spi_dummy_read(drv_data);
314
315 while (drv_data->rx < drv_data->rx_end) {
47885ce8 316 bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
93b61bdd 317 drv_data->tx += 2;
47885ce8 318 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 319 cpu_relax();
47885ce8 320 *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4 321 drv_data->rx += 2;
a5f6abd4
WB
322 }
323}
324
9c0a788b 325static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
9c4542c7
MF
326 .write = bfin_spi_u16_writer,
327 .read = bfin_spi_u16_reader,
328 .duplex = bfin_spi_u16_duplex,
329};
330
e3595405 331/* test if there is more transfer to be done */
9c0a788b 332static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
333{
334 struct spi_message *msg = drv_data->cur_msg;
335 struct spi_transfer *trans = drv_data->cur_transfer;
336
337 /* Move to next transfer */
338 if (trans->transfer_list.next != &msg->transfers) {
339 drv_data->cur_transfer =
340 list_entry(trans->transfer_list.next,
341 struct spi_transfer, transfer_list);
342 return RUNNING_STATE;
343 } else
344 return DONE_STATE;
345}
346
347/*
348 * caller already set message->status;
349 * dma and pio irqs are blocked give finished message back
350 */
9c0a788b 351static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
a5f6abd4 352{
9c0a788b 353 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
a5f6abd4
WB
354 unsigned long flags;
355 struct spi_message *msg;
356
357 spin_lock_irqsave(&drv_data->lock, flags);
358 msg = drv_data->cur_msg;
359 drv_data->cur_msg = NULL;
360 drv_data->cur_transfer = NULL;
361 drv_data->cur_chip = NULL;
362 queue_work(drv_data->workqueue, &drv_data->pump_messages);
363 spin_unlock_irqrestore(&drv_data->lock, flags);
364
a5f6abd4
WB
365 msg->state = NULL;
366
fad91c89 367 if (!drv_data->cs_change)
138f97cd 368 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 369
b9b2a76a
YL
370 /* Not stop spi in autobuffer mode */
371 if (drv_data->tx_dma != 0xFFFF)
372 bfin_spi_disable(drv_data);
373
a5f6abd4
WB
374 if (msg->complete)
375 msg->complete(msg->context);
376}
377
f6a6d966
YL
378/* spi data irq handler */
379static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
380{
9c0a788b
MF
381 struct bfin_spi_master_data *drv_data = dev_id;
382 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
f6a6d966
YL
383 struct spi_message *msg = drv_data->cur_msg;
384 int n_bytes = drv_data->n_bytes;
4d676fc5 385 int loop = 0;
f6a6d966
YL
386
387 /* wait until transfer finished. */
47885ce8 388 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
f6a6d966
YL
389 cpu_relax();
390
391 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
392 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
393 /* last read */
394 if (drv_data->rx) {
395 dev_dbg(&drv_data->pdev->dev, "last read\n");
128465ca 396 if (!(n_bytes % 2)) {
4d676fc5
BL
397 u16 *buf = (u16 *)drv_data->rx;
398 for (loop = 0; loop < n_bytes / 2; loop++)
47885ce8 399 *buf++ = bfin_read(&drv_data->regs->rdbr);
4d676fc5
BL
400 } else {
401 u8 *buf = (u8 *)drv_data->rx;
402 for (loop = 0; loop < n_bytes; loop++)
47885ce8 403 *buf++ = bfin_read(&drv_data->regs->rdbr);
4d676fc5 404 }
f6a6d966
YL
405 drv_data->rx += n_bytes;
406 }
407
408 msg->actual_length += drv_data->len_in_bytes;
409 if (drv_data->cs_change)
410 bfin_spi_cs_deactive(drv_data, chip);
411 /* Move to next transfer */
412 msg->state = bfin_spi_next_transfer(drv_data);
413
7370ed6b 414 disable_irq_nosync(drv_data->spi_irq);
f6a6d966
YL
415
416 /* Schedule transfer tasklet */
417 tasklet_schedule(&drv_data->pump_transfers);
418 return IRQ_HANDLED;
419 }
420
421 if (drv_data->rx && drv_data->tx) {
422 /* duplex */
423 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
128465ca 424 if (!(n_bytes % 2)) {
4d676fc5
BL
425 u16 *buf = (u16 *)drv_data->rx;
426 u16 *buf2 = (u16 *)drv_data->tx;
427 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
428 *buf++ = bfin_read(&drv_data->regs->rdbr);
429 bfin_write(&drv_data->regs->tdbr, *buf2++);
4d676fc5
BL
430 }
431 } else {
432 u8 *buf = (u8 *)drv_data->rx;
433 u8 *buf2 = (u8 *)drv_data->tx;
434 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
435 *buf++ = bfin_read(&drv_data->regs->rdbr);
436 bfin_write(&drv_data->regs->tdbr, *buf2++);
4d676fc5 437 }
f6a6d966
YL
438 }
439 } else if (drv_data->rx) {
440 /* read */
441 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
128465ca 442 if (!(n_bytes % 2)) {
4d676fc5
BL
443 u16 *buf = (u16 *)drv_data->rx;
444 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
445 *buf++ = bfin_read(&drv_data->regs->rdbr);
446 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
4d676fc5
BL
447 }
448 } else {
449 u8 *buf = (u8 *)drv_data->rx;
450 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
451 *buf++ = bfin_read(&drv_data->regs->rdbr);
452 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
4d676fc5
BL
453 }
454 }
f6a6d966
YL
455 } else if (drv_data->tx) {
456 /* write */
457 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
128465ca 458 if (!(n_bytes % 2)) {
4d676fc5
BL
459 u16 *buf = (u16 *)drv_data->tx;
460 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
461 bfin_read(&drv_data->regs->rdbr);
462 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
463 }
464 } else {
465 u8 *buf = (u8 *)drv_data->tx;
466 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
467 bfin_read(&drv_data->regs->rdbr);
468 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
469 }
470 }
f6a6d966
YL
471 }
472
473 if (drv_data->tx)
474 drv_data->tx += n_bytes;
475 if (drv_data->rx)
476 drv_data->rx += n_bytes;
477
478 return IRQ_HANDLED;
479}
480
138f97cd 481static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 482{
9c0a788b
MF
483 struct bfin_spi_master_data *drv_data = dev_id;
484 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
bb90eb00 485 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 486 unsigned long timeout;
d24bd1d0 487 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
47885ce8 488 u16 spistat = bfin_read(&drv_data->regs->stat);
a5f6abd4 489
d24bd1d0
MF
490 dev_dbg(&drv_data->pdev->dev,
491 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
492 dmastat, spistat);
493
782a8956 494 if (drv_data->rx != NULL) {
47885ce8 495 u16 cr = bfin_read(&drv_data->regs->ctl);
782a8956
MH
496 /* discard old RX data and clear RXS */
497 bfin_spi_dummy_read(drv_data);
47885ce8
MF
498 bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_ENABLE); /* Disable SPI */
499 bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_TIMOD); /* Restore State */
500 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR); /* Clear Status */
782a8956
MH
501 }
502
bb90eb00 503 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
504
505 /*
d6fe89b0
BW
506 * wait for the last transaction shifted out. HRM states:
507 * at this point there may still be data in the SPI DMA FIFO waiting
508 * to be transmitted ... software needs to poll TXS in the SPI_STAT
509 * register until it goes low for 2 successive reads
a5f6abd4
WB
510 */
511 if (drv_data->tx != NULL) {
47885ce8
MF
512 while ((bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS) ||
513 (bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS))
d8c05008 514 cpu_relax();
a5f6abd4
WB
515 }
516
aaaf939c
MF
517 dev_dbg(&drv_data->pdev->dev,
518 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
47885ce8 519 dmastat, bfin_read(&drv_data->regs->stat));
aaaf939c
MF
520
521 timeout = jiffies + HZ;
47885ce8 522 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
aaaf939c 523 if (!time_before(jiffies, timeout)) {
a1829d2b 524 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF\n");
aaaf939c
MF
525 break;
526 } else
527 cpu_relax();
a5f6abd4 528
90008a64 529 if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
04b95d2f
MF
530 msg->state = ERROR_STATE;
531 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
532 } else {
533 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 534
04b95d2f 535 if (drv_data->cs_change)
138f97cd 536 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 537
04b95d2f 538 /* Move to next transfer */
138f97cd 539 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 540 }
a5f6abd4
WB
541
542 /* Schedule transfer tasklet */
543 tasklet_schedule(&drv_data->pump_transfers);
544
545 /* free the irq handler before next transfer */
88b40369
BW
546 dev_dbg(&drv_data->pdev->dev,
547 "disable dma channel irq%d\n",
bb90eb00 548 drv_data->dma_channel);
a75bd65b 549 dma_disable_irq_nosync(drv_data->dma_channel);
a5f6abd4
WB
550
551 return IRQ_HANDLED;
552}
553
138f97cd 554static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4 555{
9c0a788b 556 struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
a5f6abd4
WB
557 struct spi_message *message = NULL;
558 struct spi_transfer *transfer = NULL;
559 struct spi_transfer *previous = NULL;
9c0a788b 560 struct bfin_spi_slave_data *chip = NULL;
033f44bd 561 unsigned int bits_per_word;
5e8592dc 562 u16 cr, cr_width, dma_width, dma_config;
a5f6abd4 563 u32 tranf_success = 1;
8eeb12e5 564 u8 full_duplex = 0;
a5f6abd4
WB
565
566 /* Get current state information */
567 message = drv_data->cur_msg;
568 transfer = drv_data->cur_transfer;
569 chip = drv_data->cur_chip;
092e1fda 570
a5f6abd4
WB
571 /*
572 * if msg is error or done, report it back using complete() callback
573 */
574
575 /* Handle for abort */
576 if (message->state == ERROR_STATE) {
d24bd1d0 577 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 578 message->status = -EIO;
138f97cd 579 bfin_spi_giveback(drv_data);
a5f6abd4
WB
580 return;
581 }
582
583 /* Handle end of message */
584 if (message->state == DONE_STATE) {
d24bd1d0 585 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 586 message->status = 0;
2431a815 587 bfin_spi_flush(drv_data);
138f97cd 588 bfin_spi_giveback(drv_data);
a5f6abd4
WB
589 return;
590 }
591
592 /* Delay if requested at end of transfer */
593 if (message->state == RUNNING_STATE) {
d24bd1d0 594 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
595 previous = list_entry(transfer->transfer_list.prev,
596 struct spi_transfer, transfer_list);
597 if (previous->delay_usecs)
598 udelay(previous->delay_usecs);
599 }
600
ab09e040 601 /* Flush any existing transfers that may be sitting in the hardware */
138f97cd 602 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
603 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
604 message->status = -EIO;
138f97cd 605 bfin_spi_giveback(drv_data);
a5f6abd4
WB
606 return;
607 }
608
93b61bdd
WM
609 if (transfer->len == 0) {
610 /* Move to next transfer of this msg */
611 message->state = bfin_spi_next_transfer(drv_data);
612 /* Schedule next transfer tasklet */
613 tasklet_schedule(&drv_data->pump_transfers);
1974eba6 614 return;
93b61bdd
WM
615 }
616
a5f6abd4
WB
617 if (transfer->tx_buf != NULL) {
618 drv_data->tx = (void *)transfer->tx_buf;
619 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
620 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
621 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
622 } else {
623 drv_data->tx = NULL;
624 }
625
626 if (transfer->rx_buf != NULL) {
8eeb12e5 627 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
628 drv_data->rx = transfer->rx_buf;
629 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
630 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
631 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
632 } else {
633 drv_data->rx = NULL;
634 }
635
636 drv_data->rx_dma = transfer->rx_dma;
637 drv_data->tx_dma = transfer->tx_dma;
638 drv_data->len_in_bytes = transfer->len;
fad91c89 639 drv_data->cs_change = transfer->cs_change;
a5f6abd4 640
092e1fda 641 /* Bits per word setup */
766ed704 642 bits_per_word = transfer->bits_per_word;
24778be2 643 if (bits_per_word == 16) {
4d676fc5 644 drv_data->n_bytes = bits_per_word/8;
5e8592dc
MF
645 drv_data->len = (transfer->len) >> 1;
646 cr_width = BIT_CTL_WORDSIZE;
9c0a788b 647 drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
24778be2 648 } else if (bits_per_word == 8) {
4d676fc5
BL
649 drv_data->n_bytes = bits_per_word/8;
650 drv_data->len = transfer->len;
651 cr_width = 0;
652 drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
092e1fda 653 }
47885ce8 654 cr = bfin_read(&drv_data->regs->ctl) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
5e8592dc 655 cr |= cr_width;
47885ce8 656 bfin_write(&drv_data->regs->ctl, cr);
092e1fda 657
4fb98efa 658 dev_dbg(&drv_data->pdev->dev,
9c4542c7 659 "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
9c0a788b 660 drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
a5f6abd4 661
a5f6abd4
WB
662 message->state = RUNNING_STATE;
663 dma_config = 0;
664
092e1fda
BW
665 /* Speed setup (surely valid because already checked) */
666 if (transfer->speed_hz)
47885ce8 667 bfin_write(&drv_data->regs->baud, hz_to_spi_baud(transfer->speed_hz));
092e1fda 668 else
47885ce8 669 bfin_write(&drv_data->regs->baud, chip->baud);
092e1fda 670
47885ce8 671 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
e72dcde7 672 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 673
88b40369
BW
674 dev_dbg(&drv_data->pdev->dev,
675 "now pumping a transfer: width is %d, len is %d\n",
5e8592dc 676 cr_width, transfer->len);
a5f6abd4
WB
677
678 /*
8cf5858c
VM
679 * Try to map dma buffer and do a dma transfer. If successful use,
680 * different way to r/w according to the enable_dma settings and if
681 * we are not doing a full duplex transfer (since the hardware does
682 * not support full duplex DMA transfers).
a5f6abd4 683 */
8eeb12e5
VM
684 if (!full_duplex && drv_data->cur_chip->enable_dma
685 && drv_data->len > 6) {
a5f6abd4 686
11d6f599 687 unsigned long dma_start_addr, flags;
7aec3566 688
bb90eb00
BW
689 disable_dma(drv_data->dma_channel);
690 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
691
692 /* config dma channel */
88b40369 693 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 694 set_dma_x_count(drv_data->dma_channel, drv_data->len);
5e8592dc 695 if (cr_width == BIT_CTL_WORDSIZE) {
bb90eb00 696 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
697 dma_width = WDSIZE_16;
698 } else {
bb90eb00 699 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
700 dma_width = WDSIZE_8;
701 }
702
3f479a65 703 /* poll for SPI completion before start */
47885ce8 704 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
d8c05008 705 cpu_relax();
3f479a65 706
a5f6abd4
WB
707 /* dirty hack for autobuffer DMA mode */
708 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
709 dev_dbg(&drv_data->pdev->dev,
710 "doing autobuffer DMA out.\n");
a5f6abd4
WB
711
712 /* no irq in autobuffer mode */
713 dma_config =
714 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
715 set_dma_config(drv_data->dma_channel, dma_config);
716 set_dma_start_addr(drv_data->dma_channel,
a32c691d 717 (unsigned long)drv_data->tx);
bb90eb00 718 enable_dma(drv_data->dma_channel);
a5f6abd4 719
07612e5f 720 /* start SPI transfer */
47885ce8 721 bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
722
723 /* just return here, there can only be one transfer
724 * in this mode
725 */
a5f6abd4 726 message->status = 0;
138f97cd 727 bfin_spi_giveback(drv_data);
a5f6abd4
WB
728 return;
729 }
730
731 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 732 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
733 if (drv_data->rx != NULL) {
734 /* set transfer mode, and enable SPI */
d24bd1d0
MF
735 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
736 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 737
8cf5858c 738 /* invalidate caches, if needed */
67834fa9 739 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
8cf5858c
VM
740 invalidate_dcache_range((unsigned long) drv_data->rx,
741 (unsigned long) (drv_data->rx +
ace32865 742 drv_data->len_in_bytes));
8cf5858c 743
7aec3566
MF
744 dma_config |= WNR;
745 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 746 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 747
a5f6abd4 748 } else if (drv_data->tx != NULL) {
88b40369 749 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 750
8cf5858c 751 /* flush caches, if needed */
67834fa9 752 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
8cf5858c
VM
753 flush_dcache_range((unsigned long) drv_data->tx,
754 (unsigned long) (drv_data->tx +
ace32865 755 drv_data->len_in_bytes));
8cf5858c 756
7aec3566 757 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 758 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
759
760 } else
761 BUG();
762
11d6f599
MF
763 /* oh man, here there be monsters ... and i dont mean the
764 * fluffy cute ones from pixar, i mean the kind that'll eat
765 * your data, kick your dog, and love it all. do *not* try
766 * and change these lines unless you (1) heavily test DMA
767 * with SPI flashes on a loaded system (e.g. ping floods),
768 * (2) know just how broken the DMA engine interaction with
769 * the SPI peripheral is, and (3) have someone else to blame
770 * when you screw it all up anyways.
771 */
7aec3566 772 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
773 set_dma_config(drv_data->dma_channel, dma_config);
774 local_irq_save(flags);
a963ea83 775 SSYNC();
47885ce8 776 bfin_write(&drv_data->regs->ctl, cr);
a963ea83 777 enable_dma(drv_data->dma_channel);
11d6f599
MF
778 dma_enable_irq(drv_data->dma_channel);
779 local_irq_restore(flags);
07612e5f 780
f6a6d966
YL
781 return;
782 }
a5f6abd4 783
5e8592dc
MF
784 /*
785 * We always use SPI_WRITE mode (transfer starts with TDBR write).
786 * SPI_READ mode (transfer starts with RDBR read) seems to have
787 * problems with setting up the output value in TDBR prior to the
788 * start of the transfer.
789 */
47885ce8 790 bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TXMOD);
5e8592dc 791
f6a6d966 792 if (chip->pio_interrupt) {
5e8592dc 793 /* SPI irq should have been disabled by now */
93b61bdd 794
f6a6d966
YL
795 /* discard old RX data and clear RXS */
796 bfin_spi_dummy_read(drv_data);
a5f6abd4 797
f6a6d966
YL
798 /* start transfer */
799 if (drv_data->tx == NULL)
47885ce8 800 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
f6a6d966 801 else {
4d676fc5 802 int loop;
24778be2 803 if (bits_per_word == 16) {
4d676fc5
BL
804 u16 *buf = (u16 *)drv_data->tx;
805 for (loop = 0; loop < bits_per_word / 16;
806 loop++) {
47885ce8 807 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5 808 }
24778be2 809 } else if (bits_per_word == 8) {
4d676fc5
BL
810 u8 *buf = (u8 *)drv_data->tx;
811 for (loop = 0; loop < bits_per_word / 8; loop++)
47885ce8 812 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
813 }
814
f6a6d966
YL
815 drv_data->tx += drv_data->n_bytes;
816 }
a5f6abd4 817
f6a6d966
YL
818 /* once TDBR is empty, interrupt is triggered */
819 enable_irq(drv_data->spi_irq);
820 return;
821 }
a5f6abd4 822
f6a6d966
YL
823 /* IO mode */
824 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
825
f6a6d966
YL
826 if (full_duplex) {
827 /* full duplex mode */
828 BUG_ON((drv_data->tx_end - drv_data->tx) !=
829 (drv_data->rx_end - drv_data->rx));
830 dev_dbg(&drv_data->pdev->dev,
831 "IO duplex: cr is 0x%x\n", cr);
832
9c4542c7 833 drv_data->ops->duplex(drv_data);
f6a6d966
YL
834
835 if (drv_data->tx != drv_data->tx_end)
836 tranf_success = 0;
837 } else if (drv_data->tx != NULL) {
838 /* write only half duplex */
839 dev_dbg(&drv_data->pdev->dev,
840 "IO write: cr is 0x%x\n", cr);
841
9c4542c7 842 drv_data->ops->write(drv_data);
f6a6d966
YL
843
844 if (drv_data->tx != drv_data->tx_end)
845 tranf_success = 0;
846 } else if (drv_data->rx != NULL) {
847 /* read only half duplex */
848 dev_dbg(&drv_data->pdev->dev,
849 "IO read: cr is 0x%x\n", cr);
850
9c4542c7 851 drv_data->ops->read(drv_data);
f6a6d966
YL
852 if (drv_data->rx != drv_data->rx_end)
853 tranf_success = 0;
854 }
a5f6abd4 855
f6a6d966
YL
856 if (!tranf_success) {
857 dev_dbg(&drv_data->pdev->dev,
858 "IO write error!\n");
859 message->state = ERROR_STATE;
860 } else {
25985edc 861 /* Update total byte transferred */
f6a6d966
YL
862 message->actual_length += drv_data->len_in_bytes;
863 /* Move to next transfer of this msg */
864 message->state = bfin_spi_next_transfer(drv_data);
2431a815
SJ
865 if (drv_data->cs_change && message->state != DONE_STATE) {
866 bfin_spi_flush(drv_data);
f6a6d966 867 bfin_spi_cs_deactive(drv_data, chip);
2431a815 868 }
a5f6abd4 869 }
f6a6d966
YL
870
871 /* Schedule next transfer tasklet */
872 tasklet_schedule(&drv_data->pump_transfers);
a5f6abd4
WB
873}
874
875/* pop a msg from queue and kick off real transfer */
138f97cd 876static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 877{
9c0a788b 878 struct bfin_spi_master_data *drv_data;
a5f6abd4
WB
879 unsigned long flags;
880
9c0a788b 881 drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
131b17d4 882
a5f6abd4
WB
883 /* Lock queue and check for queue work */
884 spin_lock_irqsave(&drv_data->lock, flags);
f4f50c3f 885 if (list_empty(&drv_data->queue) || !drv_data->running) {
a5f6abd4
WB
886 /* pumper kicked off but no work to do */
887 drv_data->busy = 0;
888 spin_unlock_irqrestore(&drv_data->lock, flags);
889 return;
890 }
891
892 /* Make sure we are not already running a message */
893 if (drv_data->cur_msg) {
894 spin_unlock_irqrestore(&drv_data->lock, flags);
895 return;
896 }
897
898 /* Extract head of queue */
899 drv_data->cur_msg = list_entry(drv_data->queue.next,
900 struct spi_message, queue);
5fec5b5a
BW
901
902 /* Setup the SSP using the per chip configuration */
903 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 904 bfin_spi_restore_state(drv_data);
5fec5b5a 905
a5f6abd4
WB
906 list_del_init(&drv_data->cur_msg->queue);
907
908 /* Initial message state */
909 drv_data->cur_msg->state = START_STATE;
910 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
911 struct spi_transfer, transfer_list);
912
f6bd03a7
JN
913 dev_dbg(&drv_data->pdev->dev,
914 "got a message to pump, state is set to: baud "
915 "%d, flag 0x%x, ctl 0x%x\n",
5fec5b5a
BW
916 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
917 drv_data->cur_chip->ctl_reg);
131b17d4
BW
918
919 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
920 "the first transfer len is %d\n",
921 drv_data->cur_transfer->len);
a5f6abd4
WB
922
923 /* Mark as busy and launch transfers */
924 tasklet_schedule(&drv_data->pump_transfers);
925
926 drv_data->busy = 1;
927 spin_unlock_irqrestore(&drv_data->lock, flags);
928}
929
930/*
931 * got a msg to transfer, queue it in drv_data->queue.
932 * And kick off message pumper
933 */
138f97cd 934static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4 935{
9c0a788b 936 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4
WB
937 unsigned long flags;
938
939 spin_lock_irqsave(&drv_data->lock, flags);
940
f4f50c3f 941 if (!drv_data->running) {
a5f6abd4
WB
942 spin_unlock_irqrestore(&drv_data->lock, flags);
943 return -ESHUTDOWN;
944 }
945
946 msg->actual_length = 0;
947 msg->status = -EINPROGRESS;
948 msg->state = START_STATE;
949
88b40369 950 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
951 list_add_tail(&msg->queue, &drv_data->queue);
952
f4f50c3f 953 if (drv_data->running && !drv_data->busy)
a5f6abd4
WB
954 queue_work(drv_data->workqueue, &drv_data->pump_messages);
955
956 spin_unlock_irqrestore(&drv_data->lock, flags);
957
958 return 0;
959}
960
12e17c42
SZ
961#define MAX_SPI_SSEL 7
962
ddc0bf13 963static const u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
964 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
965 P_SPI0_SSEL4, P_SPI0_SSEL5,
966 P_SPI0_SSEL6, P_SPI0_SSEL7},
967
968 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
969 P_SPI1_SSEL4, P_SPI1_SSEL5,
970 P_SPI1_SSEL6, P_SPI1_SSEL7},
971
972 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
973 P_SPI2_SSEL4, P_SPI2_SSEL5,
974 P_SPI2_SSEL6, P_SPI2_SSEL7},
975};
976
ab09e040 977/* setup for devices (may be called multiple times -- not just first setup) */
138f97cd 978static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4 979{
ac01e97d 980 struct bfin5xx_spi_chip *chip_info;
9c0a788b
MF
981 struct bfin_spi_slave_data *chip = NULL;
982 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
5b47bcd4 983 u16 bfin_ctl_reg;
ac01e97d 984 int ret = -EINVAL;
a5f6abd4 985
a5f6abd4 986 /* Only alloc (or use chip_info) on first setup */
ac01e97d 987 chip_info = NULL;
a5f6abd4
WB
988 chip = spi_get_ctldata(spi);
989 if (chip == NULL) {
ac01e97d
DM
990 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
991 if (!chip) {
992 dev_err(&spi->dev, "cannot allocate chip data\n");
993 ret = -ENOMEM;
994 goto error;
995 }
a5f6abd4
WB
996
997 chip->enable_dma = 0;
998 chip_info = spi->controller_data;
999 }
1000
5b47bcd4
MF
1001 /* Let people set non-standard bits directly */
1002 bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
1003 BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
1004
a5f6abd4
WB
1005 /* chip_info isn't always needed */
1006 if (chip_info) {
2ed35516
MF
1007 /* Make sure people stop trying to set fields via ctl_reg
1008 * when they should actually be using common SPI framework.
90008a64 1009 * Currently we let through: WOM EMISO PSSE GM SZ.
2ed35516
MF
1010 * Not sure if a user actually needs/uses any of these,
1011 * but let's assume (for now) they do.
1012 */
5b47bcd4 1013 if (chip_info->ctl_reg & ~bfin_ctl_reg) {
f6bd03a7
JN
1014 dev_err(&spi->dev,
1015 "do not set bits in ctl_reg that the SPI framework manages\n");
ac01e97d 1016 goto error;
2ed35516 1017 }
a5f6abd4
WB
1018 chip->enable_dma = chip_info->enable_dma != 0
1019 && drv_data->master_info->enable_dma;
1020 chip->ctl_reg = chip_info->ctl_reg;
a5f6abd4 1021 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
93b61bdd 1022 chip->idle_tx_val = chip_info->idle_tx_val;
f6a6d966 1023 chip->pio_interrupt = chip_info->pio_interrupt;
5b47bcd4
MF
1024 } else {
1025 /* force a default base state */
1026 chip->ctl_reg &= bfin_ctl_reg;
033f44bd
MF
1027 }
1028
a5f6abd4
WB
1029 /* translate common spi framework into our register */
1030 if (spi->mode & SPI_CPOL)
90008a64 1031 chip->ctl_reg |= BIT_CTL_CPOL;
a5f6abd4 1032 if (spi->mode & SPI_CPHA)
90008a64 1033 chip->ctl_reg |= BIT_CTL_CPHA;
a5f6abd4 1034 if (spi->mode & SPI_LSB_FIRST)
90008a64 1035 chip->ctl_reg |= BIT_CTL_LSBF;
a5f6abd4 1036 /* we dont support running in slave mode (yet?) */
90008a64 1037 chip->ctl_reg |= BIT_CTL_MASTER;
a5f6abd4 1038
a5f6abd4
WB
1039 /*
1040 * Notice: for blackfin, the speed_hz is the value of register
1041 * SPI_BAUD, not the real baudrate
1042 */
1043 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
a5f6abd4 1044 chip->chip_select_num = spi->chip_select;
4190f6a5
BS
1045 if (chip->chip_select_num < MAX_CTRL_CS) {
1046 if (!(spi->mode & SPI_CPHA))
f6bd03a7
JN
1047 dev_warn(&spi->dev,
1048 "Warning: SPI CPHA not set: Slave Select not under software control!\n"
1049 "See Documentation/blackfin/bfin-spi-notes.txt\n");
4190f6a5 1050
d3cc71f7 1051 chip->flag = (1 << spi->chip_select) << 8;
4190f6a5 1052 } else
d3cc71f7 1053 chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
a5f6abd4 1054
f6a6d966 1055 if (chip->enable_dma && chip->pio_interrupt) {
f6bd03a7
JN
1056 dev_err(&spi->dev,
1057 "enable_dma is set, do not set pio_interrupt\n");
f6a6d966
YL
1058 goto error;
1059 }
ac01e97d
DM
1060 /*
1061 * if any one SPI chip is registered and wants DMA, request the
1062 * DMA channel for it
1063 */
1064 if (chip->enable_dma && !drv_data->dma_requested) {
1065 /* register dma irq handler */
1066 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1067 if (ret) {
1068 dev_err(&spi->dev,
1069 "Unable to request BlackFin SPI DMA channel\n");
1070 goto error;
1071 }
1072 drv_data->dma_requested = 1;
1073
1074 ret = set_dma_callback(drv_data->dma_channel,
1075 bfin_spi_dma_irq_handler, drv_data);
1076 if (ret) {
1077 dev_err(&spi->dev, "Unable to set dma callback\n");
1078 goto error;
1079 }
1080 dma_disable_irq(drv_data->dma_channel);
1081 }
1082
f6a6d966
YL
1083 if (chip->pio_interrupt && !drv_data->irq_requested) {
1084 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
38ada214 1085 0, "BFIN_SPI", drv_data);
f6a6d966
YL
1086 if (ret) {
1087 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1088 goto error;
1089 }
1090 drv_data->irq_requested = 1;
1091 /* we use write mode, spi irq has to be disabled here */
1092 disable_irq(drv_data->spi_irq);
1093 }
1094
d3cc71f7 1095 if (chip->chip_select_num >= MAX_CTRL_CS) {
73e1ac16
MH
1096 /* Only request on first setup */
1097 if (spi_get_ctldata(spi) == NULL) {
1098 ret = gpio_request(chip->cs_gpio, spi->modalias);
1099 if (ret) {
1100 dev_err(&spi->dev, "gpio_request() error\n");
1101 goto pin_error;
1102 }
1103 gpio_direction_output(chip->cs_gpio, 1);
ac01e97d 1104 }
a5f6abd4
WB
1105 }
1106
898eb71c 1107 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
033f44bd 1108 spi->modalias, spi->bits_per_word, chip->enable_dma);
88b40369 1109 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1110 chip->ctl_reg, chip->flag);
1111
1112 spi_set_ctldata(spi, chip);
1113
12e17c42 1114 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
d3cc71f7 1115 if (chip->chip_select_num < MAX_CTRL_CS) {
ac01e97d
DM
1116 ret = peripheral_request(ssel[spi->master->bus_num]
1117 [chip->chip_select_num-1], spi->modalias);
1118 if (ret) {
1119 dev_err(&spi->dev, "peripheral_request() error\n");
1120 goto pin_error;
1121 }
1122 }
12e17c42 1123
8221610e 1124 bfin_spi_cs_enable(drv_data, chip);
138f97cd 1125 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1126
a5f6abd4 1127 return 0;
ac01e97d
DM
1128
1129 pin_error:
d3cc71f7 1130 if (chip->chip_select_num >= MAX_CTRL_CS)
ac01e97d
DM
1131 gpio_free(chip->cs_gpio);
1132 else
1133 peripheral_free(ssel[spi->master->bus_num]
1134 [chip->chip_select_num - 1]);
1135 error:
1136 if (chip) {
1137 if (drv_data->dma_requested)
1138 free_dma(drv_data->dma_channel);
1139 drv_data->dma_requested = 0;
1140
1141 kfree(chip);
1142 /* prevent free 'chip' twice */
1143 spi_set_ctldata(spi, NULL);
1144 }
1145
1146 return ret;
a5f6abd4
WB
1147}
1148
1149/*
1150 * callback for spi framework.
1151 * clean driver specific data
1152 */
138f97cd 1153static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1154{
9c0a788b
MF
1155 struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
1156 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4 1157
e7d02e3c
MF
1158 if (!chip)
1159 return;
1160
d3cc71f7 1161 if (chip->chip_select_num < MAX_CTRL_CS) {
12e17c42
SZ
1162 peripheral_free(ssel[spi->master->bus_num]
1163 [chip->chip_select_num-1]);
8221610e 1164 bfin_spi_cs_disable(drv_data, chip);
d3cc71f7 1165 } else
42c78b2b
MH
1166 gpio_free(chip->cs_gpio);
1167
a5f6abd4 1168 kfree(chip);
ac01e97d
DM
1169 /* prevent free 'chip' twice */
1170 spi_set_ctldata(spi, NULL);
a5f6abd4
WB
1171}
1172
c52d4e5f 1173static int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1174{
1175 INIT_LIST_HEAD(&drv_data->queue);
1176 spin_lock_init(&drv_data->lock);
1177
f4f50c3f 1178 drv_data->running = false;
a5f6abd4
WB
1179 drv_data->busy = 0;
1180
1181 /* init transfer tasklet */
1182 tasklet_init(&drv_data->pump_transfers,
138f97cd 1183 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1184
1185 /* init messages workqueue */
138f97cd 1186 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1187 drv_data->workqueue = create_singlethread_workqueue(
1188 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1189 if (drv_data->workqueue == NULL)
1190 return -EBUSY;
1191
1192 return 0;
1193}
1194
c52d4e5f 1195static int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1196{
1197 unsigned long flags;
1198
1199 spin_lock_irqsave(&drv_data->lock, flags);
1200
f4f50c3f 1201 if (drv_data->running || drv_data->busy) {
a5f6abd4
WB
1202 spin_unlock_irqrestore(&drv_data->lock, flags);
1203 return -EBUSY;
1204 }
1205
f4f50c3f 1206 drv_data->running = true;
a5f6abd4
WB
1207 drv_data->cur_msg = NULL;
1208 drv_data->cur_transfer = NULL;
1209 drv_data->cur_chip = NULL;
1210 spin_unlock_irqrestore(&drv_data->lock, flags);
1211
1212 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1213
1214 return 0;
1215}
1216
c52d4e5f 1217static int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1218{
1219 unsigned long flags;
1220 unsigned limit = 500;
1221 int status = 0;
1222
1223 spin_lock_irqsave(&drv_data->lock, flags);
1224
1225 /*
1226 * This is a bit lame, but is optimized for the common execution path.
1227 * A wait_queue on the drv_data->busy could be used, but then the common
1228 * execution path (pump_messages) would be required to call wake_up or
1229 * friends on every SPI message. Do this instead
1230 */
f4f50c3f 1231 drv_data->running = false;
850a28ec 1232 while ((!list_empty(&drv_data->queue) || drv_data->busy) && limit--) {
a5f6abd4
WB
1233 spin_unlock_irqrestore(&drv_data->lock, flags);
1234 msleep(10);
1235 spin_lock_irqsave(&drv_data->lock, flags);
1236 }
1237
1238 if (!list_empty(&drv_data->queue) || drv_data->busy)
1239 status = -EBUSY;
1240
1241 spin_unlock_irqrestore(&drv_data->lock, flags);
1242
1243 return status;
1244}
1245
c52d4e5f 1246static int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1247{
1248 int status;
1249
138f97cd 1250 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1251 if (status != 0)
1252 return status;
1253
1254 destroy_workqueue(drv_data->workqueue);
1255
1256 return 0;
1257}
1258
2deff8d6 1259static int bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1260{
1261 struct device *dev = &pdev->dev;
1262 struct bfin5xx_spi_master *platform_info;
1263 struct spi_master *master;
9c0a788b 1264 struct bfin_spi_master_data *drv_data;
a32c691d 1265 struct resource *res;
a5f6abd4
WB
1266 int status = 0;
1267
8074cf06 1268 platform_info = dev_get_platdata(dev);
a5f6abd4
WB
1269
1270 /* Allocate master with space for drv_data */
2a045131 1271 master = spi_alloc_master(dev, sizeof(*drv_data));
a5f6abd4
WB
1272 if (!master) {
1273 dev_err(&pdev->dev, "can not alloc spi_master\n");
1274 return -ENOMEM;
1275 }
131b17d4 1276
a5f6abd4
WB
1277 drv_data = spi_master_get_devdata(master);
1278 drv_data->master = master;
1279 drv_data->master_info = platform_info;
1280 drv_data->pdev = pdev;
003d9226 1281 drv_data->pin_req = platform_info->pin_req;
a5f6abd4 1282
e7db06b5
DB
1283 /* the spi->mode bits supported by this driver: */
1284 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
24778be2 1285 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
a5f6abd4
WB
1286 master->bus_num = pdev->id;
1287 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1288 master->cleanup = bfin_spi_cleanup;
1289 master->setup = bfin_spi_setup;
1290 master->transfer = bfin_spi_transfer;
a5f6abd4 1291
a32c691d
BW
1292 /* Find and map our resources */
1293 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1294 if (res == NULL) {
1295 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1296 status = -ENOENT;
1297 goto out_error_get_res;
1298 }
1299
47885ce8
MF
1300 drv_data->regs = ioremap(res->start, resource_size(res));
1301 if (drv_data->regs == NULL) {
a32c691d
BW
1302 dev_err(dev, "Cannot map IO\n");
1303 status = -ENXIO;
1304 goto out_error_ioremap;
1305 }
1306
f6a6d966
YL
1307 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1308 if (res == NULL) {
a32c691d
BW
1309 dev_err(dev, "No DMA channel specified\n");
1310 status = -ENOENT;
f6a6d966
YL
1311 goto out_error_free_io;
1312 }
1313 drv_data->dma_channel = res->start;
1314
1315 drv_data->spi_irq = platform_get_irq(pdev, 0);
1316 if (drv_data->spi_irq < 0) {
1317 dev_err(dev, "No spi pio irq specified\n");
1318 status = -ENOENT;
1319 goto out_error_free_io;
a32c691d
BW
1320 }
1321
a5f6abd4 1322 /* Initial and start queue */
138f97cd 1323 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1324 if (status != 0) {
a32c691d 1325 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1326 goto out_error_queue_alloc;
1327 }
a32c691d 1328
138f97cd 1329 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1330 if (status != 0) {
a32c691d 1331 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1332 goto out_error_queue_alloc;
1333 }
1334
f9e522ca
VM
1335 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1336 if (status != 0) {
1337 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1338 goto out_error_queue_alloc;
1339 }
1340
bb8beecd
WM
1341 /* Reset SPI registers. If these registers were used by the boot loader,
1342 * the sky may fall on your head if you enable the dma controller.
1343 */
47885ce8
MF
1344 bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
1345 bfin_write(&drv_data->regs->flg, 0xFF00);
bb8beecd 1346
a5f6abd4
WB
1347 /* Register with the SPI framework */
1348 platform_set_drvdata(pdev, drv_data);
1349 status = spi_register_master(master);
1350 if (status != 0) {
a32c691d 1351 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1352 goto out_error_queue_alloc;
1353 }
a32c691d 1354
47885ce8
MF
1355 dev_info(dev, "%s, Version %s, regs@%p, dma channel@%d\n",
1356 DRV_DESC, DRV_VERSION, drv_data->regs,
bb90eb00 1357 drv_data->dma_channel);
a5f6abd4
WB
1358 return status;
1359
cc2f81a6 1360out_error_queue_alloc:
138f97cd 1361 bfin_spi_destroy_queue(drv_data);
f6a6d966 1362out_error_free_io:
47885ce8 1363 iounmap(drv_data->regs);
a32c691d
BW
1364out_error_ioremap:
1365out_error_get_res:
a5f6abd4 1366 spi_master_put(master);
cc2f81a6 1367
a5f6abd4
WB
1368 return status;
1369}
1370
1371/* stop hardware and remove the driver */
fd4a319b 1372static int bfin_spi_remove(struct platform_device *pdev)
a5f6abd4 1373{
9c0a788b 1374 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1375 int status = 0;
1376
1377 if (!drv_data)
1378 return 0;
1379
1380 /* Remove the queue */
138f97cd 1381 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1382 if (status != 0)
1383 return status;
1384
1385 /* Disable the SSP at the peripheral and SOC level */
1386 bfin_spi_disable(drv_data);
1387
1388 /* Release DMA */
1389 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1390 if (dma_channel_active(drv_data->dma_channel))
1391 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1392 }
1393
f6a6d966
YL
1394 if (drv_data->irq_requested) {
1395 free_irq(drv_data->spi_irq, drv_data);
1396 drv_data->irq_requested = 0;
1397 }
1398
a5f6abd4
WB
1399 /* Disconnect from the SPI framework */
1400 spi_unregister_master(drv_data->master);
1401
003d9226 1402 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1403
a5f6abd4
WB
1404 return 0;
1405}
1406
fbbfd68b
JH
1407#ifdef CONFIG_PM_SLEEP
1408static int bfin_spi_suspend(struct device *dev)
a5f6abd4 1409{
fbbfd68b 1410 struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
a5f6abd4
WB
1411 int status = 0;
1412
138f97cd 1413 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1414 if (status != 0)
1415 return status;
1416
47885ce8
MF
1417 drv_data->ctrl_reg = bfin_read(&drv_data->regs->ctl);
1418 drv_data->flag_reg = bfin_read(&drv_data->regs->flg);
b052fd0a
BS
1419
1420 /*
1421 * reset SPI_CTL and SPI_FLG registers
1422 */
47885ce8
MF
1423 bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
1424 bfin_write(&drv_data->regs->flg, 0xFF00);
a5f6abd4
WB
1425
1426 return 0;
1427}
1428
fbbfd68b 1429static int bfin_spi_resume(struct device *dev)
a5f6abd4 1430{
fbbfd68b 1431 struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
a5f6abd4
WB
1432 int status = 0;
1433
47885ce8
MF
1434 bfin_write(&drv_data->regs->ctl, drv_data->ctrl_reg);
1435 bfin_write(&drv_data->regs->flg, drv_data->flag_reg);
a5f6abd4
WB
1436
1437 /* Start the queue running */
138f97cd 1438 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1439 if (status != 0) {
fbbfd68b 1440 dev_err(dev, "problem starting queue (%d)\n", status);
a5f6abd4
WB
1441 return status;
1442 }
1443
1444 return 0;
1445}
fbbfd68b
JH
1446
1447static SIMPLE_DEV_PM_OPS(bfin_spi_pm_ops, bfin_spi_suspend, bfin_spi_resume);
1448
1449#define BFIN_SPI_PM_OPS (&bfin_spi_pm_ops)
a5f6abd4 1450#else
fbbfd68b
JH
1451#define BFIN_SPI_PM_OPS NULL
1452#endif
a5f6abd4 1453
7e38c3c4 1454MODULE_ALIAS("platform:bfin-spi");
138f97cd 1455static struct platform_driver bfin_spi_driver = {
fc3ba952 1456 .driver = {
a32c691d 1457 .name = DRV_NAME,
fbbfd68b 1458 .pm = BFIN_SPI_PM_OPS,
88b40369 1459 },
db9371b8 1460 .probe = bfin_spi_probe,
fd4a319b 1461 .remove = bfin_spi_remove,
a5f6abd4
WB
1462};
1463
138f97cd 1464static int __init bfin_spi_init(void)
a5f6abd4 1465{
db9371b8 1466 return platform_driver_register(&bfin_spi_driver);
a5f6abd4 1467}
6f7c17f4 1468subsys_initcall(bfin_spi_init);
a5f6abd4 1469
138f97cd 1470static void __exit bfin_spi_exit(void)
a5f6abd4 1471{
138f97cd 1472 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1473}
138f97cd 1474module_exit(bfin_spi_exit);