Merge branch 'stable/for-jens-4.3' of git://git.kernel.org/pub/scm/linux/kernel/git...
[linux-2.6-block.git] / drivers / block / nvme-core.c
CommitLineData
b60503ba
MW
1/*
2 * NVM Express device driver
6eb0d698 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
15#include <linux/nvme.h>
8de05535 16#include <linux/bitops.h>
b60503ba 17#include <linux/blkdev.h>
a4aea562 18#include <linux/blk-mq.h>
42f61420 19#include <linux/cpu.h>
fd63e9ce 20#include <linux/delay.h>
b60503ba
MW
21#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/genhd.h>
4cc09e2d 24#include <linux/hdreg.h>
5aff9382 25#include <linux/idr.h>
b60503ba
MW
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/kdev_t.h>
1fa6aead 30#include <linux/kthread.h>
b60503ba 31#include <linux/kernel.h>
a5768aa8 32#include <linux/list_sort.h>
b60503ba
MW
33#include <linux/mm.h>
34#include <linux/module.h>
35#include <linux/moduleparam.h>
36#include <linux/pci.h>
be7b6275 37#include <linux/poison.h>
c3bfe717 38#include <linux/ptrace.h>
b60503ba
MW
39#include <linux/sched.h>
40#include <linux/slab.h>
e1e5e564 41#include <linux/t10-pi.h>
b60503ba 42#include <linux/types.h>
5d0f6131 43#include <scsi/sg.h>
797a796a
HM
44#include <asm-generic/io-64-nonatomic-lo-hi.h>
45
b3fffdef 46#define NVME_MINORS (1U << MINORBITS)
9d43cf64 47#define NVME_Q_DEPTH 1024
d31af0a3 48#define NVME_AQ_DEPTH 256
b60503ba
MW
49#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
50#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
9d43cf64 51#define ADMIN_TIMEOUT (admin_timeout * HZ)
2484f407 52#define SHUTDOWN_TIMEOUT (shutdown_timeout * HZ)
9d43cf64
KB
53
54static unsigned char admin_timeout = 60;
55module_param(admin_timeout, byte, 0644);
56MODULE_PARM_DESC(admin_timeout, "timeout in seconds for admin commands");
b60503ba 57
bd67608a
MW
58unsigned char nvme_io_timeout = 30;
59module_param_named(io_timeout, nvme_io_timeout, byte, 0644);
b355084a 60MODULE_PARM_DESC(io_timeout, "timeout in seconds for I/O");
b60503ba 61
2484f407
DM
62static unsigned char shutdown_timeout = 5;
63module_param(shutdown_timeout, byte, 0644);
64MODULE_PARM_DESC(shutdown_timeout, "timeout in seconds for controller shutdown");
65
b60503ba
MW
66static int nvme_major;
67module_param(nvme_major, int, 0);
68
b3fffdef
KB
69static int nvme_char_major;
70module_param(nvme_char_major, int, 0);
71
58ffacb5
MW
72static int use_threaded_interrupts;
73module_param(use_threaded_interrupts, int, 0);
74
8ffaadf7
JD
75static bool use_cmb_sqes = true;
76module_param(use_cmb_sqes, bool, 0644);
77MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
78
1fa6aead
MW
79static DEFINE_SPINLOCK(dev_list_lock);
80static LIST_HEAD(dev_list);
81static struct task_struct *nvme_thread;
9a6b9458 82static struct workqueue_struct *nvme_workq;
b9afca3e 83static wait_queue_head_t nvme_kthread_wait;
1fa6aead 84
b3fffdef
KB
85static struct class *nvme_class;
86
d4b4ff8e 87static void nvme_reset_failed_dev(struct work_struct *ws);
4cc06521 88static int nvme_reset(struct nvme_dev *dev);
a4aea562 89static int nvme_process_cq(struct nvme_queue *nvmeq);
d4b4ff8e 90
4d115420
KB
91struct async_cmd_info {
92 struct kthread_work work;
93 struct kthread_worker *worker;
a4aea562 94 struct request *req;
4d115420
KB
95 u32 result;
96 int status;
97 void *ctx;
98};
1fa6aead 99
b60503ba
MW
100/*
101 * An NVM Express queue. Each device has at least two (one for admin
102 * commands and one for I/O commands).
103 */
104struct nvme_queue {
105 struct device *q_dmadev;
091b6092 106 struct nvme_dev *dev;
3193f07b 107 char irqname[24]; /* nvme4294967295-65535\0 */
b60503ba
MW
108 spinlock_t q_lock;
109 struct nvme_command *sq_cmds;
8ffaadf7 110 struct nvme_command __iomem *sq_cmds_io;
b60503ba 111 volatile struct nvme_completion *cqes;
42483228 112 struct blk_mq_tags **tags;
b60503ba
MW
113 dma_addr_t sq_dma_addr;
114 dma_addr_t cq_dma_addr;
b60503ba
MW
115 u32 __iomem *q_db;
116 u16 q_depth;
6222d172 117 s16 cq_vector;
b60503ba
MW
118 u16 sq_head;
119 u16 sq_tail;
120 u16 cq_head;
c30341dc 121 u16 qid;
e9539f47
MW
122 u8 cq_phase;
123 u8 cqe_seen;
4d115420 124 struct async_cmd_info cmdinfo;
b60503ba
MW
125};
126
127/*
128 * Check we didin't inadvertently grow the command struct
129 */
130static inline void _nvme_check_size(void)
131{
132 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
133 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
134 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
135 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
136 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
f8ebf840 137 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
c30341dc 138 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
b60503ba
MW
139 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
140 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
141 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
142 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
6ecec745 143 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
b60503ba
MW
144}
145
edd10d33 146typedef void (*nvme_completion_fn)(struct nvme_queue *, void *,
c2f5b650
MW
147 struct nvme_completion *);
148
e85248e5 149struct nvme_cmd_info {
c2f5b650
MW
150 nvme_completion_fn fn;
151 void *ctx;
c30341dc 152 int aborted;
a4aea562 153 struct nvme_queue *nvmeq;
ac3dd5bd 154 struct nvme_iod iod[0];
e85248e5
MW
155};
156
ac3dd5bd
JA
157/*
158 * Max size of iod being embedded in the request payload
159 */
160#define NVME_INT_PAGES 2
161#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->page_size)
fda631ff 162#define NVME_INT_MASK 0x01
ac3dd5bd
JA
163
164/*
165 * Will slightly overestimate the number of pages needed. This is OK
166 * as it only leads to a small amount of wasted memory for the lifetime of
167 * the I/O.
168 */
169static int nvme_npages(unsigned size, struct nvme_dev *dev)
170{
171 unsigned nprps = DIV_ROUND_UP(size + dev->page_size, dev->page_size);
172 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
173}
174
175static unsigned int nvme_cmd_size(struct nvme_dev *dev)
176{
177 unsigned int ret = sizeof(struct nvme_cmd_info);
178
179 ret += sizeof(struct nvme_iod);
180 ret += sizeof(__le64 *) * nvme_npages(NVME_INT_BYTES(dev), dev);
181 ret += sizeof(struct scatterlist) * NVME_INT_PAGES;
182
183 return ret;
184}
185
a4aea562
MB
186static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
187 unsigned int hctx_idx)
e85248e5 188{
a4aea562
MB
189 struct nvme_dev *dev = data;
190 struct nvme_queue *nvmeq = dev->queues[0];
191
42483228
KB
192 WARN_ON(hctx_idx != 0);
193 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
194 WARN_ON(nvmeq->tags);
195
a4aea562 196 hctx->driver_data = nvmeq;
42483228 197 nvmeq->tags = &dev->admin_tagset.tags[0];
a4aea562 198 return 0;
e85248e5
MW
199}
200
4af0e21c
KB
201static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
202{
203 struct nvme_queue *nvmeq = hctx->driver_data;
204
205 nvmeq->tags = NULL;
206}
207
a4aea562
MB
208static int nvme_admin_init_request(void *data, struct request *req,
209 unsigned int hctx_idx, unsigned int rq_idx,
210 unsigned int numa_node)
22404274 211{
a4aea562
MB
212 struct nvme_dev *dev = data;
213 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
214 struct nvme_queue *nvmeq = dev->queues[0];
215
216 BUG_ON(!nvmeq);
217 cmd->nvmeq = nvmeq;
218 return 0;
22404274
KB
219}
220
a4aea562
MB
221static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
222 unsigned int hctx_idx)
b60503ba 223{
a4aea562 224 struct nvme_dev *dev = data;
42483228 225 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
a4aea562 226
42483228
KB
227 if (!nvmeq->tags)
228 nvmeq->tags = &dev->tagset.tags[hctx_idx];
b60503ba 229
42483228 230 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
a4aea562
MB
231 hctx->driver_data = nvmeq;
232 return 0;
b60503ba
MW
233}
234
a4aea562
MB
235static int nvme_init_request(void *data, struct request *req,
236 unsigned int hctx_idx, unsigned int rq_idx,
237 unsigned int numa_node)
b60503ba 238{
a4aea562
MB
239 struct nvme_dev *dev = data;
240 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
241 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
242
243 BUG_ON(!nvmeq);
244 cmd->nvmeq = nvmeq;
245 return 0;
246}
247
248static void nvme_set_info(struct nvme_cmd_info *cmd, void *ctx,
249 nvme_completion_fn handler)
250{
251 cmd->fn = handler;
252 cmd->ctx = ctx;
253 cmd->aborted = 0;
c917dfe5 254 blk_mq_start_request(blk_mq_rq_from_pdu(cmd));
b60503ba
MW
255}
256
ac3dd5bd
JA
257static void *iod_get_private(struct nvme_iod *iod)
258{
259 return (void *) (iod->private & ~0x1UL);
260}
261
262/*
263 * If bit 0 is set, the iod is embedded in the request payload.
264 */
265static bool iod_should_kfree(struct nvme_iod *iod)
266{
fda631ff 267 return (iod->private & NVME_INT_MASK) == 0;
ac3dd5bd
JA
268}
269
c2f5b650
MW
270/* Special values must be less than 0x1000 */
271#define CMD_CTX_BASE ((void *)POISON_POINTER_DELTA)
d2d87034
MW
272#define CMD_CTX_CANCELLED (0x30C + CMD_CTX_BASE)
273#define CMD_CTX_COMPLETED (0x310 + CMD_CTX_BASE)
274#define CMD_CTX_INVALID (0x314 + CMD_CTX_BASE)
be7b6275 275
edd10d33 276static void special_completion(struct nvme_queue *nvmeq, void *ctx,
c2f5b650
MW
277 struct nvme_completion *cqe)
278{
279 if (ctx == CMD_CTX_CANCELLED)
280 return;
c2f5b650 281 if (ctx == CMD_CTX_COMPLETED) {
edd10d33 282 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
283 "completed id %d twice on queue %d\n",
284 cqe->command_id, le16_to_cpup(&cqe->sq_id));
285 return;
286 }
287 if (ctx == CMD_CTX_INVALID) {
edd10d33 288 dev_warn(nvmeq->q_dmadev,
c2f5b650
MW
289 "invalid id %d completed on queue %d\n",
290 cqe->command_id, le16_to_cpup(&cqe->sq_id));
291 return;
292 }
edd10d33 293 dev_warn(nvmeq->q_dmadev, "Unknown special completion %p\n", ctx);
c2f5b650
MW
294}
295
a4aea562 296static void *cancel_cmd_info(struct nvme_cmd_info *cmd, nvme_completion_fn *fn)
b60503ba 297{
c2f5b650 298 void *ctx;
b60503ba 299
859361a2 300 if (fn)
a4aea562
MB
301 *fn = cmd->fn;
302 ctx = cmd->ctx;
303 cmd->fn = special_completion;
304 cmd->ctx = CMD_CTX_CANCELLED;
c2f5b650 305 return ctx;
b60503ba
MW
306}
307
a4aea562
MB
308static void async_req_completion(struct nvme_queue *nvmeq, void *ctx,
309 struct nvme_completion *cqe)
3c0cf138 310{
a4aea562
MB
311 u32 result = le32_to_cpup(&cqe->result);
312 u16 status = le16_to_cpup(&cqe->status) >> 1;
313
314 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ)
315 ++nvmeq->dev->event_limit;
a5768aa8
KB
316 if (status != NVME_SC_SUCCESS)
317 return;
318
319 switch (result & 0xff07) {
320 case NVME_AER_NOTICE_NS_CHANGED:
321 dev_info(nvmeq->q_dmadev, "rescanning\n");
322 schedule_work(&nvmeq->dev->scan_work);
323 default:
324 dev_warn(nvmeq->q_dmadev, "async event result %08x\n", result);
325 }
b60503ba
MW
326}
327
a4aea562
MB
328static void abort_completion(struct nvme_queue *nvmeq, void *ctx,
329 struct nvme_completion *cqe)
5a92e700 330{
a4aea562
MB
331 struct request *req = ctx;
332
333 u16 status = le16_to_cpup(&cqe->status) >> 1;
334 u32 result = le32_to_cpup(&cqe->result);
a51afb54 335
42483228 336 blk_mq_free_request(req);
a51afb54 337
a4aea562
MB
338 dev_warn(nvmeq->q_dmadev, "Abort status:%x result:%x", status, result);
339 ++nvmeq->dev->abort_limit;
5a92e700
KB
340}
341
a4aea562
MB
342static void async_completion(struct nvme_queue *nvmeq, void *ctx,
343 struct nvme_completion *cqe)
b60503ba 344{
a4aea562
MB
345 struct async_cmd_info *cmdinfo = ctx;
346 cmdinfo->result = le32_to_cpup(&cqe->result);
347 cmdinfo->status = le16_to_cpup(&cqe->status) >> 1;
348 queue_kthread_work(cmdinfo->worker, &cmdinfo->work);
42483228 349 blk_mq_free_request(cmdinfo->req);
b60503ba
MW
350}
351
a4aea562
MB
352static inline struct nvme_cmd_info *get_cmd_from_tag(struct nvme_queue *nvmeq,
353 unsigned int tag)
b60503ba 354{
42483228 355 struct request *req = blk_mq_tag_to_rq(*nvmeq->tags, tag);
a51afb54 356
a4aea562 357 return blk_mq_rq_to_pdu(req);
4f5099af
KB
358}
359
a4aea562
MB
360/*
361 * Called with local interrupts disabled and the q_lock held. May not sleep.
362 */
363static void *nvme_finish_cmd(struct nvme_queue *nvmeq, int tag,
364 nvme_completion_fn *fn)
4f5099af 365{
a4aea562
MB
366 struct nvme_cmd_info *cmd = get_cmd_from_tag(nvmeq, tag);
367 void *ctx;
368 if (tag >= nvmeq->q_depth) {
369 *fn = special_completion;
370 return CMD_CTX_INVALID;
371 }
372 if (fn)
373 *fn = cmd->fn;
374 ctx = cmd->ctx;
375 cmd->fn = special_completion;
376 cmd->ctx = CMD_CTX_COMPLETED;
377 return ctx;
b60503ba
MW
378}
379
380/**
714a7a22 381 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
b60503ba
MW
382 * @nvmeq: The queue to use
383 * @cmd: The command to send
384 *
385 * Safe to use from interrupt context
386 */
e3f879bf
SB
387static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
388 struct nvme_command *cmd)
b60503ba 389{
a4aea562
MB
390 u16 tail = nvmeq->sq_tail;
391
8ffaadf7
JD
392 if (nvmeq->sq_cmds_io)
393 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
394 else
395 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
396
b60503ba
MW
397 if (++tail == nvmeq->q_depth)
398 tail = 0;
7547881d 399 writel(tail, nvmeq->q_db);
b60503ba 400 nvmeq->sq_tail = tail;
b60503ba
MW
401}
402
e3f879bf 403static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd)
a4aea562
MB
404{
405 unsigned long flags;
a4aea562 406 spin_lock_irqsave(&nvmeq->q_lock, flags);
e3f879bf 407 __nvme_submit_cmd(nvmeq, cmd);
a4aea562 408 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
a4aea562
MB
409}
410
eca18b23 411static __le64 **iod_list(struct nvme_iod *iod)
e025344c 412{
eca18b23 413 return ((void *)iod) + iod->offset;
e025344c
SMM
414}
415
ac3dd5bd
JA
416static inline void iod_init(struct nvme_iod *iod, unsigned nbytes,
417 unsigned nseg, unsigned long private)
eca18b23 418{
ac3dd5bd
JA
419 iod->private = private;
420 iod->offset = offsetof(struct nvme_iod, sg[nseg]);
421 iod->npages = -1;
422 iod->length = nbytes;
423 iod->nents = 0;
eca18b23 424}
b60503ba 425
eca18b23 426static struct nvme_iod *
ac3dd5bd
JA
427__nvme_alloc_iod(unsigned nseg, unsigned bytes, struct nvme_dev *dev,
428 unsigned long priv, gfp_t gfp)
b60503ba 429{
eca18b23 430 struct nvme_iod *iod = kmalloc(sizeof(struct nvme_iod) +
ac3dd5bd 431 sizeof(__le64 *) * nvme_npages(bytes, dev) +
eca18b23
MW
432 sizeof(struct scatterlist) * nseg, gfp);
433
ac3dd5bd
JA
434 if (iod)
435 iod_init(iod, bytes, nseg, priv);
eca18b23
MW
436
437 return iod;
b60503ba
MW
438}
439
ac3dd5bd
JA
440static struct nvme_iod *nvme_alloc_iod(struct request *rq, struct nvme_dev *dev,
441 gfp_t gfp)
442{
443 unsigned size = !(rq->cmd_flags & REQ_DISCARD) ? blk_rq_bytes(rq) :
444 sizeof(struct nvme_dsm_range);
ac3dd5bd
JA
445 struct nvme_iod *iod;
446
447 if (rq->nr_phys_segments <= NVME_INT_PAGES &&
448 size <= NVME_INT_BYTES(dev)) {
449 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(rq);
450
451 iod = cmd->iod;
ac3dd5bd 452 iod_init(iod, size, rq->nr_phys_segments,
fda631ff 453 (unsigned long) rq | NVME_INT_MASK);
ac3dd5bd
JA
454 return iod;
455 }
456
457 return __nvme_alloc_iod(rq->nr_phys_segments, size, dev,
458 (unsigned long) rq, gfp);
459}
460
d29ec824 461static void nvme_free_iod(struct nvme_dev *dev, struct nvme_iod *iod)
b60503ba 462{
1d090624 463 const int last_prp = dev->page_size / 8 - 1;
eca18b23
MW
464 int i;
465 __le64 **list = iod_list(iod);
466 dma_addr_t prp_dma = iod->first_dma;
467
468 if (iod->npages == 0)
469 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
470 for (i = 0; i < iod->npages; i++) {
471 __le64 *prp_list = list[i];
472 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
473 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
474 prp_dma = next_prp_dma;
475 }
ac3dd5bd
JA
476
477 if (iod_should_kfree(iod))
478 kfree(iod);
b60503ba
MW
479}
480
b4ff9c8d
KB
481static int nvme_error_status(u16 status)
482{
483 switch (status & 0x7ff) {
484 case NVME_SC_SUCCESS:
485 return 0;
486 case NVME_SC_CAP_EXCEEDED:
487 return -ENOSPC;
488 default:
489 return -EIO;
490 }
491}
492
52b68d7e 493#ifdef CONFIG_BLK_DEV_INTEGRITY
e1e5e564
KB
494static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
495{
496 if (be32_to_cpu(pi->ref_tag) == v)
497 pi->ref_tag = cpu_to_be32(p);
498}
499
500static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
501{
502 if (be32_to_cpu(pi->ref_tag) == p)
503 pi->ref_tag = cpu_to_be32(v);
504}
505
506/**
507 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
508 *
509 * The virtual start sector is the one that was originally submitted by the
510 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
511 * start sector may be different. Remap protection information to match the
512 * physical LBA on writes, and back to the original seed on reads.
513 *
514 * Type 0 and 3 do not have a ref tag, so no remapping required.
515 */
516static void nvme_dif_remap(struct request *req,
517 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
518{
519 struct nvme_ns *ns = req->rq_disk->private_data;
520 struct bio_integrity_payload *bip;
521 struct t10_pi_tuple *pi;
522 void *p, *pmap;
523 u32 i, nlb, ts, phys, virt;
524
525 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
526 return;
527
528 bip = bio_integrity(req->bio);
529 if (!bip)
530 return;
531
532 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
e1e5e564
KB
533
534 p = pmap;
535 virt = bip_get_seed(bip);
536 phys = nvme_block_nr(ns, blk_rq_pos(req));
537 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
538 ts = ns->disk->integrity->tuple_size;
539
540 for (i = 0; i < nlb; i++, virt++, phys++) {
541 pi = (struct t10_pi_tuple *)p;
542 dif_swap(phys, virt, pi);
543 p += ts;
544 }
545 kunmap_atomic(pmap);
546}
547
52b68d7e
KB
548static int nvme_noop_verify(struct blk_integrity_iter *iter)
549{
550 return 0;
551}
552
553static int nvme_noop_generate(struct blk_integrity_iter *iter)
554{
555 return 0;
556}
557
558struct blk_integrity nvme_meta_noop = {
559 .name = "NVME_META_NOOP",
560 .generate_fn = nvme_noop_generate,
561 .verify_fn = nvme_noop_verify,
562};
563
564static void nvme_init_integrity(struct nvme_ns *ns)
565{
566 struct blk_integrity integrity;
567
568 switch (ns->pi_type) {
569 case NVME_NS_DPS_PI_TYPE3:
570 integrity = t10_pi_type3_crc;
571 break;
572 case NVME_NS_DPS_PI_TYPE1:
573 case NVME_NS_DPS_PI_TYPE2:
574 integrity = t10_pi_type1_crc;
575 break;
576 default:
577 integrity = nvme_meta_noop;
578 break;
579 }
580 integrity.tuple_size = ns->ms;
581 blk_integrity_register(ns->disk, &integrity);
582 blk_queue_max_integrity_segments(ns->queue, 1);
583}
584#else /* CONFIG_BLK_DEV_INTEGRITY */
585static void nvme_dif_remap(struct request *req,
586 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
587{
588}
589static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
590{
591}
592static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
593{
594}
595static void nvme_init_integrity(struct nvme_ns *ns)
596{
597}
598#endif
599
a4aea562 600static void req_completion(struct nvme_queue *nvmeq, void *ctx,
b60503ba
MW
601 struct nvme_completion *cqe)
602{
eca18b23 603 struct nvme_iod *iod = ctx;
ac3dd5bd 604 struct request *req = iod_get_private(iod);
a4aea562
MB
605 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
606
b60503ba
MW
607 u16 status = le16_to_cpup(&cqe->status) >> 1;
608
edd10d33 609 if (unlikely(status)) {
a4aea562
MB
610 if (!(status & NVME_SC_DNR || blk_noretry_request(req))
611 && (jiffies - req->start_time) < req->timeout) {
c9d3bf88
KB
612 unsigned long flags;
613
a4aea562 614 blk_mq_requeue_request(req);
c9d3bf88
KB
615 spin_lock_irqsave(req->q->queue_lock, flags);
616 if (!blk_queue_stopped(req->q))
617 blk_mq_kick_requeue_list(req->q);
618 spin_unlock_irqrestore(req->q->queue_lock, flags);
edd10d33
KB
619 return;
620 }
d29ec824 621 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
17188bb4
KB
622 if (cmd_rq->ctx == CMD_CTX_CANCELLED)
623 req->errors = -EINTR;
624 else
625 req->errors = status;
d29ec824
CH
626 } else {
627 req->errors = nvme_error_status(status);
628 }
a4aea562
MB
629 } else
630 req->errors = 0;
a0a931d6
KB
631 if (req->cmd_type == REQ_TYPE_DRV_PRIV) {
632 u32 result = le32_to_cpup(&cqe->result);
633 req->special = (void *)(uintptr_t)result;
634 }
a4aea562
MB
635
636 if (cmd_rq->aborted)
e75ec752 637 dev_warn(nvmeq->dev->dev,
a4aea562
MB
638 "completing aborted command with status:%04x\n",
639 status);
640
e1e5e564 641 if (iod->nents) {
e75ec752 642 dma_unmap_sg(nvmeq->dev->dev, iod->sg, iod->nents,
a4aea562 643 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
e1e5e564
KB
644 if (blk_integrity_rq(req)) {
645 if (!rq_data_dir(req))
646 nvme_dif_remap(req, nvme_dif_complete);
e75ec752 647 dma_unmap_sg(nvmeq->dev->dev, iod->meta_sg, 1,
e1e5e564
KB
648 rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
649 }
650 }
edd10d33 651 nvme_free_iod(nvmeq->dev, iod);
3291fa57 652
a4aea562 653 blk_mq_complete_request(req);
b60503ba
MW
654}
655
184d2944 656/* length is in bytes. gfp flags indicates whether we may sleep. */
d29ec824
CH
657static int nvme_setup_prps(struct nvme_dev *dev, struct nvme_iod *iod,
658 int total_len, gfp_t gfp)
ff22b54f 659{
99802a7a 660 struct dma_pool *pool;
eca18b23
MW
661 int length = total_len;
662 struct scatterlist *sg = iod->sg;
ff22b54f
MW
663 int dma_len = sg_dma_len(sg);
664 u64 dma_addr = sg_dma_address(sg);
f137e0f1
MI
665 u32 page_size = dev->page_size;
666 int offset = dma_addr & (page_size - 1);
e025344c 667 __le64 *prp_list;
eca18b23 668 __le64 **list = iod_list(iod);
e025344c 669 dma_addr_t prp_dma;
eca18b23 670 int nprps, i;
ff22b54f 671
1d090624 672 length -= (page_size - offset);
ff22b54f 673 if (length <= 0)
eca18b23 674 return total_len;
ff22b54f 675
1d090624 676 dma_len -= (page_size - offset);
ff22b54f 677 if (dma_len) {
1d090624 678 dma_addr += (page_size - offset);
ff22b54f
MW
679 } else {
680 sg = sg_next(sg);
681 dma_addr = sg_dma_address(sg);
682 dma_len = sg_dma_len(sg);
683 }
684
1d090624 685 if (length <= page_size) {
edd10d33 686 iod->first_dma = dma_addr;
eca18b23 687 return total_len;
e025344c
SMM
688 }
689
1d090624 690 nprps = DIV_ROUND_UP(length, page_size);
99802a7a
MW
691 if (nprps <= (256 / 8)) {
692 pool = dev->prp_small_pool;
eca18b23 693 iod->npages = 0;
99802a7a
MW
694 } else {
695 pool = dev->prp_page_pool;
eca18b23 696 iod->npages = 1;
99802a7a
MW
697 }
698
b77954cb
MW
699 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
700 if (!prp_list) {
edd10d33 701 iod->first_dma = dma_addr;
eca18b23 702 iod->npages = -1;
1d090624 703 return (total_len - length) + page_size;
b77954cb 704 }
eca18b23
MW
705 list[0] = prp_list;
706 iod->first_dma = prp_dma;
e025344c
SMM
707 i = 0;
708 for (;;) {
1d090624 709 if (i == page_size >> 3) {
e025344c 710 __le64 *old_prp_list = prp_list;
b77954cb 711 prp_list = dma_pool_alloc(pool, gfp, &prp_dma);
eca18b23
MW
712 if (!prp_list)
713 return total_len - length;
714 list[iod->npages++] = prp_list;
7523d834
MW
715 prp_list[0] = old_prp_list[i - 1];
716 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
717 i = 1;
e025344c
SMM
718 }
719 prp_list[i++] = cpu_to_le64(dma_addr);
1d090624
KB
720 dma_len -= page_size;
721 dma_addr += page_size;
722 length -= page_size;
e025344c
SMM
723 if (length <= 0)
724 break;
725 if (dma_len > 0)
726 continue;
727 BUG_ON(dma_len < 0);
728 sg = sg_next(sg);
729 dma_addr = sg_dma_address(sg);
730 dma_len = sg_dma_len(sg);
ff22b54f
MW
731 }
732
eca18b23 733 return total_len;
ff22b54f
MW
734}
735
d29ec824
CH
736static void nvme_submit_priv(struct nvme_queue *nvmeq, struct request *req,
737 struct nvme_iod *iod)
738{
498c4394 739 struct nvme_command cmnd;
d29ec824 740
498c4394
JD
741 memcpy(&cmnd, req->cmd, sizeof(cmnd));
742 cmnd.rw.command_id = req->tag;
d29ec824 743 if (req->nr_phys_segments) {
498c4394
JD
744 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
745 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
d29ec824
CH
746 }
747
498c4394 748 __nvme_submit_cmd(nvmeq, &cmnd);
d29ec824
CH
749}
750
a4aea562
MB
751/*
752 * We reuse the small pool to allocate the 16-byte range here as it is not
753 * worth having a special pool for these or additional cases to handle freeing
754 * the iod.
755 */
756static void nvme_submit_discard(struct nvme_queue *nvmeq, struct nvme_ns *ns,
757 struct request *req, struct nvme_iod *iod)
0e5e4f0e 758{
edd10d33
KB
759 struct nvme_dsm_range *range =
760 (struct nvme_dsm_range *)iod_list(iod)[0];
498c4394 761 struct nvme_command cmnd;
0e5e4f0e 762
0e5e4f0e 763 range->cattr = cpu_to_le32(0);
a4aea562
MB
764 range->nlb = cpu_to_le32(blk_rq_bytes(req) >> ns->lba_shift);
765 range->slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
0e5e4f0e 766
498c4394
JD
767 memset(&cmnd, 0, sizeof(cmnd));
768 cmnd.dsm.opcode = nvme_cmd_dsm;
769 cmnd.dsm.command_id = req->tag;
770 cmnd.dsm.nsid = cpu_to_le32(ns->ns_id);
771 cmnd.dsm.prp1 = cpu_to_le64(iod->first_dma);
772 cmnd.dsm.nr = 0;
773 cmnd.dsm.attributes = cpu_to_le32(NVME_DSMGMT_AD);
0e5e4f0e 774
498c4394 775 __nvme_submit_cmd(nvmeq, &cmnd);
0e5e4f0e
KB
776}
777
a4aea562 778static void nvme_submit_flush(struct nvme_queue *nvmeq, struct nvme_ns *ns,
00df5cb4
MW
779 int cmdid)
780{
498c4394 781 struct nvme_command cmnd;
00df5cb4 782
498c4394
JD
783 memset(&cmnd, 0, sizeof(cmnd));
784 cmnd.common.opcode = nvme_cmd_flush;
785 cmnd.common.command_id = cmdid;
786 cmnd.common.nsid = cpu_to_le32(ns->ns_id);
00df5cb4 787
498c4394 788 __nvme_submit_cmd(nvmeq, &cmnd);
00df5cb4
MW
789}
790
a4aea562
MB
791static int nvme_submit_iod(struct nvme_queue *nvmeq, struct nvme_iod *iod,
792 struct nvme_ns *ns)
b60503ba 793{
ac3dd5bd 794 struct request *req = iod_get_private(iod);
498c4394 795 struct nvme_command cmnd;
a4aea562
MB
796 u16 control = 0;
797 u32 dsmgmt = 0;
00df5cb4 798
a4aea562 799 if (req->cmd_flags & REQ_FUA)
b60503ba 800 control |= NVME_RW_FUA;
a4aea562 801 if (req->cmd_flags & (REQ_FAILFAST_DEV | REQ_RAHEAD))
b60503ba
MW
802 control |= NVME_RW_LR;
803
a4aea562 804 if (req->cmd_flags & REQ_RAHEAD)
b60503ba
MW
805 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
806
498c4394
JD
807 memset(&cmnd, 0, sizeof(cmnd));
808 cmnd.rw.opcode = (rq_data_dir(req) ? nvme_cmd_write : nvme_cmd_read);
809 cmnd.rw.command_id = req->tag;
810 cmnd.rw.nsid = cpu_to_le32(ns->ns_id);
811 cmnd.rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
812 cmnd.rw.prp2 = cpu_to_le64(iod->first_dma);
813 cmnd.rw.slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
814 cmnd.rw.length = cpu_to_le16((blk_rq_bytes(req) >> ns->lba_shift) - 1);
b60503ba 815
e19b127f 816 if (ns->ms) {
e1e5e564
KB
817 switch (ns->pi_type) {
818 case NVME_NS_DPS_PI_TYPE3:
819 control |= NVME_RW_PRINFO_PRCHK_GUARD;
820 break;
821 case NVME_NS_DPS_PI_TYPE1:
822 case NVME_NS_DPS_PI_TYPE2:
823 control |= NVME_RW_PRINFO_PRCHK_GUARD |
824 NVME_RW_PRINFO_PRCHK_REF;
498c4394 825 cmnd.rw.reftag = cpu_to_le32(
e1e5e564
KB
826 nvme_block_nr(ns, blk_rq_pos(req)));
827 break;
828 }
e19b127f
AP
829 if (blk_integrity_rq(req))
830 cmnd.rw.metadata =
831 cpu_to_le64(sg_dma_address(iod->meta_sg));
832 else
833 control |= NVME_RW_PRINFO_PRACT;
834 }
e1e5e564 835
498c4394
JD
836 cmnd.rw.control = cpu_to_le16(control);
837 cmnd.rw.dsmgmt = cpu_to_le32(dsmgmt);
b60503ba 838
498c4394 839 __nvme_submit_cmd(nvmeq, &cmnd);
b60503ba 840
1974b1ae 841 return 0;
edd10d33
KB
842}
843
d29ec824
CH
844/*
845 * NOTE: ns is NULL when called on the admin queue.
846 */
a4aea562
MB
847static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
848 const struct blk_mq_queue_data *bd)
edd10d33 849{
a4aea562
MB
850 struct nvme_ns *ns = hctx->queue->queuedata;
851 struct nvme_queue *nvmeq = hctx->driver_data;
d29ec824 852 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
853 struct request *req = bd->rq;
854 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
edd10d33 855 struct nvme_iod *iod;
a4aea562 856 enum dma_data_direction dma_dir;
edd10d33 857
e1e5e564
KB
858 /*
859 * If formated with metadata, require the block layer provide a buffer
860 * unless this namespace is formated such that the metadata can be
861 * stripped/generated by the controller with PRACT=1.
862 */
d29ec824 863 if (ns && ns->ms && !blk_integrity_rq(req)) {
71feb364
KB
864 if (!(ns->pi_type && ns->ms == 8) &&
865 req->cmd_type != REQ_TYPE_DRV_PRIV) {
e1e5e564
KB
866 req->errors = -EFAULT;
867 blk_mq_complete_request(req);
868 return BLK_MQ_RQ_QUEUE_OK;
869 }
870 }
871
d29ec824 872 iod = nvme_alloc_iod(req, dev, GFP_ATOMIC);
edd10d33 873 if (!iod)
fe54303e 874 return BLK_MQ_RQ_QUEUE_BUSY;
a4aea562 875
a4aea562 876 if (req->cmd_flags & REQ_DISCARD) {
edd10d33
KB
877 void *range;
878 /*
879 * We reuse the small pool to allocate the 16-byte range here
880 * as it is not worth having a special pool for these or
881 * additional cases to handle freeing the iod.
882 */
d29ec824 883 range = dma_pool_alloc(dev->prp_small_pool, GFP_ATOMIC,
edd10d33 884 &iod->first_dma);
a4aea562 885 if (!range)
fe54303e 886 goto retry_cmd;
edd10d33
KB
887 iod_list(iod)[0] = (__le64 *)range;
888 iod->npages = 0;
ac3dd5bd 889 } else if (req->nr_phys_segments) {
a4aea562
MB
890 dma_dir = rq_data_dir(req) ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
891
ac3dd5bd 892 sg_init_table(iod->sg, req->nr_phys_segments);
a4aea562 893 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
fe54303e
JA
894 if (!iod->nents)
895 goto error_cmd;
a4aea562
MB
896
897 if (!dma_map_sg(nvmeq->q_dmadev, iod->sg, iod->nents, dma_dir))
fe54303e 898 goto retry_cmd;
a4aea562 899
fe54303e 900 if (blk_rq_bytes(req) !=
d29ec824
CH
901 nvme_setup_prps(dev, iod, blk_rq_bytes(req), GFP_ATOMIC)) {
902 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
fe54303e
JA
903 goto retry_cmd;
904 }
e1e5e564
KB
905 if (blk_integrity_rq(req)) {
906 if (blk_rq_count_integrity_sg(req->q, req->bio) != 1)
907 goto error_cmd;
908
909 sg_init_table(iod->meta_sg, 1);
910 if (blk_rq_map_integrity_sg(
911 req->q, req->bio, iod->meta_sg) != 1)
912 goto error_cmd;
913
914 if (rq_data_dir(req))
915 nvme_dif_remap(req, nvme_dif_prep);
916
917 if (!dma_map_sg(nvmeq->q_dmadev, iod->meta_sg, 1, dma_dir))
918 goto error_cmd;
919 }
edd10d33 920 }
1974b1ae 921
9af8785a 922 nvme_set_info(cmd, iod, req_completion);
a4aea562 923 spin_lock_irq(&nvmeq->q_lock);
d29ec824
CH
924 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
925 nvme_submit_priv(nvmeq, req, iod);
926 else if (req->cmd_flags & REQ_DISCARD)
a4aea562
MB
927 nvme_submit_discard(nvmeq, ns, req, iod);
928 else if (req->cmd_flags & REQ_FLUSH)
929 nvme_submit_flush(nvmeq, ns, req->tag);
930 else
931 nvme_submit_iod(nvmeq, iod, ns);
932
933 nvme_process_cq(nvmeq);
934 spin_unlock_irq(&nvmeq->q_lock);
935 return BLK_MQ_RQ_QUEUE_OK;
936
fe54303e 937 error_cmd:
d29ec824 938 nvme_free_iod(dev, iod);
fe54303e
JA
939 return BLK_MQ_RQ_QUEUE_ERROR;
940 retry_cmd:
d29ec824 941 nvme_free_iod(dev, iod);
fe54303e 942 return BLK_MQ_RQ_QUEUE_BUSY;
b60503ba
MW
943}
944
e9539f47 945static int nvme_process_cq(struct nvme_queue *nvmeq)
b60503ba 946{
82123460 947 u16 head, phase;
b60503ba 948
b60503ba 949 head = nvmeq->cq_head;
82123460 950 phase = nvmeq->cq_phase;
b60503ba
MW
951
952 for (;;) {
c2f5b650
MW
953 void *ctx;
954 nvme_completion_fn fn;
b60503ba 955 struct nvme_completion cqe = nvmeq->cqes[head];
82123460 956 if ((le16_to_cpu(cqe.status) & 1) != phase)
b60503ba
MW
957 break;
958 nvmeq->sq_head = le16_to_cpu(cqe.sq_head);
959 if (++head == nvmeq->q_depth) {
960 head = 0;
82123460 961 phase = !phase;
b60503ba 962 }
a4aea562 963 ctx = nvme_finish_cmd(nvmeq, cqe.command_id, &fn);
edd10d33 964 fn(nvmeq, ctx, &cqe);
b60503ba
MW
965 }
966
967 /* If the controller ignores the cq head doorbell and continuously
968 * writes to the queue, it is theoretically possible to wrap around
969 * the queue twice and mistakenly return IRQ_NONE. Linux only
970 * requires that 0.1% of your interrupts are handled, so this isn't
971 * a big problem.
972 */
82123460 973 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
e9539f47 974 return 0;
b60503ba 975
b80d5ccc 976 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
b60503ba 977 nvmeq->cq_head = head;
82123460 978 nvmeq->cq_phase = phase;
b60503ba 979
e9539f47
MW
980 nvmeq->cqe_seen = 1;
981 return 1;
b60503ba
MW
982}
983
984static irqreturn_t nvme_irq(int irq, void *data)
58ffacb5
MW
985{
986 irqreturn_t result;
987 struct nvme_queue *nvmeq = data;
988 spin_lock(&nvmeq->q_lock);
e9539f47
MW
989 nvme_process_cq(nvmeq);
990 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
991 nvmeq->cqe_seen = 0;
58ffacb5
MW
992 spin_unlock(&nvmeq->q_lock);
993 return result;
994}
995
996static irqreturn_t nvme_irq_check(int irq, void *data)
997{
998 struct nvme_queue *nvmeq = data;
999 struct nvme_completion cqe = nvmeq->cqes[nvmeq->cq_head];
1000 if ((le16_to_cpu(cqe.status) & 1) != nvmeq->cq_phase)
1001 return IRQ_NONE;
1002 return IRQ_WAKE_THREAD;
1003}
1004
b60503ba
MW
1005/*
1006 * Returns 0 on success. If the result is negative, it's a Linux error code;
1007 * if the result is positive, it's an NVM Express status code
1008 */
d29ec824
CH
1009int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1010 void *buffer, void __user *ubuffer, unsigned bufflen,
1011 u32 *result, unsigned timeout)
b60503ba 1012{
d29ec824
CH
1013 bool write = cmd->common.opcode & 1;
1014 struct bio *bio = NULL;
f705f837 1015 struct request *req;
d29ec824 1016 int ret;
b60503ba 1017
d29ec824 1018 req = blk_mq_alloc_request(q, write, GFP_KERNEL, false);
f705f837
CH
1019 if (IS_ERR(req))
1020 return PTR_ERR(req);
b60503ba 1021
d29ec824 1022 req->cmd_type = REQ_TYPE_DRV_PRIV;
e112af0d 1023 req->cmd_flags |= REQ_FAILFAST_DRIVER;
d29ec824
CH
1024 req->__data_len = 0;
1025 req->__sector = (sector_t) -1;
1026 req->bio = req->biotail = NULL;
b60503ba 1027
f4ff414a 1028 req->timeout = timeout ? timeout : ADMIN_TIMEOUT;
a4aea562 1029
d29ec824
CH
1030 req->cmd = (unsigned char *)cmd;
1031 req->cmd_len = sizeof(struct nvme_command);
a0a931d6 1032 req->special = (void *)0;
b60503ba 1033
d29ec824
CH
1034 if (buffer && bufflen) {
1035 ret = blk_rq_map_kern(q, req, buffer, bufflen, __GFP_WAIT);
1036 if (ret)
1037 goto out;
1038 } else if (ubuffer && bufflen) {
1039 ret = blk_rq_map_user(q, req, NULL, ubuffer, bufflen, __GFP_WAIT);
1040 if (ret)
1041 goto out;
1042 bio = req->bio;
1043 }
3c0cf138 1044
d29ec824
CH
1045 blk_execute_rq(req->q, NULL, req, 0);
1046 if (bio)
1047 blk_rq_unmap_user(bio);
b60503ba 1048 if (result)
a0a931d6 1049 *result = (u32)(uintptr_t)req->special;
d29ec824
CH
1050 ret = req->errors;
1051 out:
f705f837 1052 blk_mq_free_request(req);
d29ec824 1053 return ret;
f705f837
CH
1054}
1055
d29ec824
CH
1056int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
1057 void *buffer, unsigned bufflen)
f705f837 1058{
d29ec824 1059 return __nvme_submit_sync_cmd(q, cmd, buffer, NULL, bufflen, NULL, 0);
b60503ba
MW
1060}
1061
a4aea562
MB
1062static int nvme_submit_async_admin_req(struct nvme_dev *dev)
1063{
1064 struct nvme_queue *nvmeq = dev->queues[0];
1065 struct nvme_command c;
1066 struct nvme_cmd_info *cmd_info;
1067 struct request *req;
1068
1efccc9d 1069 req = blk_mq_alloc_request(dev->admin_q, WRITE, GFP_ATOMIC, true);
9f173b33
DC
1070 if (IS_ERR(req))
1071 return PTR_ERR(req);
a4aea562 1072
c917dfe5 1073 req->cmd_flags |= REQ_NO_TIMEOUT;
a4aea562 1074 cmd_info = blk_mq_rq_to_pdu(req);
1efccc9d 1075 nvme_set_info(cmd_info, NULL, async_req_completion);
a4aea562
MB
1076
1077 memset(&c, 0, sizeof(c));
1078 c.common.opcode = nvme_admin_async_event;
1079 c.common.command_id = req->tag;
1080
42483228 1081 blk_mq_free_request(req);
e3f879bf
SB
1082 __nvme_submit_cmd(nvmeq, &c);
1083 return 0;
a4aea562
MB
1084}
1085
1086static int nvme_submit_admin_async_cmd(struct nvme_dev *dev,
4d115420
KB
1087 struct nvme_command *cmd,
1088 struct async_cmd_info *cmdinfo, unsigned timeout)
1089{
a4aea562
MB
1090 struct nvme_queue *nvmeq = dev->queues[0];
1091 struct request *req;
1092 struct nvme_cmd_info *cmd_rq;
4d115420 1093
a4aea562 1094 req = blk_mq_alloc_request(dev->admin_q, WRITE, GFP_KERNEL, false);
9f173b33
DC
1095 if (IS_ERR(req))
1096 return PTR_ERR(req);
a4aea562
MB
1097
1098 req->timeout = timeout;
1099 cmd_rq = blk_mq_rq_to_pdu(req);
1100 cmdinfo->req = req;
1101 nvme_set_info(cmd_rq, cmdinfo, async_completion);
4d115420 1102 cmdinfo->status = -EINTR;
a4aea562
MB
1103
1104 cmd->common.command_id = req->tag;
1105
e3f879bf
SB
1106 nvme_submit_cmd(nvmeq, cmd);
1107 return 0;
4d115420
KB
1108}
1109
b60503ba
MW
1110static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1111{
b60503ba
MW
1112 struct nvme_command c;
1113
1114 memset(&c, 0, sizeof(c));
1115 c.delete_queue.opcode = opcode;
1116 c.delete_queue.qid = cpu_to_le16(id);
1117
d29ec824 1118 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1119}
1120
1121static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1122 struct nvme_queue *nvmeq)
1123{
b60503ba
MW
1124 struct nvme_command c;
1125 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
1126
d29ec824
CH
1127 /*
1128 * Note: we (ab)use the fact the the prp fields survive if no data
1129 * is attached to the request.
1130 */
b60503ba
MW
1131 memset(&c, 0, sizeof(c));
1132 c.create_cq.opcode = nvme_admin_create_cq;
1133 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1134 c.create_cq.cqid = cpu_to_le16(qid);
1135 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1136 c.create_cq.cq_flags = cpu_to_le16(flags);
1137 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
1138
d29ec824 1139 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1140}
1141
1142static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1143 struct nvme_queue *nvmeq)
1144{
b60503ba
MW
1145 struct nvme_command c;
1146 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
1147
d29ec824
CH
1148 /*
1149 * Note: we (ab)use the fact the the prp fields survive if no data
1150 * is attached to the request.
1151 */
b60503ba
MW
1152 memset(&c, 0, sizeof(c));
1153 c.create_sq.opcode = nvme_admin_create_sq;
1154 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1155 c.create_sq.sqid = cpu_to_le16(qid);
1156 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1157 c.create_sq.sq_flags = cpu_to_le16(flags);
1158 c.create_sq.cqid = cpu_to_le16(qid);
1159
d29ec824 1160 return nvme_submit_sync_cmd(dev->admin_q, &c, NULL, 0);
b60503ba
MW
1161}
1162
1163static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1164{
1165 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1166}
1167
1168static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1169{
1170 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1171}
1172
d29ec824 1173int nvme_identify_ctrl(struct nvme_dev *dev, struct nvme_id_ctrl **id)
bc5fc7e4 1174{
e44ac588 1175 struct nvme_command c = { };
d29ec824 1176 int error;
bc5fc7e4 1177
e44ac588
AM
1178 /* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1179 c.identify.opcode = nvme_admin_identify;
1180 c.identify.cns = cpu_to_le32(1);
1181
d29ec824
CH
1182 *id = kmalloc(sizeof(struct nvme_id_ctrl), GFP_KERNEL);
1183 if (!*id)
1184 return -ENOMEM;
bc5fc7e4 1185
d29ec824
CH
1186 error = nvme_submit_sync_cmd(dev->admin_q, &c, *id,
1187 sizeof(struct nvme_id_ctrl));
1188 if (error)
1189 kfree(*id);
1190 return error;
1191}
1192
1193int nvme_identify_ns(struct nvme_dev *dev, unsigned nsid,
1194 struct nvme_id_ns **id)
1195{
e44ac588 1196 struct nvme_command c = { };
d29ec824 1197 int error;
bc5fc7e4 1198
e44ac588
AM
1199 /* gcc-4.4.4 (at least) has issues with initializers and anon unions */
1200 c.identify.opcode = nvme_admin_identify,
1201 c.identify.nsid = cpu_to_le32(nsid),
1202
d29ec824
CH
1203 *id = kmalloc(sizeof(struct nvme_id_ns), GFP_KERNEL);
1204 if (!*id)
1205 return -ENOMEM;
1206
1207 error = nvme_submit_sync_cmd(dev->admin_q, &c, *id,
1208 sizeof(struct nvme_id_ns));
1209 if (error)
1210 kfree(*id);
1211 return error;
bc5fc7e4
MW
1212}
1213
5d0f6131 1214int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid,
08df1e05 1215 dma_addr_t dma_addr, u32 *result)
bc5fc7e4
MW
1216{
1217 struct nvme_command c;
1218
1219 memset(&c, 0, sizeof(c));
1220 c.features.opcode = nvme_admin_get_features;
a42cecce 1221 c.features.nsid = cpu_to_le32(nsid);
bc5fc7e4
MW
1222 c.features.prp1 = cpu_to_le64(dma_addr);
1223 c.features.fid = cpu_to_le32(fid);
bc5fc7e4 1224
d29ec824
CH
1225 return __nvme_submit_sync_cmd(dev->admin_q, &c, NULL, NULL, 0,
1226 result, 0);
df348139
MW
1227}
1228
5d0f6131
VV
1229int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11,
1230 dma_addr_t dma_addr, u32 *result)
df348139
MW
1231{
1232 struct nvme_command c;
1233
1234 memset(&c, 0, sizeof(c));
1235 c.features.opcode = nvme_admin_set_features;
1236 c.features.prp1 = cpu_to_le64(dma_addr);
1237 c.features.fid = cpu_to_le32(fid);
1238 c.features.dword11 = cpu_to_le32(dword11);
1239
d29ec824
CH
1240 return __nvme_submit_sync_cmd(dev->admin_q, &c, NULL, NULL, 0,
1241 result, 0);
1242}
1243
1244int nvme_get_log_page(struct nvme_dev *dev, struct nvme_smart_log **log)
1245{
e44ac588
AM
1246 struct nvme_command c = { };
1247 int error;
1248
1249 c.common.opcode = nvme_admin_get_log_page,
1250 c.common.nsid = cpu_to_le32(0xFFFFFFFF),
1251 c.common.cdw10[0] = cpu_to_le32(
d29ec824
CH
1252 (((sizeof(struct nvme_smart_log) / 4) - 1) << 16) |
1253 NVME_LOG_SMART),
d29ec824
CH
1254
1255 *log = kmalloc(sizeof(struct nvme_smart_log), GFP_KERNEL);
1256 if (!*log)
1257 return -ENOMEM;
1258
1259 error = nvme_submit_sync_cmd(dev->admin_q, &c, *log,
1260 sizeof(struct nvme_smart_log));
1261 if (error)
1262 kfree(*log);
1263 return error;
bc5fc7e4
MW
1264}
1265
c30341dc 1266/**
a4aea562 1267 * nvme_abort_req - Attempt aborting a request
c30341dc
KB
1268 *
1269 * Schedule controller reset if the command was already aborted once before and
1270 * still hasn't been returned to the driver, or if this is the admin queue.
1271 */
a4aea562 1272static void nvme_abort_req(struct request *req)
c30341dc 1273{
a4aea562
MB
1274 struct nvme_cmd_info *cmd_rq = blk_mq_rq_to_pdu(req);
1275 struct nvme_queue *nvmeq = cmd_rq->nvmeq;
c30341dc 1276 struct nvme_dev *dev = nvmeq->dev;
a4aea562
MB
1277 struct request *abort_req;
1278 struct nvme_cmd_info *abort_cmd;
1279 struct nvme_command cmd;
c30341dc 1280
a4aea562 1281 if (!nvmeq->qid || cmd_rq->aborted) {
7a509a6b
KB
1282 unsigned long flags;
1283
1284 spin_lock_irqsave(&dev_list_lock, flags);
c30341dc 1285 if (work_busy(&dev->reset_work))
7a509a6b 1286 goto out;
c30341dc 1287 list_del_init(&dev->node);
e75ec752 1288 dev_warn(dev->dev, "I/O %d QID %d timeout, reset controller\n",
a4aea562 1289 req->tag, nvmeq->qid);
9ca97374 1290 dev->reset_workfn = nvme_reset_failed_dev;
c30341dc 1291 queue_work(nvme_workq, &dev->reset_work);
7a509a6b
KB
1292 out:
1293 spin_unlock_irqrestore(&dev_list_lock, flags);
c30341dc
KB
1294 return;
1295 }
1296
1297 if (!dev->abort_limit)
1298 return;
1299
a4aea562
MB
1300 abort_req = blk_mq_alloc_request(dev->admin_q, WRITE, GFP_ATOMIC,
1301 false);
9f173b33 1302 if (IS_ERR(abort_req))
c30341dc
KB
1303 return;
1304
a4aea562
MB
1305 abort_cmd = blk_mq_rq_to_pdu(abort_req);
1306 nvme_set_info(abort_cmd, abort_req, abort_completion);
1307
c30341dc
KB
1308 memset(&cmd, 0, sizeof(cmd));
1309 cmd.abort.opcode = nvme_admin_abort_cmd;
a4aea562 1310 cmd.abort.cid = req->tag;
c30341dc 1311 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
a4aea562 1312 cmd.abort.command_id = abort_req->tag;
c30341dc
KB
1313
1314 --dev->abort_limit;
a4aea562 1315 cmd_rq->aborted = 1;
c30341dc 1316
a4aea562 1317 dev_warn(nvmeq->q_dmadev, "Aborting I/O %d QID %d\n", req->tag,
c30341dc 1318 nvmeq->qid);
e3f879bf 1319 nvme_submit_cmd(dev->queues[0], &cmd);
c30341dc
KB
1320}
1321
42483228 1322static void nvme_cancel_queue_ios(struct request *req, void *data, bool reserved)
a09115b2 1323{
a4aea562
MB
1324 struct nvme_queue *nvmeq = data;
1325 void *ctx;
1326 nvme_completion_fn fn;
1327 struct nvme_cmd_info *cmd;
cef6a948
KB
1328 struct nvme_completion cqe;
1329
1330 if (!blk_mq_request_started(req))
1331 return;
a09115b2 1332
a4aea562 1333 cmd = blk_mq_rq_to_pdu(req);
a09115b2 1334
a4aea562
MB
1335 if (cmd->ctx == CMD_CTX_CANCELLED)
1336 return;
1337
cef6a948
KB
1338 if (blk_queue_dying(req->q))
1339 cqe.status = cpu_to_le16((NVME_SC_ABORT_REQ | NVME_SC_DNR) << 1);
1340 else
1341 cqe.status = cpu_to_le16(NVME_SC_ABORT_REQ << 1);
1342
1343
a4aea562
MB
1344 dev_warn(nvmeq->q_dmadev, "Cancelling I/O %d QID %d\n",
1345 req->tag, nvmeq->qid);
1346 ctx = cancel_cmd_info(cmd, &fn);
1347 fn(nvmeq, ctx, &cqe);
a09115b2
MW
1348}
1349
a4aea562 1350static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
9e866774 1351{
a4aea562
MB
1352 struct nvme_cmd_info *cmd = blk_mq_rq_to_pdu(req);
1353 struct nvme_queue *nvmeq = cmd->nvmeq;
1354
1355 dev_warn(nvmeq->q_dmadev, "Timeout I/O %d QID %d\n", req->tag,
1356 nvmeq->qid);
7a509a6b 1357 spin_lock_irq(&nvmeq->q_lock);
07836e65 1358 nvme_abort_req(req);
7a509a6b 1359 spin_unlock_irq(&nvmeq->q_lock);
a4aea562 1360
07836e65
KB
1361 /*
1362 * The aborted req will be completed on receiving the abort req.
1363 * We enable the timer again. If hit twice, it'll cause a device reset,
1364 * as the device then is in a faulty state.
1365 */
1366 return BLK_EH_RESET_TIMER;
a4aea562 1367}
22404274 1368
a4aea562
MB
1369static void nvme_free_queue(struct nvme_queue *nvmeq)
1370{
9e866774
MW
1371 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
1372 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
8ffaadf7
JD
1373 if (nvmeq->sq_cmds)
1374 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
9e866774
MW
1375 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1376 kfree(nvmeq);
1377}
1378
a1a5ef99 1379static void nvme_free_queues(struct nvme_dev *dev, int lowest)
22404274
KB
1380{
1381 int i;
1382
a1a5ef99 1383 for (i = dev->queue_count - 1; i >= lowest; i--) {
a4aea562 1384 struct nvme_queue *nvmeq = dev->queues[i];
22404274 1385 dev->queue_count--;
a4aea562 1386 dev->queues[i] = NULL;
f435c282 1387 nvme_free_queue(nvmeq);
121c7ad4 1388 }
22404274
KB
1389}
1390
4d115420
KB
1391/**
1392 * nvme_suspend_queue - put queue into suspended state
1393 * @nvmeq - queue to suspend
4d115420
KB
1394 */
1395static int nvme_suspend_queue(struct nvme_queue *nvmeq)
b60503ba 1396{
2b25d981 1397 int vector;
b60503ba 1398
a09115b2 1399 spin_lock_irq(&nvmeq->q_lock);
2b25d981
KB
1400 if (nvmeq->cq_vector == -1) {
1401 spin_unlock_irq(&nvmeq->q_lock);
1402 return 1;
1403 }
1404 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
42f61420 1405 nvmeq->dev->online_queues--;
2b25d981 1406 nvmeq->cq_vector = -1;
a09115b2
MW
1407 spin_unlock_irq(&nvmeq->q_lock);
1408
6df3dbc8
KB
1409 if (!nvmeq->qid && nvmeq->dev->admin_q)
1410 blk_mq_freeze_queue_start(nvmeq->dev->admin_q);
1411
aba2080f
MW
1412 irq_set_affinity_hint(vector, NULL);
1413 free_irq(vector, nvmeq);
b60503ba 1414
4d115420
KB
1415 return 0;
1416}
b60503ba 1417
4d115420
KB
1418static void nvme_clear_queue(struct nvme_queue *nvmeq)
1419{
22404274 1420 spin_lock_irq(&nvmeq->q_lock);
42483228
KB
1421 if (nvmeq->tags && *nvmeq->tags)
1422 blk_mq_all_tag_busy_iter(*nvmeq->tags, nvme_cancel_queue_ios, nvmeq);
22404274 1423 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1424}
1425
4d115420
KB
1426static void nvme_disable_queue(struct nvme_dev *dev, int qid)
1427{
a4aea562 1428 struct nvme_queue *nvmeq = dev->queues[qid];
4d115420
KB
1429
1430 if (!nvmeq)
1431 return;
1432 if (nvme_suspend_queue(nvmeq))
1433 return;
1434
0e53d180
KB
1435 /* Don't tell the adapter to delete the admin queue.
1436 * Don't tell a removed adapter to delete IO queues. */
1437 if (qid && readl(&dev->bar->csts) != -1) {
b60503ba
MW
1438 adapter_delete_sq(dev, qid);
1439 adapter_delete_cq(dev, qid);
1440 }
07836e65
KB
1441
1442 spin_lock_irq(&nvmeq->q_lock);
1443 nvme_process_cq(nvmeq);
1444 spin_unlock_irq(&nvmeq->q_lock);
b60503ba
MW
1445}
1446
8ffaadf7
JD
1447static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1448 int entry_size)
1449{
1450 int q_depth = dev->q_depth;
1451 unsigned q_size_aligned = roundup(q_depth * entry_size, dev->page_size);
1452
1453 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
c45f5c99
JD
1454 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1455 mem_per_q = round_down(mem_per_q, dev->page_size);
1456 q_depth = div_u64(mem_per_q, entry_size);
8ffaadf7
JD
1457
1458 /*
1459 * Ensure the reduced q_depth is above some threshold where it
1460 * would be better to map queues in system memory with the
1461 * original depth
1462 */
1463 if (q_depth < 64)
1464 return -ENOMEM;
1465 }
1466
1467 return q_depth;
1468}
1469
1470static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1471 int qid, int depth)
1472{
1473 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
1474 unsigned offset = (qid - 1) *
1475 roundup(SQ_SIZE(depth), dev->page_size);
1476 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1477 nvmeq->sq_cmds_io = dev->cmb + offset;
1478 } else {
1479 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1480 &nvmeq->sq_dma_addr, GFP_KERNEL);
1481 if (!nvmeq->sq_cmds)
1482 return -ENOMEM;
1483 }
1484
1485 return 0;
1486}
1487
b60503ba 1488static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
2b25d981 1489 int depth)
b60503ba 1490{
a4aea562 1491 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
b60503ba
MW
1492 if (!nvmeq)
1493 return NULL;
1494
e75ec752 1495 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
4d51abf9 1496 &nvmeq->cq_dma_addr, GFP_KERNEL);
b60503ba
MW
1497 if (!nvmeq->cqes)
1498 goto free_nvmeq;
b60503ba 1499
8ffaadf7 1500 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
b60503ba
MW
1501 goto free_cqdma;
1502
e75ec752 1503 nvmeq->q_dmadev = dev->dev;
091b6092 1504 nvmeq->dev = dev;
3193f07b
MW
1505 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
1506 dev->instance, qid);
b60503ba
MW
1507 spin_lock_init(&nvmeq->q_lock);
1508 nvmeq->cq_head = 0;
82123460 1509 nvmeq->cq_phase = 1;
b80d5ccc 1510 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
b60503ba 1511 nvmeq->q_depth = depth;
c30341dc 1512 nvmeq->qid = qid;
758dd7fd 1513 nvmeq->cq_vector = -1;
a4aea562 1514 dev->queues[qid] = nvmeq;
b60503ba 1515
36a7e993
JD
1516 /* make sure queue descriptor is set before queue count, for kthread */
1517 mb();
1518 dev->queue_count++;
1519
b60503ba
MW
1520 return nvmeq;
1521
1522 free_cqdma:
e75ec752 1523 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
b60503ba
MW
1524 nvmeq->cq_dma_addr);
1525 free_nvmeq:
1526 kfree(nvmeq);
1527 return NULL;
1528}
1529
3001082c
MW
1530static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1531 const char *name)
1532{
58ffacb5
MW
1533 if (use_threaded_interrupts)
1534 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
481e5bad 1535 nvme_irq_check, nvme_irq, IRQF_SHARED,
58ffacb5 1536 name, nvmeq);
3001082c 1537 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
481e5bad 1538 IRQF_SHARED, name, nvmeq);
3001082c
MW
1539}
1540
22404274 1541static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
b60503ba 1542{
22404274 1543 struct nvme_dev *dev = nvmeq->dev;
b60503ba 1544
7be50e93 1545 spin_lock_irq(&nvmeq->q_lock);
22404274
KB
1546 nvmeq->sq_tail = 0;
1547 nvmeq->cq_head = 0;
1548 nvmeq->cq_phase = 1;
b80d5ccc 1549 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
22404274 1550 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
42f61420 1551 dev->online_queues++;
7be50e93 1552 spin_unlock_irq(&nvmeq->q_lock);
22404274
KB
1553}
1554
1555static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1556{
1557 struct nvme_dev *dev = nvmeq->dev;
1558 int result;
3f85d50b 1559
2b25d981 1560 nvmeq->cq_vector = qid - 1;
b60503ba
MW
1561 result = adapter_alloc_cq(dev, qid, nvmeq);
1562 if (result < 0)
22404274 1563 return result;
b60503ba
MW
1564
1565 result = adapter_alloc_sq(dev, qid, nvmeq);
1566 if (result < 0)
1567 goto release_cq;
1568
3193f07b 1569 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
b60503ba
MW
1570 if (result < 0)
1571 goto release_sq;
1572
22404274 1573 nvme_init_queue(nvmeq, qid);
22404274 1574 return result;
b60503ba
MW
1575
1576 release_sq:
1577 adapter_delete_sq(dev, qid);
1578 release_cq:
1579 adapter_delete_cq(dev, qid);
22404274 1580 return result;
b60503ba
MW
1581}
1582
ba47e386
MW
1583static int nvme_wait_ready(struct nvme_dev *dev, u64 cap, bool enabled)
1584{
1585 unsigned long timeout;
1586 u32 bit = enabled ? NVME_CSTS_RDY : 0;
1587
1588 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
1589
1590 while ((readl(&dev->bar->csts) & NVME_CSTS_RDY) != bit) {
1591 msleep(100);
1592 if (fatal_signal_pending(current))
1593 return -EINTR;
1594 if (time_after(jiffies, timeout)) {
e75ec752 1595 dev_err(dev->dev,
27e8166c
MW
1596 "Device not ready; aborting %s\n", enabled ?
1597 "initialisation" : "reset");
ba47e386
MW
1598 return -ENODEV;
1599 }
1600 }
1601
1602 return 0;
1603}
1604
1605/*
1606 * If the device has been passed off to us in an enabled state, just clear
1607 * the enabled bit. The spec says we should set the 'shutdown notification
1608 * bits', but doing so may cause the device to complete commands to the
1609 * admin queue ... and we don't know what memory that might be pointing at!
1610 */
1611static int nvme_disable_ctrl(struct nvme_dev *dev, u64 cap)
1612{
01079522
DM
1613 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1614 dev->ctrl_config &= ~NVME_CC_ENABLE;
1615 writel(dev->ctrl_config, &dev->bar->cc);
44af146a 1616
ba47e386
MW
1617 return nvme_wait_ready(dev, cap, false);
1618}
1619
1620static int nvme_enable_ctrl(struct nvme_dev *dev, u64 cap)
1621{
01079522
DM
1622 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1623 dev->ctrl_config |= NVME_CC_ENABLE;
1624 writel(dev->ctrl_config, &dev->bar->cc);
1625
ba47e386
MW
1626 return nvme_wait_ready(dev, cap, true);
1627}
1628
1894d8f1
KB
1629static int nvme_shutdown_ctrl(struct nvme_dev *dev)
1630{
1631 unsigned long timeout;
1894d8f1 1632
01079522
DM
1633 dev->ctrl_config &= ~NVME_CC_SHN_MASK;
1634 dev->ctrl_config |= NVME_CC_SHN_NORMAL;
1635
1636 writel(dev->ctrl_config, &dev->bar->cc);
1894d8f1 1637
2484f407 1638 timeout = SHUTDOWN_TIMEOUT + jiffies;
1894d8f1
KB
1639 while ((readl(&dev->bar->csts) & NVME_CSTS_SHST_MASK) !=
1640 NVME_CSTS_SHST_CMPLT) {
1641 msleep(100);
1642 if (fatal_signal_pending(current))
1643 return -EINTR;
1644 if (time_after(jiffies, timeout)) {
e75ec752 1645 dev_err(dev->dev,
1894d8f1
KB
1646 "Device shutdown incomplete; abort shutdown\n");
1647 return -ENODEV;
1648 }
1649 }
1650
1651 return 0;
1652}
1653
a4aea562 1654static struct blk_mq_ops nvme_mq_admin_ops = {
d29ec824 1655 .queue_rq = nvme_queue_rq,
a4aea562
MB
1656 .map_queue = blk_mq_map_queue,
1657 .init_hctx = nvme_admin_init_hctx,
4af0e21c 1658 .exit_hctx = nvme_admin_exit_hctx,
a4aea562
MB
1659 .init_request = nvme_admin_init_request,
1660 .timeout = nvme_timeout,
1661};
1662
1663static struct blk_mq_ops nvme_mq_ops = {
1664 .queue_rq = nvme_queue_rq,
1665 .map_queue = blk_mq_map_queue,
1666 .init_hctx = nvme_init_hctx,
1667 .init_request = nvme_init_request,
1668 .timeout = nvme_timeout,
1669};
1670
ea191d2f
KB
1671static void nvme_dev_remove_admin(struct nvme_dev *dev)
1672{
1673 if (dev->admin_q && !blk_queue_dying(dev->admin_q)) {
1674 blk_cleanup_queue(dev->admin_q);
1675 blk_mq_free_tag_set(&dev->admin_tagset);
1676 }
1677}
1678
a4aea562
MB
1679static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1680{
1681 if (!dev->admin_q) {
1682 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1683 dev->admin_tagset.nr_hw_queues = 1;
1684 dev->admin_tagset.queue_depth = NVME_AQ_DEPTH - 1;
1efccc9d 1685 dev->admin_tagset.reserved_tags = 1;
a4aea562 1686 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
e75ec752 1687 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
ac3dd5bd 1688 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
a4aea562
MB
1689 dev->admin_tagset.driver_data = dev;
1690
1691 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1692 return -ENOMEM;
1693
1694 dev->admin_q = blk_mq_init_queue(&dev->admin_tagset);
35b489d3 1695 if (IS_ERR(dev->admin_q)) {
a4aea562
MB
1696 blk_mq_free_tag_set(&dev->admin_tagset);
1697 return -ENOMEM;
1698 }
ea191d2f
KB
1699 if (!blk_get_queue(dev->admin_q)) {
1700 nvme_dev_remove_admin(dev);
4af0e21c 1701 dev->admin_q = NULL;
ea191d2f
KB
1702 return -ENODEV;
1703 }
0fb59cbc
KB
1704 } else
1705 blk_mq_unfreeze_queue(dev->admin_q);
a4aea562
MB
1706
1707 return 0;
1708}
1709
8d85fce7 1710static int nvme_configure_admin_queue(struct nvme_dev *dev)
b60503ba 1711{
ba47e386 1712 int result;
b60503ba 1713 u32 aqa;
ba47e386 1714 u64 cap = readq(&dev->bar->cap);
b60503ba 1715 struct nvme_queue *nvmeq;
1d090624
KB
1716 unsigned page_shift = PAGE_SHIFT;
1717 unsigned dev_page_min = NVME_CAP_MPSMIN(cap) + 12;
1718 unsigned dev_page_max = NVME_CAP_MPSMAX(cap) + 12;
1719
1720 if (page_shift < dev_page_min) {
e75ec752 1721 dev_err(dev->dev,
1d090624
KB
1722 "Minimum device page size (%u) too large for "
1723 "host (%u)\n", 1 << dev_page_min,
1724 1 << page_shift);
1725 return -ENODEV;
1726 }
1727 if (page_shift > dev_page_max) {
e75ec752 1728 dev_info(dev->dev,
1d090624
KB
1729 "Device maximum page size (%u) smaller than "
1730 "host (%u); enabling work-around\n",
1731 1 << dev_page_max, 1 << page_shift);
1732 page_shift = dev_page_max;
1733 }
b60503ba 1734
dfbac8c7
KB
1735 dev->subsystem = readl(&dev->bar->vs) >= NVME_VS(1, 1) ?
1736 NVME_CAP_NSSRC(cap) : 0;
1737
1738 if (dev->subsystem && (readl(&dev->bar->csts) & NVME_CSTS_NSSRO))
1739 writel(NVME_CSTS_NSSRO, &dev->bar->csts);
1740
ba47e386
MW
1741 result = nvme_disable_ctrl(dev, cap);
1742 if (result < 0)
1743 return result;
b60503ba 1744
a4aea562 1745 nvmeq = dev->queues[0];
cd638946 1746 if (!nvmeq) {
2b25d981 1747 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
cd638946
KB
1748 if (!nvmeq)
1749 return -ENOMEM;
cd638946 1750 }
b60503ba
MW
1751
1752 aqa = nvmeq->q_depth - 1;
1753 aqa |= aqa << 16;
1754
1d090624
KB
1755 dev->page_size = 1 << page_shift;
1756
01079522 1757 dev->ctrl_config = NVME_CC_CSS_NVM;
1d090624 1758 dev->ctrl_config |= (page_shift - 12) << NVME_CC_MPS_SHIFT;
b60503ba 1759 dev->ctrl_config |= NVME_CC_ARB_RR | NVME_CC_SHN_NONE;
7f53f9d2 1760 dev->ctrl_config |= NVME_CC_IOSQES | NVME_CC_IOCQES;
b60503ba
MW
1761
1762 writel(aqa, &dev->bar->aqa);
1763 writeq(nvmeq->sq_dma_addr, &dev->bar->asq);
1764 writeq(nvmeq->cq_dma_addr, &dev->bar->acq);
b60503ba 1765
ba47e386 1766 result = nvme_enable_ctrl(dev, cap);
025c557a 1767 if (result)
a4aea562
MB
1768 goto free_nvmeq;
1769
2b25d981 1770 nvmeq->cq_vector = 0;
3193f07b 1771 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
758dd7fd
JD
1772 if (result) {
1773 nvmeq->cq_vector = -1;
0fb59cbc 1774 goto free_nvmeq;
758dd7fd 1775 }
025c557a 1776
b60503ba 1777 return result;
a4aea562 1778
a4aea562
MB
1779 free_nvmeq:
1780 nvme_free_queues(dev, 0);
1781 return result;
b60503ba
MW
1782}
1783
a53295b6
MW
1784static int nvme_submit_io(struct nvme_ns *ns, struct nvme_user_io __user *uio)
1785{
1786 struct nvme_dev *dev = ns->dev;
a53295b6
MW
1787 struct nvme_user_io io;
1788 struct nvme_command c;
d29ec824 1789 unsigned length, meta_len;
a67a9513 1790 int status, write;
a67a9513
KB
1791 dma_addr_t meta_dma = 0;
1792 void *meta = NULL;
fec558b5 1793 void __user *metadata;
a53295b6
MW
1794
1795 if (copy_from_user(&io, uio, sizeof(io)))
1796 return -EFAULT;
6c7d4945
MW
1797
1798 switch (io.opcode) {
1799 case nvme_cmd_write:
1800 case nvme_cmd_read:
6bbf1acd 1801 case nvme_cmd_compare:
6413214c 1802 break;
6c7d4945 1803 default:
6bbf1acd 1804 return -EINVAL;
6c7d4945
MW
1805 }
1806
d29ec824
CH
1807 length = (io.nblocks + 1) << ns->lba_shift;
1808 meta_len = (io.nblocks + 1) * ns->ms;
6a398a3e 1809 metadata = (void __user *)(unsigned long)io.metadata;
d29ec824 1810 write = io.opcode & 1;
a53295b6 1811
71feb364
KB
1812 if (ns->ext) {
1813 length += meta_len;
1814 meta_len = 0;
a67a9513
KB
1815 }
1816 if (meta_len) {
d29ec824
CH
1817 if (((io.metadata & 3) || !io.metadata) && !ns->ext)
1818 return -EINVAL;
1819
e75ec752 1820 meta = dma_alloc_coherent(dev->dev, meta_len,
a67a9513 1821 &meta_dma, GFP_KERNEL);
fec558b5 1822
a67a9513
KB
1823 if (!meta) {
1824 status = -ENOMEM;
1825 goto unmap;
1826 }
1827 if (write) {
fec558b5 1828 if (copy_from_user(meta, metadata, meta_len)) {
a67a9513
KB
1829 status = -EFAULT;
1830 goto unmap;
1831 }
1832 }
1833 }
1834
a53295b6
MW
1835 memset(&c, 0, sizeof(c));
1836 c.rw.opcode = io.opcode;
1837 c.rw.flags = io.flags;
6c7d4945 1838 c.rw.nsid = cpu_to_le32(ns->ns_id);
a53295b6 1839 c.rw.slba = cpu_to_le64(io.slba);
6c7d4945 1840 c.rw.length = cpu_to_le16(io.nblocks);
a53295b6 1841 c.rw.control = cpu_to_le16(io.control);
1c9b5265
MW
1842 c.rw.dsmgmt = cpu_to_le32(io.dsmgmt);
1843 c.rw.reftag = cpu_to_le32(io.reftag);
1844 c.rw.apptag = cpu_to_le16(io.apptag);
1845 c.rw.appmask = cpu_to_le16(io.appmask);
a67a9513 1846 c.rw.metadata = cpu_to_le64(meta_dma);
d29ec824
CH
1847
1848 status = __nvme_submit_sync_cmd(ns->queue, &c, NULL,
1849 (void __user *)io.addr, length, NULL, 0);
f410c680 1850 unmap:
a67a9513
KB
1851 if (meta) {
1852 if (status == NVME_SC_SUCCESS && !write) {
fec558b5 1853 if (copy_to_user(metadata, meta, meta_len))
a67a9513
KB
1854 status = -EFAULT;
1855 }
e75ec752 1856 dma_free_coherent(dev->dev, meta_len, meta, meta_dma);
f410c680 1857 }
a53295b6
MW
1858 return status;
1859}
1860
a4aea562
MB
1861static int nvme_user_cmd(struct nvme_dev *dev, struct nvme_ns *ns,
1862 struct nvme_passthru_cmd __user *ucmd)
6ee44cdc 1863{
7963e521 1864 struct nvme_passthru_cmd cmd;
6ee44cdc 1865 struct nvme_command c;
d29ec824
CH
1866 unsigned timeout = 0;
1867 int status;
6ee44cdc 1868
6bbf1acd
MW
1869 if (!capable(CAP_SYS_ADMIN))
1870 return -EACCES;
1871 if (copy_from_user(&cmd, ucmd, sizeof(cmd)))
6ee44cdc 1872 return -EFAULT;
6ee44cdc
MW
1873
1874 memset(&c, 0, sizeof(c));
6bbf1acd
MW
1875 c.common.opcode = cmd.opcode;
1876 c.common.flags = cmd.flags;
1877 c.common.nsid = cpu_to_le32(cmd.nsid);
1878 c.common.cdw2[0] = cpu_to_le32(cmd.cdw2);
1879 c.common.cdw2[1] = cpu_to_le32(cmd.cdw3);
1880 c.common.cdw10[0] = cpu_to_le32(cmd.cdw10);
1881 c.common.cdw10[1] = cpu_to_le32(cmd.cdw11);
1882 c.common.cdw10[2] = cpu_to_le32(cmd.cdw12);
1883 c.common.cdw10[3] = cpu_to_le32(cmd.cdw13);
1884 c.common.cdw10[4] = cpu_to_le32(cmd.cdw14);
1885 c.common.cdw10[5] = cpu_to_le32(cmd.cdw15);
1886
d29ec824
CH
1887 if (cmd.timeout_ms)
1888 timeout = msecs_to_jiffies(cmd.timeout_ms);
eca18b23 1889
f705f837 1890 status = __nvme_submit_sync_cmd(ns ? ns->queue : dev->admin_q, &c,
d29ec824
CH
1891 NULL, (void __user *)cmd.addr, cmd.data_len,
1892 &cmd.result, timeout);
1893 if (status >= 0) {
1894 if (put_user(cmd.result, &ucmd->result))
1895 return -EFAULT;
6bbf1acd 1896 }
f4f117f6 1897
6ee44cdc
MW
1898 return status;
1899}
1900
81f03fed
JD
1901static int nvme_subsys_reset(struct nvme_dev *dev)
1902{
1903 if (!dev->subsystem)
1904 return -ENOTTY;
1905
1906 writel(0x4E564D65, &dev->bar->nssr); /* "NVMe" */
1907 return 0;
1908}
1909
b60503ba
MW
1910static int nvme_ioctl(struct block_device *bdev, fmode_t mode, unsigned int cmd,
1911 unsigned long arg)
1912{
1913 struct nvme_ns *ns = bdev->bd_disk->private_data;
1914
1915 switch (cmd) {
6bbf1acd 1916 case NVME_IOCTL_ID:
c3bfe717 1917 force_successful_syscall_return();
6bbf1acd
MW
1918 return ns->ns_id;
1919 case NVME_IOCTL_ADMIN_CMD:
a4aea562 1920 return nvme_user_cmd(ns->dev, NULL, (void __user *)arg);
7963e521 1921 case NVME_IOCTL_IO_CMD:
a4aea562 1922 return nvme_user_cmd(ns->dev, ns, (void __user *)arg);
a53295b6
MW
1923 case NVME_IOCTL_SUBMIT_IO:
1924 return nvme_submit_io(ns, (void __user *)arg);
5d0f6131
VV
1925 case SG_GET_VERSION_NUM:
1926 return nvme_sg_get_version_num((void __user *)arg);
1927 case SG_IO:
1928 return nvme_sg_io(ns, (void __user *)arg);
b60503ba
MW
1929 default:
1930 return -ENOTTY;
1931 }
1932}
1933
320a3827
KB
1934#ifdef CONFIG_COMPAT
1935static int nvme_compat_ioctl(struct block_device *bdev, fmode_t mode,
1936 unsigned int cmd, unsigned long arg)
1937{
320a3827
KB
1938 switch (cmd) {
1939 case SG_IO:
e179729a 1940 return -ENOIOCTLCMD;
320a3827
KB
1941 }
1942 return nvme_ioctl(bdev, mode, cmd, arg);
1943}
1944#else
1945#define nvme_compat_ioctl NULL
1946#endif
1947
9ac27090
KB
1948static int nvme_open(struct block_device *bdev, fmode_t mode)
1949{
9e60352c
KB
1950 int ret = 0;
1951 struct nvme_ns *ns;
9ac27090 1952
9e60352c
KB
1953 spin_lock(&dev_list_lock);
1954 ns = bdev->bd_disk->private_data;
1955 if (!ns)
1956 ret = -ENXIO;
1957 else if (!kref_get_unless_zero(&ns->dev->kref))
1958 ret = -ENXIO;
1959 spin_unlock(&dev_list_lock);
1960
1961 return ret;
9ac27090
KB
1962}
1963
1964static void nvme_free_dev(struct kref *kref);
1965
1966static void nvme_release(struct gendisk *disk, fmode_t mode)
1967{
1968 struct nvme_ns *ns = disk->private_data;
1969 struct nvme_dev *dev = ns->dev;
1970
1971 kref_put(&dev->kref, nvme_free_dev);
1972}
1973
4cc09e2d
KB
1974static int nvme_getgeo(struct block_device *bd, struct hd_geometry *geo)
1975{
1976 /* some standard values */
1977 geo->heads = 1 << 6;
1978 geo->sectors = 1 << 5;
1979 geo->cylinders = get_capacity(bd->bd_disk) >> 11;
1980 return 0;
1981}
1982
e1e5e564
KB
1983static void nvme_config_discard(struct nvme_ns *ns)
1984{
1985 u32 logical_block_size = queue_logical_block_size(ns->queue);
1986 ns->queue->limits.discard_zeroes_data = 0;
1987 ns->queue->limits.discard_alignment = logical_block_size;
1988 ns->queue->limits.discard_granularity = logical_block_size;
2bb4cd5c 1989 blk_queue_max_discard_sectors(ns->queue, 0xffffffff);
e1e5e564
KB
1990 queue_flag_set_unlocked(QUEUE_FLAG_DISCARD, ns->queue);
1991}
1992
1b9dbf7f
KB
1993static int nvme_revalidate_disk(struct gendisk *disk)
1994{
1995 struct nvme_ns *ns = disk->private_data;
1996 struct nvme_dev *dev = ns->dev;
1997 struct nvme_id_ns *id;
a67a9513
KB
1998 u8 lbaf, pi_type;
1999 u16 old_ms;
e1e5e564 2000 unsigned short bs;
1b9dbf7f 2001
d29ec824 2002 if (nvme_identify_ns(dev, ns->ns_id, &id)) {
a5768aa8
KB
2003 dev_warn(dev->dev, "%s: Identify failure nvme%dn%d\n", __func__,
2004 dev->instance, ns->ns_id);
2005 return -ENODEV;
1b9dbf7f 2006 }
a5768aa8
KB
2007 if (id->ncap == 0) {
2008 kfree(id);
2009 return -ENODEV;
e1e5e564 2010 }
1b9dbf7f 2011
e1e5e564
KB
2012 old_ms = ns->ms;
2013 lbaf = id->flbas & NVME_NS_FLBAS_LBA_MASK;
1b9dbf7f 2014 ns->lba_shift = id->lbaf[lbaf].ds;
e1e5e564 2015 ns->ms = le16_to_cpu(id->lbaf[lbaf].ms);
a67a9513 2016 ns->ext = ns->ms && (id->flbas & NVME_NS_FLBAS_META_EXT);
e1e5e564
KB
2017
2018 /*
2019 * If identify namespace failed, use default 512 byte block size so
2020 * block layer can use before failing read/write for 0 capacity.
2021 */
2022 if (ns->lba_shift == 0)
2023 ns->lba_shift = 9;
2024 bs = 1 << ns->lba_shift;
2025
2026 /* XXX: PI implementation requires metadata equal t10 pi tuple size */
2027 pi_type = ns->ms == sizeof(struct t10_pi_tuple) ?
2028 id->dps & NVME_NS_DPS_PI_MASK : 0;
2029
52b68d7e
KB
2030 if (blk_get_integrity(disk) && (ns->pi_type != pi_type ||
2031 ns->ms != old_ms ||
e1e5e564 2032 bs != queue_logical_block_size(disk->queue) ||
a67a9513 2033 (ns->ms && ns->ext)))
e1e5e564
KB
2034 blk_integrity_unregister(disk);
2035
2036 ns->pi_type = pi_type;
2037 blk_queue_logical_block_size(ns->queue, bs);
2038
52b68d7e 2039 if (ns->ms && !blk_get_integrity(disk) && (disk->flags & GENHD_FL_UP) &&
a67a9513 2040 !ns->ext)
e1e5e564
KB
2041 nvme_init_integrity(ns);
2042
e19b127f 2043 if (ns->ms && !(ns->ms == 8 && ns->pi_type) && !blk_get_integrity(disk))
e1e5e564
KB
2044 set_capacity(disk, 0);
2045 else
2046 set_capacity(disk, le64_to_cpup(&id->nsze) << (ns->lba_shift - 9));
2047
2048 if (dev->oncs & NVME_CTRL_ONCS_DSM)
2049 nvme_config_discard(ns);
1b9dbf7f 2050
d29ec824 2051 kfree(id);
1b9dbf7f
KB
2052 return 0;
2053}
2054
b60503ba
MW
2055static const struct block_device_operations nvme_fops = {
2056 .owner = THIS_MODULE,
2057 .ioctl = nvme_ioctl,
320a3827 2058 .compat_ioctl = nvme_compat_ioctl,
9ac27090
KB
2059 .open = nvme_open,
2060 .release = nvme_release,
4cc09e2d 2061 .getgeo = nvme_getgeo,
1b9dbf7f 2062 .revalidate_disk= nvme_revalidate_disk,
b60503ba
MW
2063};
2064
1fa6aead
MW
2065static int nvme_kthread(void *data)
2066{
d4b4ff8e 2067 struct nvme_dev *dev, *next;
1fa6aead
MW
2068
2069 while (!kthread_should_stop()) {
564a232c 2070 set_current_state(TASK_INTERRUPTIBLE);
1fa6aead 2071 spin_lock(&dev_list_lock);
d4b4ff8e 2072 list_for_each_entry_safe(dev, next, &dev_list, node) {
1fa6aead 2073 int i;
dfbac8c7
KB
2074 u32 csts = readl(&dev->bar->csts);
2075
2076 if ((dev->subsystem && (csts & NVME_CSTS_NSSRO)) ||
2077 csts & NVME_CSTS_CFS) {
d4b4ff8e
KB
2078 if (work_busy(&dev->reset_work))
2079 continue;
2080 list_del_init(&dev->node);
e75ec752 2081 dev_warn(dev->dev,
a4aea562
MB
2082 "Failed status: %x, reset controller\n",
2083 readl(&dev->bar->csts));
9ca97374 2084 dev->reset_workfn = nvme_reset_failed_dev;
d4b4ff8e
KB
2085 queue_work(nvme_workq, &dev->reset_work);
2086 continue;
2087 }
1fa6aead 2088 for (i = 0; i < dev->queue_count; i++) {
a4aea562 2089 struct nvme_queue *nvmeq = dev->queues[i];
740216fc
MW
2090 if (!nvmeq)
2091 continue;
1fa6aead 2092 spin_lock_irq(&nvmeq->q_lock);
bc57a0f7 2093 nvme_process_cq(nvmeq);
6fccf938
KB
2094
2095 while ((i == 0) && (dev->event_limit > 0)) {
a4aea562 2096 if (nvme_submit_async_admin_req(dev))
6fccf938
KB
2097 break;
2098 dev->event_limit--;
2099 }
1fa6aead
MW
2100 spin_unlock_irq(&nvmeq->q_lock);
2101 }
2102 }
2103 spin_unlock(&dev_list_lock);
acb7aa0d 2104 schedule_timeout(round_jiffies_relative(HZ));
1fa6aead
MW
2105 }
2106 return 0;
2107}
2108
e1e5e564 2109static void nvme_alloc_ns(struct nvme_dev *dev, unsigned nsid)
b60503ba
MW
2110{
2111 struct nvme_ns *ns;
2112 struct gendisk *disk;
e75ec752 2113 int node = dev_to_node(dev->dev);
b60503ba 2114
a4aea562 2115 ns = kzalloc_node(sizeof(*ns), GFP_KERNEL, node);
b60503ba 2116 if (!ns)
e1e5e564
KB
2117 return;
2118
a4aea562 2119 ns->queue = blk_mq_init_queue(&dev->tagset);
9f173b33 2120 if (IS_ERR(ns->queue))
b60503ba 2121 goto out_free_ns;
4eeb9215
MW
2122 queue_flag_set_unlocked(QUEUE_FLAG_NOMERGES, ns->queue);
2123 queue_flag_set_unlocked(QUEUE_FLAG_NONROT, ns->queue);
b60503ba
MW
2124 ns->dev = dev;
2125 ns->queue->queuedata = ns;
2126
a4aea562 2127 disk = alloc_disk_node(0, node);
b60503ba
MW
2128 if (!disk)
2129 goto out_free_queue;
a4aea562 2130
5aff9382 2131 ns->ns_id = nsid;
b60503ba 2132 ns->disk = disk;
e1e5e564
KB
2133 ns->lba_shift = 9; /* set to a default value for 512 until disk is validated */
2134 list_add_tail(&ns->list, &dev->namespaces);
2135
e9ef4636 2136 blk_queue_logical_block_size(ns->queue, 1 << ns->lba_shift);
e824410f 2137 if (dev->max_hw_sectors) {
8fc23e03 2138 blk_queue_max_hw_sectors(ns->queue, dev->max_hw_sectors);
e824410f
KB
2139 blk_queue_max_segments(ns->queue,
2140 ((dev->max_hw_sectors << 9) / dev->page_size) + 1);
2141 }
a4aea562
MB
2142 if (dev->stripe_size)
2143 blk_queue_chunk_sectors(ns->queue, dev->stripe_size >> 9);
a7d2ce28
KB
2144 if (dev->vwc & NVME_CTRL_VWC_PRESENT)
2145 blk_queue_flush(ns->queue, REQ_FLUSH | REQ_FUA);
03100aad 2146 blk_queue_virt_boundary(ns->queue, dev->page_size - 1);
b60503ba
MW
2147
2148 disk->major = nvme_major;
469071a3 2149 disk->first_minor = 0;
b60503ba
MW
2150 disk->fops = &nvme_fops;
2151 disk->private_data = ns;
2152 disk->queue = ns->queue;
b3fffdef 2153 disk->driverfs_dev = dev->device;
469071a3 2154 disk->flags = GENHD_FL_EXT_DEVT;
5aff9382 2155 sprintf(disk->disk_name, "nvme%dn%d", dev->instance, nsid);
b60503ba 2156
e1e5e564
KB
2157 /*
2158 * Initialize capacity to 0 until we establish the namespace format and
2159 * setup integrity extentions if necessary. The revalidate_disk after
2160 * add_disk allows the driver to register with integrity if the format
2161 * requires it.
2162 */
2163 set_capacity(disk, 0);
a5768aa8
KB
2164 if (nvme_revalidate_disk(ns->disk))
2165 goto out_free_disk;
2166
e1e5e564 2167 add_disk(ns->disk);
7bee6074
KB
2168 if (ns->ms) {
2169 struct block_device *bd = bdget_disk(ns->disk, 0);
2170 if (!bd)
2171 return;
2172 if (blkdev_get(bd, FMODE_READ, NULL)) {
2173 bdput(bd);
2174 return;
2175 }
2176 blkdev_reread_part(bd);
2177 blkdev_put(bd, FMODE_READ);
2178 }
e1e5e564 2179 return;
a5768aa8
KB
2180 out_free_disk:
2181 kfree(disk);
2182 list_del(&ns->list);
b60503ba
MW
2183 out_free_queue:
2184 blk_cleanup_queue(ns->queue);
2185 out_free_ns:
2186 kfree(ns);
b60503ba
MW
2187}
2188
42f61420
KB
2189static void nvme_create_io_queues(struct nvme_dev *dev)
2190{
a4aea562 2191 unsigned i;
42f61420 2192
a4aea562 2193 for (i = dev->queue_count; i <= dev->max_qid; i++)
2b25d981 2194 if (!nvme_alloc_queue(dev, i, dev->q_depth))
42f61420
KB
2195 break;
2196
a4aea562
MB
2197 for (i = dev->online_queues; i <= dev->queue_count - 1; i++)
2198 if (nvme_create_queue(dev->queues[i], i))
42f61420
KB
2199 break;
2200}
2201
b3b06812 2202static int set_queue_count(struct nvme_dev *dev, int count)
b60503ba
MW
2203{
2204 int status;
2205 u32 result;
b3b06812 2206 u32 q_count = (count - 1) | ((count - 1) << 16);
b60503ba 2207
df348139 2208 status = nvme_set_features(dev, NVME_FEAT_NUM_QUEUES, q_count, 0,
bc5fc7e4 2209 &result);
27e8166c
MW
2210 if (status < 0)
2211 return status;
2212 if (status > 0) {
e75ec752 2213 dev_err(dev->dev, "Could not set queue count (%d)\n", status);
badc34d4 2214 return 0;
27e8166c 2215 }
b60503ba
MW
2216 return min(result & 0xffff, result >> 16) + 1;
2217}
2218
8ffaadf7
JD
2219static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
2220{
2221 u64 szu, size, offset;
2222 u32 cmbloc;
2223 resource_size_t bar_size;
2224 struct pci_dev *pdev = to_pci_dev(dev->dev);
2225 void __iomem *cmb;
2226 dma_addr_t dma_addr;
2227
2228 if (!use_cmb_sqes)
2229 return NULL;
2230
2231 dev->cmbsz = readl(&dev->bar->cmbsz);
2232 if (!(NVME_CMB_SZ(dev->cmbsz)))
2233 return NULL;
2234
2235 cmbloc = readl(&dev->bar->cmbloc);
2236
2237 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
2238 size = szu * NVME_CMB_SZ(dev->cmbsz);
2239 offset = szu * NVME_CMB_OFST(cmbloc);
2240 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
2241
2242 if (offset > bar_size)
2243 return NULL;
2244
2245 /*
2246 * Controllers may support a CMB size larger than their BAR,
2247 * for example, due to being behind a bridge. Reduce the CMB to
2248 * the reported size of the BAR
2249 */
2250 if (size > bar_size - offset)
2251 size = bar_size - offset;
2252
2253 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
2254 cmb = ioremap_wc(dma_addr, size);
2255 if (!cmb)
2256 return NULL;
2257
2258 dev->cmb_dma_addr = dma_addr;
2259 dev->cmb_size = size;
2260 return cmb;
2261}
2262
2263static inline void nvme_release_cmb(struct nvme_dev *dev)
2264{
2265 if (dev->cmb) {
2266 iounmap(dev->cmb);
2267 dev->cmb = NULL;
2268 }
2269}
2270
9d713c2b
KB
2271static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
2272{
b80d5ccc 2273 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
9d713c2b
KB
2274}
2275
8d85fce7 2276static int nvme_setup_io_queues(struct nvme_dev *dev)
b60503ba 2277{
a4aea562 2278 struct nvme_queue *adminq = dev->queues[0];
e75ec752 2279 struct pci_dev *pdev = to_pci_dev(dev->dev);
42f61420 2280 int result, i, vecs, nr_io_queues, size;
b60503ba 2281
42f61420 2282 nr_io_queues = num_possible_cpus();
b348b7d5 2283 result = set_queue_count(dev, nr_io_queues);
badc34d4 2284 if (result <= 0)
1b23484b 2285 return result;
b348b7d5
MW
2286 if (result < nr_io_queues)
2287 nr_io_queues = result;
b60503ba 2288
8ffaadf7
JD
2289 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
2290 result = nvme_cmb_qdepth(dev, nr_io_queues,
2291 sizeof(struct nvme_command));
2292 if (result > 0)
2293 dev->q_depth = result;
2294 else
2295 nvme_release_cmb(dev);
2296 }
2297
9d713c2b
KB
2298 size = db_bar_size(dev, nr_io_queues);
2299 if (size > 8192) {
f1938f6e 2300 iounmap(dev->bar);
9d713c2b
KB
2301 do {
2302 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
2303 if (dev->bar)
2304 break;
2305 if (!--nr_io_queues)
2306 return -ENOMEM;
2307 size = db_bar_size(dev, nr_io_queues);
2308 } while (1);
f1938f6e 2309 dev->dbs = ((void __iomem *)dev->bar) + 4096;
5a92e700 2310 adminq->q_db = dev->dbs;
f1938f6e
MW
2311 }
2312
9d713c2b 2313 /* Deregister the admin queue's interrupt */
3193f07b 2314 free_irq(dev->entry[0].vector, adminq);
9d713c2b 2315
e32efbfc
JA
2316 /*
2317 * If we enable msix early due to not intx, disable it again before
2318 * setting up the full range we need.
2319 */
2320 if (!pdev->irq)
2321 pci_disable_msix(pdev);
2322
be577fab 2323 for (i = 0; i < nr_io_queues; i++)
1b23484b 2324 dev->entry[i].entry = i;
be577fab
AG
2325 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
2326 if (vecs < 0) {
2327 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
2328 if (vecs < 0) {
2329 vecs = 1;
2330 } else {
2331 for (i = 0; i < vecs; i++)
2332 dev->entry[i].vector = i + pdev->irq;
fa08a396
RRG
2333 }
2334 }
2335
063a8096
MW
2336 /*
2337 * Should investigate if there's a performance win from allocating
2338 * more queues than interrupt vectors; it might allow the submission
2339 * path to scale better, even if the receive path is limited by the
2340 * number of interrupts.
2341 */
2342 nr_io_queues = vecs;
42f61420 2343 dev->max_qid = nr_io_queues;
063a8096 2344
3193f07b 2345 result = queue_request_irq(dev, adminq, adminq->irqname);
758dd7fd
JD
2346 if (result) {
2347 adminq->cq_vector = -1;
22404274 2348 goto free_queues;
758dd7fd 2349 }
1b23484b 2350
cd638946 2351 /* Free previously allocated queues that are no longer usable */
42f61420 2352 nvme_free_queues(dev, nr_io_queues + 1);
a4aea562 2353 nvme_create_io_queues(dev);
9ecdc946 2354
22404274 2355 return 0;
b60503ba 2356
22404274 2357 free_queues:
a1a5ef99 2358 nvme_free_queues(dev, 1);
22404274 2359 return result;
b60503ba
MW
2360}
2361
a5768aa8
KB
2362static void nvme_free_namespace(struct nvme_ns *ns)
2363{
2364 list_del(&ns->list);
2365
2366 spin_lock(&dev_list_lock);
2367 ns->disk->private_data = NULL;
2368 spin_unlock(&dev_list_lock);
2369
2370 put_disk(ns->disk);
2371 kfree(ns);
2372}
2373
2374static int ns_cmp(void *priv, struct list_head *a, struct list_head *b)
2375{
2376 struct nvme_ns *nsa = container_of(a, struct nvme_ns, list);
2377 struct nvme_ns *nsb = container_of(b, struct nvme_ns, list);
2378
2379 return nsa->ns_id - nsb->ns_id;
2380}
2381
2382static struct nvme_ns *nvme_find_ns(struct nvme_dev *dev, unsigned nsid)
2383{
2384 struct nvme_ns *ns;
2385
2386 list_for_each_entry(ns, &dev->namespaces, list) {
2387 if (ns->ns_id == nsid)
2388 return ns;
2389 if (ns->ns_id > nsid)
2390 break;
2391 }
2392 return NULL;
2393}
2394
2395static inline bool nvme_io_incapable(struct nvme_dev *dev)
2396{
2397 return (!dev->bar || readl(&dev->bar->csts) & NVME_CSTS_CFS ||
2398 dev->online_queues < 2);
2399}
2400
2401static void nvme_ns_remove(struct nvme_ns *ns)
2402{
2403 bool kill = nvme_io_incapable(ns->dev) && !blk_queue_dying(ns->queue);
2404
2405 if (kill)
2406 blk_set_queue_dying(ns->queue);
2407 if (ns->disk->flags & GENHD_FL_UP) {
2408 if (blk_get_integrity(ns->disk))
2409 blk_integrity_unregister(ns->disk);
2410 del_gendisk(ns->disk);
2411 }
2412 if (kill || !blk_queue_dying(ns->queue)) {
2413 blk_mq_abort_requeue_list(ns->queue);
2414 blk_cleanup_queue(ns->queue);
2415 }
2416}
2417
2418static void nvme_scan_namespaces(struct nvme_dev *dev, unsigned nn)
2419{
2420 struct nvme_ns *ns, *next;
2421 unsigned i;
2422
2423 for (i = 1; i <= nn; i++) {
2424 ns = nvme_find_ns(dev, i);
2425 if (ns) {
2426 if (revalidate_disk(ns->disk)) {
2427 nvme_ns_remove(ns);
2428 nvme_free_namespace(ns);
2429 }
2430 } else
2431 nvme_alloc_ns(dev, i);
2432 }
2433 list_for_each_entry_safe(ns, next, &dev->namespaces, list) {
2434 if (ns->ns_id > nn) {
2435 nvme_ns_remove(ns);
2436 nvme_free_namespace(ns);
2437 }
2438 }
2439 list_sort(NULL, &dev->namespaces, ns_cmp);
2440}
2441
2442static void nvme_dev_scan(struct work_struct *work)
2443{
2444 struct nvme_dev *dev = container_of(work, struct nvme_dev, scan_work);
2445 struct nvme_id_ctrl *ctrl;
2446
2447 if (!dev->tagset.tags)
2448 return;
2449 if (nvme_identify_ctrl(dev, &ctrl))
2450 return;
2451 nvme_scan_namespaces(dev, le32_to_cpup(&ctrl->nn));
2452 kfree(ctrl);
2453}
2454
422ef0c7
MW
2455/*
2456 * Return: error value if an error occurred setting up the queues or calling
2457 * Identify Device. 0 if these succeeded, even if adding some of the
2458 * namespaces failed. At the moment, these failures are silent. TBD which
2459 * failures should be reported.
2460 */
8d85fce7 2461static int nvme_dev_add(struct nvme_dev *dev)
b60503ba 2462{
e75ec752 2463 struct pci_dev *pdev = to_pci_dev(dev->dev);
c3bfe717 2464 int res;
51814232 2465 struct nvme_id_ctrl *ctrl;
159b67d7 2466 int shift = NVME_CAP_MPSMIN(readq(&dev->bar->cap)) + 12;
b60503ba 2467
d29ec824 2468 res = nvme_identify_ctrl(dev, &ctrl);
b60503ba 2469 if (res) {
e75ec752 2470 dev_err(dev->dev, "Identify Controller failed (%d)\n", res);
e1e5e564 2471 return -EIO;
b60503ba
MW
2472 }
2473
0e5e4f0e 2474 dev->oncs = le16_to_cpup(&ctrl->oncs);
c30341dc 2475 dev->abort_limit = ctrl->acl + 1;
a7d2ce28 2476 dev->vwc = ctrl->vwc;
51814232
MW
2477 memcpy(dev->serial, ctrl->sn, sizeof(ctrl->sn));
2478 memcpy(dev->model, ctrl->mn, sizeof(ctrl->mn));
2479 memcpy(dev->firmware_rev, ctrl->fr, sizeof(ctrl->fr));
159b67d7 2480 if (ctrl->mdts)
8fc23e03 2481 dev->max_hw_sectors = 1 << (ctrl->mdts + shift - 9);
68608c26 2482 if ((pdev->vendor == PCI_VENDOR_ID_INTEL) &&
a4aea562
MB
2483 (pdev->device == 0x0953) && ctrl->vs[3]) {
2484 unsigned int max_hw_sectors;
2485
159b67d7 2486 dev->stripe_size = 1 << (ctrl->vs[3] + shift);
a4aea562
MB
2487 max_hw_sectors = dev->stripe_size >> (shift - 9);
2488 if (dev->max_hw_sectors) {
2489 dev->max_hw_sectors = min(max_hw_sectors,
2490 dev->max_hw_sectors);
2491 } else
2492 dev->max_hw_sectors = max_hw_sectors;
2493 }
d29ec824 2494 kfree(ctrl);
a4aea562 2495
ffe7704d
KB
2496 if (!dev->tagset.tags) {
2497 dev->tagset.ops = &nvme_mq_ops;
2498 dev->tagset.nr_hw_queues = dev->online_queues - 1;
2499 dev->tagset.timeout = NVME_IO_TIMEOUT;
2500 dev->tagset.numa_node = dev_to_node(dev->dev);
2501 dev->tagset.queue_depth =
a4aea562 2502 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
ffe7704d
KB
2503 dev->tagset.cmd_size = nvme_cmd_size(dev);
2504 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2505 dev->tagset.driver_data = dev;
b60503ba 2506
ffe7704d
KB
2507 if (blk_mq_alloc_tag_set(&dev->tagset))
2508 return 0;
2509 }
a5768aa8 2510 schedule_work(&dev->scan_work);
e1e5e564 2511 return 0;
b60503ba
MW
2512}
2513
0877cb0d
KB
2514static int nvme_dev_map(struct nvme_dev *dev)
2515{
42f61420 2516 u64 cap;
0877cb0d 2517 int bars, result = -ENOMEM;
e75ec752 2518 struct pci_dev *pdev = to_pci_dev(dev->dev);
0877cb0d
KB
2519
2520 if (pci_enable_device_mem(pdev))
2521 return result;
2522
2523 dev->entry[0].vector = pdev->irq;
2524 pci_set_master(pdev);
2525 bars = pci_select_bars(pdev, IORESOURCE_MEM);
be7837e8
JA
2526 if (!bars)
2527 goto disable_pci;
2528
0877cb0d
KB
2529 if (pci_request_selected_regions(pdev, bars, "nvme"))
2530 goto disable_pci;
2531
e75ec752
CH
2532 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
2533 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
052d0efa 2534 goto disable;
0877cb0d 2535
0877cb0d
KB
2536 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
2537 if (!dev->bar)
2538 goto disable;
e32efbfc 2539
0e53d180
KB
2540 if (readl(&dev->bar->csts) == -1) {
2541 result = -ENODEV;
2542 goto unmap;
2543 }
e32efbfc
JA
2544
2545 /*
2546 * Some devices don't advertse INTx interrupts, pre-enable a single
2547 * MSIX vec for setup. We'll adjust this later.
2548 */
2549 if (!pdev->irq) {
2550 result = pci_enable_msix(pdev, dev->entry, 1);
2551 if (result < 0)
2552 goto unmap;
2553 }
2554
42f61420
KB
2555 cap = readq(&dev->bar->cap);
2556 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
2557 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
0877cb0d 2558 dev->dbs = ((void __iomem *)dev->bar) + 4096;
8ffaadf7
JD
2559 if (readl(&dev->bar->vs) >= NVME_VS(1, 2))
2560 dev->cmb = nvme_map_cmb(dev);
0877cb0d
KB
2561
2562 return 0;
2563
0e53d180
KB
2564 unmap:
2565 iounmap(dev->bar);
2566 dev->bar = NULL;
0877cb0d
KB
2567 disable:
2568 pci_release_regions(pdev);
2569 disable_pci:
2570 pci_disable_device(pdev);
2571 return result;
2572}
2573
2574static void nvme_dev_unmap(struct nvme_dev *dev)
2575{
e75ec752
CH
2576 struct pci_dev *pdev = to_pci_dev(dev->dev);
2577
2578 if (pdev->msi_enabled)
2579 pci_disable_msi(pdev);
2580 else if (pdev->msix_enabled)
2581 pci_disable_msix(pdev);
0877cb0d
KB
2582
2583 if (dev->bar) {
2584 iounmap(dev->bar);
2585 dev->bar = NULL;
e75ec752 2586 pci_release_regions(pdev);
0877cb0d
KB
2587 }
2588
e75ec752
CH
2589 if (pci_is_enabled(pdev))
2590 pci_disable_device(pdev);
0877cb0d
KB
2591}
2592
4d115420
KB
2593struct nvme_delq_ctx {
2594 struct task_struct *waiter;
2595 struct kthread_worker *worker;
2596 atomic_t refcount;
2597};
2598
2599static void nvme_wait_dq(struct nvme_delq_ctx *dq, struct nvme_dev *dev)
2600{
2601 dq->waiter = current;
2602 mb();
2603
2604 for (;;) {
2605 set_current_state(TASK_KILLABLE);
2606 if (!atomic_read(&dq->refcount))
2607 break;
2608 if (!schedule_timeout(ADMIN_TIMEOUT) ||
2609 fatal_signal_pending(current)) {
0fb59cbc
KB
2610 /*
2611 * Disable the controller first since we can't trust it
2612 * at this point, but leave the admin queue enabled
2613 * until all queue deletion requests are flushed.
2614 * FIXME: This may take a while if there are more h/w
2615 * queues than admin tags.
2616 */
4d115420 2617 set_current_state(TASK_RUNNING);
4d115420 2618 nvme_disable_ctrl(dev, readq(&dev->bar->cap));
0fb59cbc 2619 nvme_clear_queue(dev->queues[0]);
4d115420 2620 flush_kthread_worker(dq->worker);
0fb59cbc 2621 nvme_disable_queue(dev, 0);
4d115420
KB
2622 return;
2623 }
2624 }
2625 set_current_state(TASK_RUNNING);
2626}
2627
2628static void nvme_put_dq(struct nvme_delq_ctx *dq)
2629{
2630 atomic_dec(&dq->refcount);
2631 if (dq->waiter)
2632 wake_up_process(dq->waiter);
2633}
2634
2635static struct nvme_delq_ctx *nvme_get_dq(struct nvme_delq_ctx *dq)
2636{
2637 atomic_inc(&dq->refcount);
2638 return dq;
2639}
2640
2641static void nvme_del_queue_end(struct nvme_queue *nvmeq)
2642{
2643 struct nvme_delq_ctx *dq = nvmeq->cmdinfo.ctx;
4d115420
KB
2644 nvme_put_dq(dq);
2645}
2646
2647static int adapter_async_del_queue(struct nvme_queue *nvmeq, u8 opcode,
2648 kthread_work_func_t fn)
2649{
2650 struct nvme_command c;
2651
2652 memset(&c, 0, sizeof(c));
2653 c.delete_queue.opcode = opcode;
2654 c.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2655
2656 init_kthread_work(&nvmeq->cmdinfo.work, fn);
a4aea562
MB
2657 return nvme_submit_admin_async_cmd(nvmeq->dev, &c, &nvmeq->cmdinfo,
2658 ADMIN_TIMEOUT);
4d115420
KB
2659}
2660
2661static void nvme_del_cq_work_handler(struct kthread_work *work)
2662{
2663 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2664 cmdinfo.work);
2665 nvme_del_queue_end(nvmeq);
2666}
2667
2668static int nvme_delete_cq(struct nvme_queue *nvmeq)
2669{
2670 return adapter_async_del_queue(nvmeq, nvme_admin_delete_cq,
2671 nvme_del_cq_work_handler);
2672}
2673
2674static void nvme_del_sq_work_handler(struct kthread_work *work)
2675{
2676 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2677 cmdinfo.work);
2678 int status = nvmeq->cmdinfo.status;
2679
2680 if (!status)
2681 status = nvme_delete_cq(nvmeq);
2682 if (status)
2683 nvme_del_queue_end(nvmeq);
2684}
2685
2686static int nvme_delete_sq(struct nvme_queue *nvmeq)
2687{
2688 return adapter_async_del_queue(nvmeq, nvme_admin_delete_sq,
2689 nvme_del_sq_work_handler);
2690}
2691
2692static void nvme_del_queue_start(struct kthread_work *work)
2693{
2694 struct nvme_queue *nvmeq = container_of(work, struct nvme_queue,
2695 cmdinfo.work);
4d115420
KB
2696 if (nvme_delete_sq(nvmeq))
2697 nvme_del_queue_end(nvmeq);
2698}
2699
2700static void nvme_disable_io_queues(struct nvme_dev *dev)
2701{
2702 int i;
2703 DEFINE_KTHREAD_WORKER_ONSTACK(worker);
2704 struct nvme_delq_ctx dq;
2705 struct task_struct *kworker_task = kthread_run(kthread_worker_fn,
2706 &worker, "nvme%d", dev->instance);
2707
2708 if (IS_ERR(kworker_task)) {
e75ec752 2709 dev_err(dev->dev,
4d115420
KB
2710 "Failed to create queue del task\n");
2711 for (i = dev->queue_count - 1; i > 0; i--)
2712 nvme_disable_queue(dev, i);
2713 return;
2714 }
2715
2716 dq.waiter = NULL;
2717 atomic_set(&dq.refcount, 0);
2718 dq.worker = &worker;
2719 for (i = dev->queue_count - 1; i > 0; i--) {
a4aea562 2720 struct nvme_queue *nvmeq = dev->queues[i];
4d115420
KB
2721
2722 if (nvme_suspend_queue(nvmeq))
2723 continue;
2724 nvmeq->cmdinfo.ctx = nvme_get_dq(&dq);
2725 nvmeq->cmdinfo.worker = dq.worker;
2726 init_kthread_work(&nvmeq->cmdinfo.work, nvme_del_queue_start);
2727 queue_kthread_work(dq.worker, &nvmeq->cmdinfo.work);
2728 }
2729 nvme_wait_dq(&dq, dev);
2730 kthread_stop(kworker_task);
2731}
2732
b9afca3e
DM
2733/*
2734* Remove the node from the device list and check
2735* for whether or not we need to stop the nvme_thread.
2736*/
2737static void nvme_dev_list_remove(struct nvme_dev *dev)
2738{
2739 struct task_struct *tmp = NULL;
2740
2741 spin_lock(&dev_list_lock);
2742 list_del_init(&dev->node);
2743 if (list_empty(&dev_list) && !IS_ERR_OR_NULL(nvme_thread)) {
2744 tmp = nvme_thread;
2745 nvme_thread = NULL;
2746 }
2747 spin_unlock(&dev_list_lock);
2748
2749 if (tmp)
2750 kthread_stop(tmp);
2751}
2752
c9d3bf88
KB
2753static void nvme_freeze_queues(struct nvme_dev *dev)
2754{
2755 struct nvme_ns *ns;
2756
2757 list_for_each_entry(ns, &dev->namespaces, list) {
2758 blk_mq_freeze_queue_start(ns->queue);
2759
cddcd72b 2760 spin_lock_irq(ns->queue->queue_lock);
c9d3bf88 2761 queue_flag_set(QUEUE_FLAG_STOPPED, ns->queue);
cddcd72b 2762 spin_unlock_irq(ns->queue->queue_lock);
c9d3bf88
KB
2763
2764 blk_mq_cancel_requeue_work(ns->queue);
2765 blk_mq_stop_hw_queues(ns->queue);
2766 }
2767}
2768
2769static void nvme_unfreeze_queues(struct nvme_dev *dev)
2770{
2771 struct nvme_ns *ns;
2772
2773 list_for_each_entry(ns, &dev->namespaces, list) {
2774 queue_flag_clear_unlocked(QUEUE_FLAG_STOPPED, ns->queue);
2775 blk_mq_unfreeze_queue(ns->queue);
2776 blk_mq_start_stopped_hw_queues(ns->queue, true);
2777 blk_mq_kick_requeue_list(ns->queue);
2778 }
2779}
2780
f0b50732 2781static void nvme_dev_shutdown(struct nvme_dev *dev)
b60503ba 2782{
22404274 2783 int i;
7c1b2450 2784 u32 csts = -1;
22404274 2785
b9afca3e 2786 nvme_dev_list_remove(dev);
1fa6aead 2787
c9d3bf88
KB
2788 if (dev->bar) {
2789 nvme_freeze_queues(dev);
7c1b2450 2790 csts = readl(&dev->bar->csts);
c9d3bf88 2791 }
7c1b2450 2792 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
4d115420 2793 for (i = dev->queue_count - 1; i >= 0; i--) {
a4aea562 2794 struct nvme_queue *nvmeq = dev->queues[i];
4d115420 2795 nvme_suspend_queue(nvmeq);
4d115420
KB
2796 }
2797 } else {
2798 nvme_disable_io_queues(dev);
1894d8f1 2799 nvme_shutdown_ctrl(dev);
4d115420
KB
2800 nvme_disable_queue(dev, 0);
2801 }
f0b50732 2802 nvme_dev_unmap(dev);
07836e65
KB
2803
2804 for (i = dev->queue_count - 1; i >= 0; i--)
2805 nvme_clear_queue(dev->queues[i]);
f0b50732
KB
2806}
2807
2808static void nvme_dev_remove(struct nvme_dev *dev)
2809{
9ac27090 2810 struct nvme_ns *ns;
f0b50732 2811
a5768aa8
KB
2812 list_for_each_entry(ns, &dev->namespaces, list)
2813 nvme_ns_remove(ns);
b60503ba
MW
2814}
2815
091b6092
MW
2816static int nvme_setup_prp_pools(struct nvme_dev *dev)
2817{
e75ec752 2818 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
091b6092
MW
2819 PAGE_SIZE, PAGE_SIZE, 0);
2820 if (!dev->prp_page_pool)
2821 return -ENOMEM;
2822
99802a7a 2823 /* Optimisation for I/Os between 4k and 128k */
e75ec752 2824 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
99802a7a
MW
2825 256, 256, 0);
2826 if (!dev->prp_small_pool) {
2827 dma_pool_destroy(dev->prp_page_pool);
2828 return -ENOMEM;
2829 }
091b6092
MW
2830 return 0;
2831}
2832
2833static void nvme_release_prp_pools(struct nvme_dev *dev)
2834{
2835 dma_pool_destroy(dev->prp_page_pool);
99802a7a 2836 dma_pool_destroy(dev->prp_small_pool);
091b6092
MW
2837}
2838
cd58ad7d
QSA
2839static DEFINE_IDA(nvme_instance_ida);
2840
2841static int nvme_set_instance(struct nvme_dev *dev)
b60503ba 2842{
cd58ad7d
QSA
2843 int instance, error;
2844
2845 do {
2846 if (!ida_pre_get(&nvme_instance_ida, GFP_KERNEL))
2847 return -ENODEV;
2848
2849 spin_lock(&dev_list_lock);
2850 error = ida_get_new(&nvme_instance_ida, &instance);
2851 spin_unlock(&dev_list_lock);
2852 } while (error == -EAGAIN);
2853
2854 if (error)
2855 return -ENODEV;
2856
2857 dev->instance = instance;
2858 return 0;
b60503ba
MW
2859}
2860
2861static void nvme_release_instance(struct nvme_dev *dev)
2862{
cd58ad7d
QSA
2863 spin_lock(&dev_list_lock);
2864 ida_remove(&nvme_instance_ida, dev->instance);
2865 spin_unlock(&dev_list_lock);
b60503ba
MW
2866}
2867
9ac27090
KB
2868static void nvme_free_namespaces(struct nvme_dev *dev)
2869{
2870 struct nvme_ns *ns, *next;
2871
a5768aa8
KB
2872 list_for_each_entry_safe(ns, next, &dev->namespaces, list)
2873 nvme_free_namespace(ns);
9ac27090
KB
2874}
2875
5e82e952
KB
2876static void nvme_free_dev(struct kref *kref)
2877{
2878 struct nvme_dev *dev = container_of(kref, struct nvme_dev, kref);
9ac27090 2879
e75ec752 2880 put_device(dev->dev);
b3fffdef 2881 put_device(dev->device);
9ac27090 2882 nvme_free_namespaces(dev);
285dffc9 2883 nvme_release_instance(dev);
4af0e21c
KB
2884 if (dev->tagset.tags)
2885 blk_mq_free_tag_set(&dev->tagset);
2886 if (dev->admin_q)
2887 blk_put_queue(dev->admin_q);
5e82e952
KB
2888 kfree(dev->queues);
2889 kfree(dev->entry);
2890 kfree(dev);
2891}
2892
2893static int nvme_dev_open(struct inode *inode, struct file *f)
2894{
b3fffdef
KB
2895 struct nvme_dev *dev;
2896 int instance = iminor(inode);
2897 int ret = -ENODEV;
2898
2899 spin_lock(&dev_list_lock);
2900 list_for_each_entry(dev, &dev_list, node) {
2901 if (dev->instance == instance) {
2e1d8448
KB
2902 if (!dev->admin_q) {
2903 ret = -EWOULDBLOCK;
2904 break;
2905 }
b3fffdef
KB
2906 if (!kref_get_unless_zero(&dev->kref))
2907 break;
2908 f->private_data = dev;
2909 ret = 0;
2910 break;
2911 }
2912 }
2913 spin_unlock(&dev_list_lock);
2914
2915 return ret;
5e82e952
KB
2916}
2917
2918static int nvme_dev_release(struct inode *inode, struct file *f)
2919{
2920 struct nvme_dev *dev = f->private_data;
2921 kref_put(&dev->kref, nvme_free_dev);
2922 return 0;
2923}
2924
2925static long nvme_dev_ioctl(struct file *f, unsigned int cmd, unsigned long arg)
2926{
2927 struct nvme_dev *dev = f->private_data;
a4aea562
MB
2928 struct nvme_ns *ns;
2929
5e82e952
KB
2930 switch (cmd) {
2931 case NVME_IOCTL_ADMIN_CMD:
a4aea562 2932 return nvme_user_cmd(dev, NULL, (void __user *)arg);
7963e521 2933 case NVME_IOCTL_IO_CMD:
a4aea562
MB
2934 if (list_empty(&dev->namespaces))
2935 return -ENOTTY;
2936 ns = list_first_entry(&dev->namespaces, struct nvme_ns, list);
2937 return nvme_user_cmd(dev, ns, (void __user *)arg);
4cc06521
KB
2938 case NVME_IOCTL_RESET:
2939 dev_warn(dev->dev, "resetting controller\n");
2940 return nvme_reset(dev);
81f03fed
JD
2941 case NVME_IOCTL_SUBSYS_RESET:
2942 return nvme_subsys_reset(dev);
5e82e952
KB
2943 default:
2944 return -ENOTTY;
2945 }
2946}
2947
2948static const struct file_operations nvme_dev_fops = {
2949 .owner = THIS_MODULE,
2950 .open = nvme_dev_open,
2951 .release = nvme_dev_release,
2952 .unlocked_ioctl = nvme_dev_ioctl,
2953 .compat_ioctl = nvme_dev_ioctl,
2954};
2955
a4aea562
MB
2956static void nvme_set_irq_hints(struct nvme_dev *dev)
2957{
2958 struct nvme_queue *nvmeq;
2959 int i;
2960
2961 for (i = 0; i < dev->online_queues; i++) {
2962 nvmeq = dev->queues[i];
2963
42483228 2964 if (!nvmeq->tags || !(*nvmeq->tags))
a4aea562
MB
2965 continue;
2966
2967 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
42483228 2968 blk_mq_tags_cpumask(*nvmeq->tags));
a4aea562
MB
2969 }
2970}
2971
f0b50732
KB
2972static int nvme_dev_start(struct nvme_dev *dev)
2973{
2974 int result;
b9afca3e 2975 bool start_thread = false;
f0b50732
KB
2976
2977 result = nvme_dev_map(dev);
2978 if (result)
2979 return result;
2980
2981 result = nvme_configure_admin_queue(dev);
2982 if (result)
2983 goto unmap;
2984
2985 spin_lock(&dev_list_lock);
b9afca3e
DM
2986 if (list_empty(&dev_list) && IS_ERR_OR_NULL(nvme_thread)) {
2987 start_thread = true;
2988 nvme_thread = NULL;
2989 }
f0b50732
KB
2990 list_add(&dev->node, &dev_list);
2991 spin_unlock(&dev_list_lock);
2992
b9afca3e
DM
2993 if (start_thread) {
2994 nvme_thread = kthread_run(nvme_kthread, NULL, "nvme");
387caa5a 2995 wake_up_all(&nvme_kthread_wait);
b9afca3e
DM
2996 } else
2997 wait_event_killable(nvme_kthread_wait, nvme_thread);
2998
2999 if (IS_ERR_OR_NULL(nvme_thread)) {
3000 result = nvme_thread ? PTR_ERR(nvme_thread) : -EINTR;
3001 goto disable;
3002 }
a4aea562
MB
3003
3004 nvme_init_queue(dev->queues[0], 0);
0fb59cbc
KB
3005 result = nvme_alloc_admin_tags(dev);
3006 if (result)
3007 goto disable;
b9afca3e 3008
f0b50732 3009 result = nvme_setup_io_queues(dev);
badc34d4 3010 if (result)
0fb59cbc 3011 goto free_tags;
f0b50732 3012
a4aea562
MB
3013 nvme_set_irq_hints(dev);
3014
1efccc9d 3015 dev->event_limit = 1;
d82e8bfd 3016 return result;
f0b50732 3017
0fb59cbc
KB
3018 free_tags:
3019 nvme_dev_remove_admin(dev);
4af0e21c
KB
3020 blk_put_queue(dev->admin_q);
3021 dev->admin_q = NULL;
3022 dev->queues[0]->tags = NULL;
f0b50732 3023 disable:
a1a5ef99 3024 nvme_disable_queue(dev, 0);
b9afca3e 3025 nvme_dev_list_remove(dev);
f0b50732
KB
3026 unmap:
3027 nvme_dev_unmap(dev);
3028 return result;
3029}
3030
9a6b9458
KB
3031static int nvme_remove_dead_ctrl(void *arg)
3032{
3033 struct nvme_dev *dev = (struct nvme_dev *)arg;
e75ec752 3034 struct pci_dev *pdev = to_pci_dev(dev->dev);
9a6b9458
KB
3035
3036 if (pci_get_drvdata(pdev))
c81f4975 3037 pci_stop_and_remove_bus_device_locked(pdev);
9a6b9458
KB
3038 kref_put(&dev->kref, nvme_free_dev);
3039 return 0;
3040}
3041
3042static void nvme_remove_disks(struct work_struct *ws)
3043{
9a6b9458
KB
3044 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
3045
5a92e700 3046 nvme_free_queues(dev, 1);
302c6727 3047 nvme_dev_remove(dev);
9a6b9458
KB
3048}
3049
3050static int nvme_dev_resume(struct nvme_dev *dev)
3051{
3052 int ret;
3053
3054 ret = nvme_dev_start(dev);
badc34d4 3055 if (ret)
9a6b9458 3056 return ret;
badc34d4 3057 if (dev->online_queues < 2) {
9a6b9458 3058 spin_lock(&dev_list_lock);
9ca97374 3059 dev->reset_workfn = nvme_remove_disks;
9a6b9458
KB
3060 queue_work(nvme_workq, &dev->reset_work);
3061 spin_unlock(&dev_list_lock);
c9d3bf88
KB
3062 } else {
3063 nvme_unfreeze_queues(dev);
ffe7704d 3064 nvme_dev_add(dev);
c9d3bf88 3065 nvme_set_irq_hints(dev);
9a6b9458
KB
3066 }
3067 return 0;
3068}
3069
de3eff2b
KB
3070static void nvme_dead_ctrl(struct nvme_dev *dev)
3071{
3072 dev_warn(dev->dev, "Device failed to resume\n");
3073 kref_get(&dev->kref);
3074 if (IS_ERR(kthread_run(nvme_remove_dead_ctrl, dev, "nvme%d",
3075 dev->instance))) {
3076 dev_err(dev->dev,
3077 "Failed to start controller remove task\n");
3078 kref_put(&dev->kref, nvme_free_dev);
3079 }
3080}
3081
9a6b9458
KB
3082static void nvme_dev_reset(struct nvme_dev *dev)
3083{
ffe7704d
KB
3084 bool in_probe = work_busy(&dev->probe_work);
3085
9a6b9458 3086 nvme_dev_shutdown(dev);
ffe7704d
KB
3087
3088 /* Synchronize with device probe so that work will see failure status
3089 * and exit gracefully without trying to schedule another reset */
3090 flush_work(&dev->probe_work);
3091
3092 /* Fail this device if reset occured during probe to avoid
3093 * infinite initialization loops. */
3094 if (in_probe) {
de3eff2b 3095 nvme_dead_ctrl(dev);
ffe7704d 3096 return;
9a6b9458 3097 }
ffe7704d
KB
3098 /* Schedule device resume asynchronously so the reset work is available
3099 * to cleanup errors that may occur during reinitialization */
3100 schedule_work(&dev->probe_work);
9a6b9458
KB
3101}
3102
3103static void nvme_reset_failed_dev(struct work_struct *ws)
3104{
3105 struct nvme_dev *dev = container_of(ws, struct nvme_dev, reset_work);
3106 nvme_dev_reset(dev);
3107}
3108
9ca97374
TH
3109static void nvme_reset_workfn(struct work_struct *work)
3110{
3111 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
3112 dev->reset_workfn(work);
3113}
3114
4cc06521
KB
3115static int nvme_reset(struct nvme_dev *dev)
3116{
3117 int ret = -EBUSY;
3118
3119 if (!dev->admin_q || blk_queue_dying(dev->admin_q))
3120 return -ENODEV;
3121
3122 spin_lock(&dev_list_lock);
3123 if (!work_pending(&dev->reset_work)) {
3124 dev->reset_workfn = nvme_reset_failed_dev;
3125 queue_work(nvme_workq, &dev->reset_work);
3126 ret = 0;
3127 }
3128 spin_unlock(&dev_list_lock);
3129
3130 if (!ret) {
3131 flush_work(&dev->reset_work);
ffe7704d 3132 flush_work(&dev->probe_work);
4cc06521
KB
3133 return 0;
3134 }
3135
3136 return ret;
3137}
3138
3139static ssize_t nvme_sysfs_reset(struct device *dev,
3140 struct device_attribute *attr, const char *buf,
3141 size_t count)
3142{
3143 struct nvme_dev *ndev = dev_get_drvdata(dev);
3144 int ret;
3145
3146 ret = nvme_reset(ndev);
3147 if (ret < 0)
3148 return ret;
3149
3150 return count;
3151}
3152static DEVICE_ATTR(reset_controller, S_IWUSR, NULL, nvme_sysfs_reset);
3153
2e1d8448 3154static void nvme_async_probe(struct work_struct *work);
8d85fce7 3155static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
b60503ba 3156{
a4aea562 3157 int node, result = -ENOMEM;
b60503ba
MW
3158 struct nvme_dev *dev;
3159
a4aea562
MB
3160 node = dev_to_node(&pdev->dev);
3161 if (node == NUMA_NO_NODE)
3162 set_dev_node(&pdev->dev, 0);
3163
3164 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
b60503ba
MW
3165 if (!dev)
3166 return -ENOMEM;
a4aea562
MB
3167 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
3168 GFP_KERNEL, node);
b60503ba
MW
3169 if (!dev->entry)
3170 goto free;
a4aea562
MB
3171 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
3172 GFP_KERNEL, node);
b60503ba
MW
3173 if (!dev->queues)
3174 goto free;
3175
3176 INIT_LIST_HEAD(&dev->namespaces);
9ca97374
TH
3177 dev->reset_workfn = nvme_reset_failed_dev;
3178 INIT_WORK(&dev->reset_work, nvme_reset_workfn);
e75ec752 3179 dev->dev = get_device(&pdev->dev);
9a6b9458 3180 pci_set_drvdata(pdev, dev);
cd58ad7d
QSA
3181 result = nvme_set_instance(dev);
3182 if (result)
a96d4f5c 3183 goto put_pci;
b60503ba 3184
091b6092
MW
3185 result = nvme_setup_prp_pools(dev);
3186 if (result)
0877cb0d 3187 goto release;
091b6092 3188
fb35e914 3189 kref_init(&dev->kref);
b3fffdef
KB
3190 dev->device = device_create(nvme_class, &pdev->dev,
3191 MKDEV(nvme_char_major, dev->instance),
3192 dev, "nvme%d", dev->instance);
3193 if (IS_ERR(dev->device)) {
3194 result = PTR_ERR(dev->device);
2e1d8448 3195 goto release_pools;
b3fffdef
KB
3196 }
3197 get_device(dev->device);
4cc06521
KB
3198 dev_set_drvdata(dev->device, dev);
3199
3200 result = device_create_file(dev->device, &dev_attr_reset_controller);
3201 if (result)
3202 goto put_dev;
740216fc 3203
e6e96d73 3204 INIT_LIST_HEAD(&dev->node);
a5768aa8 3205 INIT_WORK(&dev->scan_work, nvme_dev_scan);
2e1d8448
KB
3206 INIT_WORK(&dev->probe_work, nvme_async_probe);
3207 schedule_work(&dev->probe_work);
b60503ba
MW
3208 return 0;
3209
4cc06521
KB
3210 put_dev:
3211 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->instance));
3212 put_device(dev->device);
0877cb0d 3213 release_pools:
091b6092 3214 nvme_release_prp_pools(dev);
0877cb0d
KB
3215 release:
3216 nvme_release_instance(dev);
a96d4f5c 3217 put_pci:
e75ec752 3218 put_device(dev->dev);
b60503ba
MW
3219 free:
3220 kfree(dev->queues);
3221 kfree(dev->entry);
3222 kfree(dev);
3223 return result;
3224}
3225
2e1d8448
KB
3226static void nvme_async_probe(struct work_struct *work)
3227{
3228 struct nvme_dev *dev = container_of(work, struct nvme_dev, probe_work);
2e1d8448 3229
de3eff2b
KB
3230 if (nvme_dev_resume(dev) && !work_busy(&dev->reset_work))
3231 nvme_dead_ctrl(dev);
2e1d8448
KB
3232}
3233
f0d54a54
KB
3234static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
3235{
a6739479 3236 struct nvme_dev *dev = pci_get_drvdata(pdev);
f0d54a54 3237
a6739479
KB
3238 if (prepare)
3239 nvme_dev_shutdown(dev);
3240 else
3241 nvme_dev_resume(dev);
f0d54a54
KB
3242}
3243
09ece142
KB
3244static void nvme_shutdown(struct pci_dev *pdev)
3245{
3246 struct nvme_dev *dev = pci_get_drvdata(pdev);
3247 nvme_dev_shutdown(dev);
3248}
3249
8d85fce7 3250static void nvme_remove(struct pci_dev *pdev)
b60503ba
MW
3251{
3252 struct nvme_dev *dev = pci_get_drvdata(pdev);
9a6b9458
KB
3253
3254 spin_lock(&dev_list_lock);
3255 list_del_init(&dev->node);
3256 spin_unlock(&dev_list_lock);
3257
3258 pci_set_drvdata(pdev, NULL);
2e1d8448 3259 flush_work(&dev->probe_work);
9a6b9458 3260 flush_work(&dev->reset_work);
a5768aa8 3261 flush_work(&dev->scan_work);
4cc06521 3262 device_remove_file(dev->device, &dev_attr_reset_controller);
c9d3bf88 3263 nvme_dev_remove(dev);
3399a3f7 3264 nvme_dev_shutdown(dev);
a4aea562 3265 nvme_dev_remove_admin(dev);
b3fffdef 3266 device_destroy(nvme_class, MKDEV(nvme_char_major, dev->instance));
a1a5ef99 3267 nvme_free_queues(dev, 0);
8ffaadf7 3268 nvme_release_cmb(dev);
9a6b9458 3269 nvme_release_prp_pools(dev);
5e82e952 3270 kref_put(&dev->kref, nvme_free_dev);
b60503ba
MW
3271}
3272
3273/* These functions are yet to be implemented */
3274#define nvme_error_detected NULL
3275#define nvme_dump_registers NULL
3276#define nvme_link_reset NULL
3277#define nvme_slot_reset NULL
3278#define nvme_error_resume NULL
cd638946 3279
671a6018 3280#ifdef CONFIG_PM_SLEEP
cd638946
KB
3281static int nvme_suspend(struct device *dev)
3282{
3283 struct pci_dev *pdev = to_pci_dev(dev);
3284 struct nvme_dev *ndev = pci_get_drvdata(pdev);
3285
3286 nvme_dev_shutdown(ndev);
3287 return 0;
3288}
3289
3290static int nvme_resume(struct device *dev)
3291{
3292 struct pci_dev *pdev = to_pci_dev(dev);
3293 struct nvme_dev *ndev = pci_get_drvdata(pdev);
cd638946 3294
9a6b9458 3295 if (nvme_dev_resume(ndev) && !work_busy(&ndev->reset_work)) {
9ca97374 3296 ndev->reset_workfn = nvme_reset_failed_dev;
9a6b9458
KB
3297 queue_work(nvme_workq, &ndev->reset_work);
3298 }
3299 return 0;
cd638946 3300}
671a6018 3301#endif
cd638946
KB
3302
3303static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
b60503ba 3304
1d352035 3305static const struct pci_error_handlers nvme_err_handler = {
b60503ba
MW
3306 .error_detected = nvme_error_detected,
3307 .mmio_enabled = nvme_dump_registers,
3308 .link_reset = nvme_link_reset,
3309 .slot_reset = nvme_slot_reset,
3310 .resume = nvme_error_resume,
f0d54a54 3311 .reset_notify = nvme_reset_notify,
b60503ba
MW
3312};
3313
3314/* Move to pci_ids.h later */
3315#define PCI_CLASS_STORAGE_EXPRESS 0x010802
3316
6eb0d698 3317static const struct pci_device_id nvme_id_table[] = {
b60503ba
MW
3318 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3319 { 0, }
3320};
3321MODULE_DEVICE_TABLE(pci, nvme_id_table);
3322
3323static struct pci_driver nvme_driver = {
3324 .name = "nvme",
3325 .id_table = nvme_id_table,
3326 .probe = nvme_probe,
8d85fce7 3327 .remove = nvme_remove,
09ece142 3328 .shutdown = nvme_shutdown,
cd638946
KB
3329 .driver = {
3330 .pm = &nvme_dev_pm_ops,
3331 },
b60503ba
MW
3332 .err_handler = &nvme_err_handler,
3333};
3334
3335static int __init nvme_init(void)
3336{
0ac13140 3337 int result;
1fa6aead 3338
b9afca3e 3339 init_waitqueue_head(&nvme_kthread_wait);
b60503ba 3340
9a6b9458
KB
3341 nvme_workq = create_singlethread_workqueue("nvme");
3342 if (!nvme_workq)
b9afca3e 3343 return -ENOMEM;
9a6b9458 3344
5c42ea16
KB
3345 result = register_blkdev(nvme_major, "nvme");
3346 if (result < 0)
9a6b9458 3347 goto kill_workq;
5c42ea16 3348 else if (result > 0)
0ac13140 3349 nvme_major = result;
b60503ba 3350
b3fffdef
KB
3351 result = __register_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme",
3352 &nvme_dev_fops);
3353 if (result < 0)
3354 goto unregister_blkdev;
3355 else if (result > 0)
3356 nvme_char_major = result;
3357
3358 nvme_class = class_create(THIS_MODULE, "nvme");
c727040b
AK
3359 if (IS_ERR(nvme_class)) {
3360 result = PTR_ERR(nvme_class);
b3fffdef 3361 goto unregister_chrdev;
c727040b 3362 }
b3fffdef 3363
f3db22fe
KB
3364 result = pci_register_driver(&nvme_driver);
3365 if (result)
b3fffdef 3366 goto destroy_class;
1fa6aead 3367 return 0;
b60503ba 3368
b3fffdef
KB
3369 destroy_class:
3370 class_destroy(nvme_class);
3371 unregister_chrdev:
3372 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
1fa6aead 3373 unregister_blkdev:
b60503ba 3374 unregister_blkdev(nvme_major, "nvme");
9a6b9458
KB
3375 kill_workq:
3376 destroy_workqueue(nvme_workq);
b60503ba
MW
3377 return result;
3378}
3379
3380static void __exit nvme_exit(void)
3381{
3382 pci_unregister_driver(&nvme_driver);
3383 unregister_blkdev(nvme_major, "nvme");
9a6b9458 3384 destroy_workqueue(nvme_workq);
b3fffdef
KB
3385 class_destroy(nvme_class);
3386 __unregister_chrdev(nvme_char_major, 0, NVME_MINORS, "nvme");
b9afca3e 3387 BUG_ON(nvme_thread && !IS_ERR(nvme_thread));
21bd78bc 3388 _nvme_check_size();
b60503ba
MW
3389}
3390
3391MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3392MODULE_LICENSE("GPL");
c78b4713 3393MODULE_VERSION("1.0");
b60503ba
MW
3394module_init(nvme_init);
3395module_exit(nvme_exit);