arm64: Handle erratum 1418040 as a superset of erratum 1188873
[linux-2.6-block.git] / arch / arm64 / Kconfig
CommitLineData
8c2c3df3
CM
1config ARM64
2 def_bool y
b6197b93 3 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 4 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 5 select ACPI_GTDT if ACPI
c6bb8f89 6 select ACPI_IORT if ACPI
6933de0c 7 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
52146173 8 select ACPI_MCFG if (ACPI && PCI)
888125a7 9 select ACPI_SPCR_TABLE if ACPI
0ce82232 10 select ACPI_PPTT if ACPI
1d8f51d4 11 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 12 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 13 select ARCH_HAS_DEVMEM_IS_ALLOWED
886643b7
CH
14 select ARCH_HAS_DMA_COHERENT_TO_PFN
15 select ARCH_HAS_DMA_MMAP_PGPROT
13bf5ced 16 select ARCH_HAS_DMA_PREP_COHERENT
38b04a74 17 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 18 select ARCH_HAS_ELF_RANDOMIZE
e75bef2a 19 select ARCH_HAS_FAST_MULTIPLIER
6974f0c4 20 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 21 select ARCH_HAS_GCOV_PROFILE_ALL
4eb0716e 22 select ARCH_HAS_GIGANTIC_PAGE
5e4c7549 23 select ARCH_HAS_KCOV
d8ae8a37 24 select ARCH_HAS_KEEPINITRD
f1e3a12b 25 select ARCH_HAS_MEMBARRIER_SYNC_CORE
3010a5ea 26 select ARCH_HAS_PTE_SPECIAL
347cb6af 27 select ARCH_HAS_SETUP_DMA_OPS
d2852a22 28 select ARCH_HAS_SET_MEMORY
ad21fc4f
LA
29 select ARCH_HAS_STRICT_KERNEL_RWX
30 select ARCH_HAS_STRICT_MODULE_RWX
886643b7
CH
31 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
32 select ARCH_HAS_SYNC_DMA_FOR_CPU
4378a7d4 33 select ARCH_HAS_SYSCALL_WRAPPER
dc2acded 34 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
1f85008e 35 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 36 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
37 select ARCH_INLINE_READ_LOCK if !PREEMPT
38 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
39 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
40 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
41 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
42 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
43 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
45 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
46 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
47 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
49 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
50 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
51 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
5d168964
WD
53 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
54 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
55 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
56 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
57 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
59 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
60 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
61 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
350e88ba 63 select ARCH_KEEP_MEMBLOCK
c63c8700 64 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 65 select ARCH_USE_QUEUED_RWLOCKS
c1109047 66 select ARCH_USE_QUEUED_SPINLOCKS
c484f256 67 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 68 select ARCH_SUPPORTS_ATOMIC_RMW
f3a53f7b 69 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
56166230 70 select ARCH_SUPPORTS_NUMA_BALANCING
6212a512 71 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
b6f35981 72 select ARCH_WANT_FRAME_POINTERS
f0b7f8a4 73 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 74 select ARM_AMBA
1aee5d7a 75 select ARM_ARCH_TIMER
c4188edc 76 select ARM_GIC
875cbf3e 77 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 78 select ARM_GIC_V2M if PCI
021f6537 79 select ARM_GIC_V3
3ee80364 80 select ARM_GIC_V3_ITS if PCI
bff60792 81 select ARM_PSCI_FW
adace895 82 select BUILDTIME_EXTABLE_SORT
db2789b5 83 select CLONE_BACKWARDS
7ca2ef33 84 select COMMON_CLK
166936ba 85 select CPU_PM if (SUSPEND || CPU_IDLE)
7481cddf 86 select CRC32
7bc13fd3 87 select DCACHE_WORD_ACCESS
0c3b3171 88 select DMA_DIRECT_REMAP
ef37566c 89 select EDAC_SUPPORT
2f34f173 90 select FRAME_POINTER
d4932f9e 91 select GENERIC_ALLOCATOR
2ef7a295 92 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 93 select GENERIC_CLOCKEVENTS
4b3dc967 94 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 95 select GENERIC_CPU_AUTOPROBE
61ae1321 96 select GENERIC_CPU_VULNERABILITIES
bf4b558e 97 select GENERIC_EARLY_IOREMAP
2314ee4d 98 select GENERIC_IDLE_POLL_SETUP
78ae2e1c 99 select GENERIC_IRQ_MULTI_HANDLER
8c2c3df3
CM
100 select GENERIC_IRQ_PROBE
101 select GENERIC_IRQ_SHOW
6544e67b 102 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 103 select GENERIC_PCI_IOMAP
65cd4f6c 104 select GENERIC_SCHED_CLOCK
8c2c3df3 105 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
106 select GENERIC_STRNCPY_FROM_USER
107 select GENERIC_STRNLEN_USER
8c2c3df3 108 select GENERIC_TIME_VSYSCALL
a1ddc74a 109 select HANDLE_DOMAIN_IRQ
8c2c3df3 110 select HARDIRQS_SW_RESEND
eb01d42a 111 select HAVE_PCI
9f9a35a7 112 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 113 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 114 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 115 select HAVE_ARCH_BITREVERSE
324420bf 116 select HAVE_ARCH_HUGE_VMAP
9732cafd 117 select HAVE_ARCH_JUMP_LABEL
c296146c 118 select HAVE_ARCH_JUMP_LABEL_RELATIVE
e17d8025 119 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
2d4acb90 120 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
9529247d 121 select HAVE_ARCH_KGDB
8f0d3aa9
DC
122 select HAVE_ARCH_MMAP_RND_BITS
123 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
271ca788 124 select HAVE_ARCH_PREL32_RELOCATIONS
a1ae65b2 125 select HAVE_ARCH_SECCOMP_FILTER
0b3e3366 126 select HAVE_ARCH_STACKLEAK
9e8084d3 127 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 128 select HAVE_ARCH_TRACEHOOK
8ee70879 129 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 130 select HAVE_ARCH_VMAP_STACK
8ee70879 131 select HAVE_ARM_SMCCC
6077776b 132 select HAVE_EBPF_JIT
af64d2aa 133 select HAVE_C_RECORDMCOUNT
5284e1b4 134 select HAVE_CMPXCHG_DOUBLE
95eff6b2 135 select HAVE_CMPXCHG_LOCAL
8ee70879 136 select HAVE_CONTEXT_TRACKING
9b2a60c4 137 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 138 select HAVE_DEBUG_KMEMLEAK
6ac2104d 139 select HAVE_DMA_CONTIGUOUS
bd7d38db 140 select HAVE_DYNAMIC_FTRACE
50afc33a 141 select HAVE_EFFICIENT_UNALIGNED_ACCESS
af64d2aa 142 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
143 select HAVE_FUNCTION_TRACER
144 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 145 select HAVE_GCC_PLUGINS
8c2c3df3 146 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 147 select HAVE_IRQ_TIME_ACCOUNTING
1a2db300 148 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 149 select HAVE_NMI
55834a77 150 select HAVE_PATA_PLATFORM
8c2c3df3 151 select HAVE_PERF_EVENTS
2ee0d7fd
JP
152 select HAVE_PERF_REGS
153 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 154 select HAVE_REGS_AND_STACK_ACCESS_API
a823c35f 155 select HAVE_FUNCTION_ARG_ACCESS_API
5e5f6dc1 156 select HAVE_RCU_TABLE_FREE
409d5db4 157 select HAVE_RSEQ
d148eac0 158 select HAVE_STACKPROTECTOR
055b1212 159 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 160 select HAVE_KPROBES
cd1ee3b1 161 select HAVE_KRETPROBES
876945db 162 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 163 select IRQ_DOMAIN
e8557d1f 164 select IRQ_FORCED_THREADING
fea2acaa 165 select MODULES_USE_ELF_RELA
f616ab59 166 select NEED_DMA_MAP_STATE
86596f0a 167 select NEED_SG_DMA_LENGTH
8c2c3df3
CM
168 select OF
169 select OF_EARLY_FLATTREE
2eac9c2d 170 select PCI_DOMAINS_GENERIC if PCI
52146173 171 select PCI_ECAM if (ACPI && PCI)
20f1b79d 172 select PCI_SYSCALL if PCI
aa1e8ec1
CM
173 select POWER_RESET
174 select POWER_SUPPLY
4adcec11 175 select REFCOUNT_FULL
8c2c3df3 176 select SPARSE_IRQ
09230cbc 177 select SWIOTLB
7ac57a89 178 select SYSCTL_EXCEPTION_TRACE
c02433dd 179 select THREAD_INFO_IN_TASK
8c2c3df3
CM
180 help
181 ARM 64-bit (AArch64) Linux support.
182
183config 64BIT
184 def_bool y
185
8c2c3df3
CM
186config MMU
187 def_bool y
188
030c4d24
MR
189config ARM64_PAGE_SHIFT
190 int
191 default 16 if ARM64_64K_PAGES
192 default 14 if ARM64_16K_PAGES
193 default 12
194
195config ARM64_CONT_SHIFT
196 int
197 default 5 if ARM64_64K_PAGES
198 default 7 if ARM64_16K_PAGES
199 default 4
200
8f0d3aa9
DC
201config ARCH_MMAP_RND_BITS_MIN
202 default 14 if ARM64_64K_PAGES
203 default 16 if ARM64_16K_PAGES
204 default 18
205
206# max bits determined by the following formula:
207# VA_BITS - PAGE_SHIFT - 3
208config ARCH_MMAP_RND_BITS_MAX
209 default 19 if ARM64_VA_BITS=36
210 default 24 if ARM64_VA_BITS=39
211 default 27 if ARM64_VA_BITS=42
212 default 30 if ARM64_VA_BITS=47
213 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
214 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
215 default 33 if ARM64_VA_BITS=48
216 default 14 if ARM64_64K_PAGES
217 default 16 if ARM64_16K_PAGES
218 default 18
219
220config ARCH_MMAP_RND_COMPAT_BITS_MIN
221 default 7 if ARM64_64K_PAGES
222 default 9 if ARM64_16K_PAGES
223 default 11
224
225config ARCH_MMAP_RND_COMPAT_BITS_MAX
226 default 16
227
ce816fa8 228config NO_IOPORT_MAP
d1e6dc91 229 def_bool y if !PCI
8c2c3df3
CM
230
231config STACKTRACE_SUPPORT
232 def_bool y
233
bf0c4e04
JVS
234config ILLEGAL_POINTER_VALUE
235 hex
236 default 0xdead000000000000
237
8c2c3df3
CM
238config LOCKDEP_SUPPORT
239 def_bool y
240
241config TRACE_IRQFLAGS_SUPPORT
242 def_bool y
243
9fb7410f
DM
244config GENERIC_BUG
245 def_bool y
246 depends on BUG
247
248config GENERIC_BUG_RELATIVE_POINTERS
249 def_bool y
250 depends on GENERIC_BUG
251
8c2c3df3
CM
252config GENERIC_HWEIGHT
253 def_bool y
254
255config GENERIC_CSUM
256 def_bool y
257
258config GENERIC_CALIBRATE_DELAY
259 def_bool y
260
ad67f5a6 261config ZONE_DMA32
8c2c3df3
CM
262 def_bool y
263
e585513b 264config HAVE_GENERIC_GUP
29e56940
SC
265 def_bool y
266
4ab21506
RM
267config ARCH_ENABLE_MEMORY_HOTPLUG
268 def_bool y
269
4b3dc967
WD
270config SMP
271 def_bool y
272
4cfb3613
AB
273config KERNEL_MODE_NEON
274 def_bool y
275
92cc15fc
RH
276config FIX_EARLYCON_MEM
277 def_bool y
278
9f25e6ad
KS
279config PGTABLE_LEVELS
280 int
21539939 281 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad 282 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
4d08d20f 283 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
9f25e6ad 284 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
285 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
286 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 287
9842ceae
PA
288config ARCH_SUPPORTS_UPROBES
289 def_bool y
290
8f360948
AB
291config ARCH_PROC_KCORE_TEXT
292 def_bool y
293
6a377491 294source "arch/arm64/Kconfig.platforms"
8c2c3df3 295
8c2c3df3
CM
296menu "Kernel Features"
297
c0a01b84
AP
298menu "ARM errata workarounds via the alternatives framework"
299
c9460dcb 300config ARM64_WORKAROUND_CLEAN_CACHE
bc15cf70 301 bool
c9460dcb 302
c0a01b84
AP
303config ARM64_ERRATUM_826319
304 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
305 default y
c9460dcb 306 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
307 help
308 This option adds an alternative code sequence to work around ARM
309 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
310 AXI master interface and an L2 cache.
311
312 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
313 and is unable to accept a certain write via this interface, it will
314 not progress on read data presented on the read data channel and the
315 system can deadlock.
316
317 The workaround promotes data cache clean instructions to
318 data cache clean-and-invalidate.
319 Please note that this does not necessarily enable the workaround,
320 as it depends on the alternative framework, which will only patch
321 the kernel if an affected CPU is detected.
322
323 If unsure, say Y.
324
325config ARM64_ERRATUM_827319
326 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
327 default y
c9460dcb 328 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
329 help
330 This option adds an alternative code sequence to work around ARM
331 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
332 master interface and an L2 cache.
333
334 Under certain conditions this erratum can cause a clean line eviction
335 to occur at the same time as another transaction to the same address
336 on the AMBA 5 CHI interface, which can cause data corruption if the
337 interconnect reorders the two transactions.
338
339 The workaround promotes data cache clean instructions to
340 data cache clean-and-invalidate.
341 Please note that this does not necessarily enable the workaround,
342 as it depends on the alternative framework, which will only patch
343 the kernel if an affected CPU is detected.
344
345 If unsure, say Y.
346
347config ARM64_ERRATUM_824069
348 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
349 default y
c9460dcb 350 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
354 to a coherent interconnect.
355
356 If a Cortex-A53 processor is executing a store or prefetch for
357 write instruction at the same time as a processor in another
358 cluster is executing a cache maintenance operation to the same
359 address, then this erratum might cause a clean cache line to be
360 incorrectly marked as dirty.
361
362 The workaround promotes data cache clean instructions to
363 data cache clean-and-invalidate.
364 Please note that this option does not necessarily enable the
365 workaround, as it depends on the alternative framework, which will
366 only patch the kernel if an affected CPU is detected.
367
368 If unsure, say Y.
369
370config ARM64_ERRATUM_819472
371 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
372 default y
c9460dcb 373 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
374 help
375 This option adds an alternative code sequence to work around ARM
376 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
377 present when it is connected to a coherent interconnect.
378
379 If the processor is executing a load and store exclusive sequence at
380 the same time as a processor in another cluster is executing a cache
381 maintenance operation to the same address, then this erratum might
382 cause data corruption.
383
384 The workaround promotes data cache clean instructions to
385 data cache clean-and-invalidate.
386 Please note that this does not necessarily enable the workaround,
387 as it depends on the alternative framework, which will only patch
388 the kernel if an affected CPU is detected.
389
390 If unsure, say Y.
391
392config ARM64_ERRATUM_832075
393 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
394 default y
395 help
396 This option adds an alternative code sequence to work around ARM
397 erratum 832075 on Cortex-A57 parts up to r1p2.
398
399 Affected Cortex-A57 parts might deadlock when exclusive load/store
400 instructions to Write-Back memory are mixed with Device loads.
401
402 The workaround is to promote device loads to use Load-Acquire
403 semantics.
404 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
405 as it depends on the alternative framework, which will only patch
406 the kernel if an affected CPU is detected.
407
408 If unsure, say Y.
409
410config ARM64_ERRATUM_834220
411 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
412 depends on KVM
413 default y
414 help
415 This option adds an alternative code sequence to work around ARM
416 erratum 834220 on Cortex-A57 parts up to r1p2.
417
418 Affected Cortex-A57 parts might report a Stage 2 translation
419 fault as the result of a Stage 1 fault for load crossing a
420 page boundary when there is a permission or device memory
421 alignment fault at Stage 1 and a translation fault at Stage 2.
422
423 The workaround is to verify that the Stage 1 translation
424 doesn't generate a fault before handling the Stage 2 fault.
425 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
426 as it depends on the alternative framework, which will only patch
427 the kernel if an affected CPU is detected.
428
429 If unsure, say Y.
430
905e8c5d
WD
431config ARM64_ERRATUM_845719
432 bool "Cortex-A53: 845719: a load might read incorrect data"
433 depends on COMPAT
434 default y
435 help
436 This option adds an alternative code sequence to work around ARM
437 erratum 845719 on Cortex-A53 parts up to r0p4.
438
439 When running a compat (AArch32) userspace on an affected Cortex-A53
440 part, a load at EL0 from a virtual address that matches the bottom 32
441 bits of the virtual address used by a recent load at (AArch64) EL1
442 might return incorrect data.
443
444 The workaround is to write the contextidr_el1 register on exception
445 return to a 32-bit task.
446 Please note that this does not necessarily enable the workaround,
447 as it depends on the alternative framework, which will only patch
448 the kernel if an affected CPU is detected.
449
450 If unsure, say Y.
451
df057cc7
WD
452config ARM64_ERRATUM_843419
453 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 454 default y
a257e025 455 select ARM64_MODULE_PLTS if MODULES
df057cc7 456 help
6ffe9923 457 This option links the kernel with '--fix-cortex-a53-843419' and
a257e025
AB
458 enables PLT support to replace certain ADRP instructions, which can
459 cause subsequent memory accesses to use an incorrect address on
460 Cortex-A53 parts up to r0p4.
df057cc7
WD
461
462 If unsure, say Y.
463
ece1397c
SP
464config ARM64_ERRATUM_1024718
465 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
466 default y
467 help
bc15cf70 468 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
ece1397c
SP
469
470 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
471 update of the hardware dirty bit when the DBM/AP bits are updated
bc15cf70 472 without a break-before-make. The workaround is to disable the usage
ece1397c 473 of hardware DBM locally on the affected cores. CPUs not affected by
bc15cf70 474 this erratum will continue to use the feature.
df057cc7
WD
475
476 If unsure, say Y.
477
a5325089 478config ARM64_ERRATUM_1418040
6989303a 479 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
95b861a4 480 default y
c2b5bba3 481 depends on COMPAT
95b861a4 482 help
24cf262d 483 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
a5325089 484 errata 1188873 and 1418040.
95b861a4 485
a5325089 486 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
6989303a
MZ
487 cause register corruption when accessing the timer registers
488 from AArch32 userspace.
95b861a4
MZ
489
490 If unsure, say Y.
491
a457b0f7
MZ
492config ARM64_ERRATUM_1165522
493 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
494 default y
495 help
bc15cf70 496 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
a457b0f7
MZ
497
498 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
499 corrupted TLBs by speculating an AT instruction during a guest
500 context switch.
501
502 If unsure, say Y.
503
ce8c80c5
CM
504config ARM64_ERRATUM_1286807
505 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
506 default y
507 select ARM64_WORKAROUND_REPEAT_TLBI
508 help
bc15cf70 509 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
ce8c80c5
CM
510
511 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
512 address for a cacheable mapping of a location is being
513 accessed by a core while another core is remapping the virtual
514 address to a new physical page using the recommended
515 break-before-make sequence, then under very rare circumstances
516 TLBI+DSB completes before a read using the translation being
517 invalidated has been observed by other observers. The
518 workaround repeats the TLBI+DSB operation.
519
520 If unsure, say Y.
521
969f5ea6
WD
522config ARM64_ERRATUM_1463225
523 bool "Cortex-A76: Software Step might prevent interrupt recognition"
524 default y
525 help
526 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
527
528 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
529 of a system call instruction (SVC) can prevent recognition of
530 subsequent interrupts when software stepping is disabled in the
531 exception handler of the system call and either kernel debugging
532 is enabled or VHE is in use.
533
534 Work around the erratum by triggering a dummy step exception
535 when handling a system call from a task that is being stepped
536 in a VHE configuration of the kernel.
537
538 If unsure, say Y.
539
94100970
RR
540config CAVIUM_ERRATUM_22375
541 bool "Cavium erratum 22375, 24313"
542 default y
543 help
bc15cf70 544 Enable workaround for errata 22375 and 24313.
94100970
RR
545
546 This implements two gicv3-its errata workarounds for ThunderX. Both
bc15cf70 547 with a small impact affecting only ITS table allocation.
94100970
RR
548
549 erratum 22375: only alloc 8MB table size
550 erratum 24313: ignore memory access type
551
552 The fixes are in ITS initialization and basically ignore memory access
553 type and table size provided by the TYPER and BASER registers.
554
555 If unsure, say Y.
556
fbf8f40e
GK
557config CAVIUM_ERRATUM_23144
558 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
559 depends on NUMA
560 default y
561 help
562 ITS SYNC command hang for cross node io and collections/cpu mapping.
563
564 If unsure, say Y.
565
6d4e11c5
RR
566config CAVIUM_ERRATUM_23154
567 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
568 default y
569 help
570 The gicv3 of ThunderX requires a modified version for
571 reading the IAR status to ensure data synchronization
572 (access to icc_iar1_el1 is not sync'ed before and after).
573
574 If unsure, say Y.
575
104a0c02
AP
576config CAVIUM_ERRATUM_27456
577 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
578 default y
579 help
580 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
581 instructions may cause the icache to become corrupted if it
582 contains data for a non-current ASID. The fix is to
583 invalidate the icache when changing the mm context.
584
585 If unsure, say Y.
586
690a3415
DD
587config CAVIUM_ERRATUM_30115
588 bool "Cavium erratum 30115: Guest may disable interrupts in host"
589 default y
590 help
591 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
592 1.2, and T83 Pass 1.0, KVM guest execution may disable
593 interrupts in host. Trapping both GICv3 group-0 and group-1
594 accesses sidesteps the issue.
595
596 If unsure, say Y.
597
38fd94b0
CC
598config QCOM_FALKOR_ERRATUM_1003
599 bool "Falkor E1003: Incorrect translation due to ASID change"
600 default y
38fd94b0
CC
601 help
602 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
603 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
604 in TTBR1_EL1, this situation only occurs in the entry trampoline and
605 then only for entries in the walk cache, since the leaf translation
606 is unchanged. Work around the erratum by invalidating the walk cache
607 entries for the trampoline before entering the kernel proper.
38fd94b0 608
ce8c80c5
CM
609config ARM64_WORKAROUND_REPEAT_TLBI
610 bool
ce8c80c5 611
d9ff80f8
CC
612config QCOM_FALKOR_ERRATUM_1009
613 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
614 default y
ce8c80c5 615 select ARM64_WORKAROUND_REPEAT_TLBI
d9ff80f8
CC
616 help
617 On Falkor v1, the CPU may prematurely complete a DSB following a
618 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
619 one more time to fix the issue.
620
621 If unsure, say Y.
622
90922a2d
SD
623config QCOM_QDF2400_ERRATUM_0065
624 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
625 default y
626 help
627 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
628 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
629 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
630
631 If unsure, say Y.
632
558b0165
AB
633config SOCIONEXT_SYNQUACER_PREITS
634 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
635 default y
636 help
637 Socionext Synquacer SoCs implement a separate h/w block to generate
638 MSI doorbell writes with non-zero values for the device ID.
639
5c9a882e
MZ
640 If unsure, say Y.
641
642config HISILICON_ERRATUM_161600802
643 bool "Hip07 161600802: Erroneous redistributor VLPI base"
644 default y
645 help
bc15cf70 646 The HiSilicon Hip07 SoC uses the wrong redistributor base
5c9a882e
MZ
647 when issued ITS commands such as VMOVP and VMAPP, and requires
648 a 128kB offset to be applied to the target address in this commands.
649
558b0165 650 If unsure, say Y.
932b50c7
SD
651
652config QCOM_FALKOR_ERRATUM_E1041
653 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
654 default y
655 help
656 Falkor CPU may speculatively fetch instructions from an improper
657 memory location when MMU translation is changed from SCTLR_ELn[M]=1
658 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
659
660 If unsure, say Y.
661
3e32131a
ZL
662config FUJITSU_ERRATUM_010001
663 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
664 default y
665 help
bc15cf70 666 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
3e32131a
ZL
667 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
668 accesses may cause undefined fault (Data abort, DFSC=0b111111).
669 This fault occurs under a specific hardware condition when a
670 load/store instruction performs an address translation using:
671 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
672 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
673 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
674 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
675
676 The workaround is to ensure these bits are clear in TCR_ELx.
bc15cf70 677 The workaround only affects the Fujitsu-A64FX.
3e32131a
ZL
678
679 If unsure, say Y.
680
c0a01b84
AP
681endmenu
682
683
e41ceed0
JL
684choice
685 prompt "Page size"
686 default ARM64_4K_PAGES
687 help
688 Page size (translation granule) configuration.
689
690config ARM64_4K_PAGES
691 bool "4KB"
692 help
693 This feature enables 4KB pages support.
694
44eaacf1
SP
695config ARM64_16K_PAGES
696 bool "16KB"
697 help
698 The system will use 16KB pages support. AArch32 emulation
699 requires applications compiled with 16K (or a multiple of 16K)
700 aligned segments.
701
8c2c3df3 702config ARM64_64K_PAGES
e41ceed0 703 bool "64KB"
8c2c3df3
CM
704 help
705 This feature enables 64KB pages support (4KB by default)
706 allowing only two levels of page tables and faster TLB
db488be3
SP
707 look-up. AArch32 emulation requires applications compiled
708 with 64K aligned segments.
8c2c3df3 709
e41ceed0
JL
710endchoice
711
712choice
713 prompt "Virtual address space size"
714 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 715 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
716 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
717 help
718 Allows choosing one of multiple possible virtual address
719 space sizes. The level of translation table is determined by
720 a combination of page size and virtual address space size.
721
21539939 722config ARM64_VA_BITS_36
56a3f30e 723 bool "36-bit" if EXPERT
21539939
SP
724 depends on ARM64_16K_PAGES
725
e41ceed0
JL
726config ARM64_VA_BITS_39
727 bool "39-bit"
728 depends on ARM64_4K_PAGES
729
730config ARM64_VA_BITS_42
731 bool "42-bit"
732 depends on ARM64_64K_PAGES
733
44eaacf1
SP
734config ARM64_VA_BITS_47
735 bool "47-bit"
736 depends on ARM64_16K_PAGES
737
c79b954b
JL
738config ARM64_VA_BITS_48
739 bool "48-bit"
c79b954b 740
68d23da4
WD
741config ARM64_USER_VA_BITS_52
742 bool "52-bit (user)"
743 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
744 help
745 Enable 52-bit virtual addressing for userspace when explicitly
746 requested via a hint to mmap(). The kernel will continue to
747 use 48-bit virtual addresses for its own mappings.
748
749 NOTE: Enabling 52-bit virtual addressing in conjunction with
750 ARMv8.3 Pointer Authentication will result in the PAC being
751 reduced from 7 bits to 3 bits, which may have a significant
752 impact on its susceptibility to brute-force attacks.
753
754 If unsure, select 48-bit virtual addressing instead.
755
e41ceed0
JL
756endchoice
757
68d23da4
WD
758config ARM64_FORCE_52BIT
759 bool "Force 52-bit virtual addresses for userspace"
760 depends on ARM64_USER_VA_BITS_52 && EXPERT
761 help
762 For systems with 52-bit userspace VAs enabled, the kernel will attempt
763 to maintain compatibility with older software by providing 48-bit VAs
764 unless a hint is supplied to mmap.
765
766 This configuration option disables the 48-bit compatibility logic, and
767 forces all userspace addresses to be 52-bit on HW that supports it. One
768 should only enable this configuration option for stress testing userspace
769 memory management code. If unsure say N here.
770
e41ceed0
JL
771config ARM64_VA_BITS
772 int
21539939 773 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
774 default 39 if ARM64_VA_BITS_39
775 default 42 if ARM64_VA_BITS_42
44eaacf1 776 default 47 if ARM64_VA_BITS_47
68d23da4 777 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
e41ceed0 778
982aa7c5
KM
779choice
780 prompt "Physical address space size"
781 default ARM64_PA_BITS_48
782 help
783 Choose the maximum physical address range that the kernel will
784 support.
785
786config ARM64_PA_BITS_48
787 bool "48-bit"
788
f77d2817
KM
789config ARM64_PA_BITS_52
790 bool "52-bit (ARMv8.2)"
791 depends on ARM64_64K_PAGES
792 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
793 help
794 Enable support for a 52-bit physical address space, introduced as
795 part of the ARMv8.2-LPA extension.
796
797 With this enabled, the kernel will also continue to work on CPUs that
798 do not support ARMv8.2-LPA, but with some added memory overhead (and
799 minor performance overhead).
800
982aa7c5
KM
801endchoice
802
803config ARM64_PA_BITS
804 int
805 default 48 if ARM64_PA_BITS_48
f77d2817 806 default 52 if ARM64_PA_BITS_52
982aa7c5 807
a872013d
WD
808config CPU_BIG_ENDIAN
809 bool "Build big-endian kernel"
810 help
811 Say Y if you plan on running a kernel in big-endian mode.
812
f6e763b9
MB
813config SCHED_MC
814 bool "Multi-core scheduler support"
f6e763b9
MB
815 help
816 Multi-core scheduler support improves the CPU scheduler's decision
817 making when dealing with multi-core CPU chips at a cost of slightly
818 increased overhead in some places. If unsure say N here.
819
820config SCHED_SMT
821 bool "SMT scheduler support"
f6e763b9
MB
822 help
823 Improves the CPU scheduler's decision making when dealing with
824 MultiThreading at a cost of slightly increased overhead in some
825 places. If unsure say N here.
826
8c2c3df3 827config NR_CPUS
62aa9655
GK
828 int "Maximum number of CPUs (2-4096)"
829 range 2 4096
846a415b 830 default "256"
8c2c3df3 831
9327e2c6
MR
832config HOTPLUG_CPU
833 bool "Support for hot-pluggable CPUs"
217d453d 834 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
835 help
836 Say Y here to experiment with turning CPUs off and on. CPUs
837 can be controlled through /sys/devices/system/cpu.
838
1a2db300
GK
839# Common NUMA Features
840config NUMA
841 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
842 select ACPI_NUMA if ACPI
843 select OF_NUMA
1a2db300
GK
844 help
845 Enable NUMA (Non Uniform Memory Access) support.
846
847 The kernel will try to allocate memory used by a CPU on the
848 local memory of the CPU and add some more
849 NUMA awareness to the kernel.
850
851config NODES_SHIFT
852 int "Maximum NUMA Nodes (as a power of 2)"
853 range 1 10
854 default "2"
855 depends on NEED_MULTIPLE_NODES
856 help
857 Specify the maximum number of NUMA Nodes available on the target
858 system. Increases memory reserved to accommodate various tables.
859
860config USE_PERCPU_NUMA_NODE_ID
861 def_bool y
862 depends on NUMA
863
7af3a0a9
ZL
864config HAVE_SETUP_PER_CPU_AREA
865 def_bool y
866 depends on NUMA
867
868config NEED_PER_CPU_EMBED_FIRST_CHUNK
869 def_bool y
870 depends on NUMA
871
6d526ee2
AB
872config HOLES_IN_ZONE
873 def_bool y
6d526ee2 874
8636a1f9 875source "kernel/Kconfig.hz"
8c2c3df3 876
83863f25
LA
877config ARCH_SUPPORTS_DEBUG_PAGEALLOC
878 def_bool y
879
8c2c3df3
CM
880config ARCH_SPARSEMEM_ENABLE
881 def_bool y
882 select SPARSEMEM_VMEMMAP_ENABLE
883
884config ARCH_SPARSEMEM_DEFAULT
885 def_bool ARCH_SPARSEMEM_ENABLE
886
887config ARCH_SELECT_MEMORY_MODEL
888 def_bool ARCH_SPARSEMEM_ENABLE
889
e7d4bac4 890config ARCH_FLATMEM_ENABLE
54501ac1 891 def_bool !NUMA
e7d4bac4 892
8c2c3df3 893config HAVE_ARCH_PFN_VALID
8a695a58 894 def_bool y
8c2c3df3
CM
895
896config HW_PERF_EVENTS
6475b2d8
MR
897 def_bool y
898 depends on ARM_PMU
8c2c3df3 899
084bd298
SC
900config SYS_SUPPORTS_HUGETLBFS
901 def_bool y
902
084bd298 903config ARCH_WANT_HUGE_PMD_SHARE
21539939 904 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
084bd298 905
a41dc0e8
CM
906config ARCH_HAS_CACHE_LINE_SIZE
907 def_bool y
908
54c8d911
YZ
909config ARCH_ENABLE_SPLIT_PMD_PTLOCK
910 def_bool y if PGTABLE_LEVELS > 2
911
a1ae65b2
AT
912config SECCOMP
913 bool "Enable seccomp to safely compute untrusted bytecode"
914 ---help---
915 This kernel feature is useful for number crunching applications
916 that may need to compute untrusted bytecode during their
917 execution. By using pipes or other transports made available to
918 the process as file descriptors supporting the read/write
919 syscalls, it's possible to isolate those applications in
920 their own address space using seccomp. Once seccomp is
921 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
922 and the task is only allowed to execute a few safe syscalls
923 defined by each seccomp mode.
924
dfd57bc3
SS
925config PARAVIRT
926 bool "Enable paravirtualization code"
927 help
928 This changes the kernel so it can modify itself when it is run
929 under a hypervisor, potentially improving performance significantly
930 over full virtualization.
931
932config PARAVIRT_TIME_ACCOUNTING
933 bool "Paravirtual steal time accounting"
934 select PARAVIRT
935 default n
936 help
937 Select this option to enable fine granularity task steal time
938 accounting. Time spent executing other tasks in parallel with
939 the current vCPU is discounted from the vCPU power. To account for
940 that, there can be a small performance impact.
941
942 If in doubt, say N here.
943
d28f6df1
GL
944config KEXEC
945 depends on PM_SLEEP_SMP
946 select KEXEC_CORE
947 bool "kexec system call"
948 ---help---
949 kexec is a system call that implements the ability to shutdown your
950 current kernel, and to start another kernel. It is like a reboot
951 but it is independent of the system firmware. And like a reboot
952 you can start any kernel with it, not just Linux.
953
3ddd9992
AT
954config KEXEC_FILE
955 bool "kexec file based system call"
956 select KEXEC_CORE
957 help
958 This is new version of kexec system call. This system call is
959 file based and takes file descriptors as system call argument
960 for kernel and initramfs as opposed to list of segments as
961 accepted by previous system call.
962
732b7b93
AT
963config KEXEC_VERIFY_SIG
964 bool "Verify kernel signature during kexec_file_load() syscall"
965 depends on KEXEC_FILE
966 help
967 Select this option to verify a signature with loaded kernel
968 image. If configured, any attempt of loading a image without
969 valid signature will fail.
970
971 In addition to that option, you need to enable signature
972 verification for the corresponding kernel image type being
973 loaded in order for this to work.
974
975config KEXEC_IMAGE_VERIFY_SIG
976 bool "Enable Image signature verification support"
977 default y
978 depends on KEXEC_VERIFY_SIG
979 depends on EFI && SIGNED_PE_FILE_VERIFICATION
980 help
981 Enable Image signature verification support.
982
983comment "Support for PE file signature verification disabled"
984 depends on KEXEC_VERIFY_SIG
985 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
986
e62aaeac
AT
987config CRASH_DUMP
988 bool "Build kdump crash kernel"
989 help
990 Generate crash dump after being started by kexec. This should
991 be normally only set in special crash dump kernels which are
992 loaded in the main kernel with kexec-tools into a specially
993 reserved region and then later executed after a crash by
994 kdump/kexec.
995
996 For more details see Documentation/kdump/kdump.txt
997
aa42aa13
SS
998config XEN_DOM0
999 def_bool y
1000 depends on XEN
1001
1002config XEN
c2ba1f7d 1003 bool "Xen guest support on ARM64"
aa42aa13 1004 depends on ARM64 && OF
83862ccf 1005 select SWIOTLB_XEN
dfd57bc3 1006 select PARAVIRT
aa42aa13
SS
1007 help
1008 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1009
d03bb145
SC
1010config FORCE_MAX_ZONEORDER
1011 int
1012 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 1013 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 1014 default "11"
44eaacf1
SP
1015 help
1016 The kernel memory allocator divides physically contiguous memory
1017 blocks into "zones", where each zone is a power of two number of
1018 pages. This option selects the largest power of two that the kernel
1019 keeps in the memory allocator. If you need to allocate very large
1020 blocks of physically contiguous memory, then you may need to
1021 increase this value.
1022
1023 This config option is actually maximum order plus one. For example,
1024 a value of 11 means that the largest free memory block is 2^10 pages.
1025
1026 We make sure that we can allocate upto a HugePage size for each configuration.
1027 Hence we have :
1028 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1029
1030 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1031 4M allocations matching the default size used by generic code.
d03bb145 1032
084eb77c 1033config UNMAP_KERNEL_AT_EL0
0617052d 1034 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
1035 default y
1036 help
0617052d
WD
1037 Speculation attacks against some high-performance processors can
1038 be used to bypass MMU permission checks and leak kernel data to
1039 userspace. This can be defended against by unmapping the kernel
1040 when running in userspace, mapping it back in on exception entry
1041 via a trampoline page in the vector table.
084eb77c
WD
1042
1043 If unsure, say Y.
1044
0f15adbb
WD
1045config HARDEN_BRANCH_PREDICTOR
1046 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1047 default y
1048 help
1049 Speculation attacks against some high-performance processors rely on
1050 being able to manipulate the branch predictor for a victim context by
1051 executing aliasing branches in the attacker context. Such attacks
1052 can be partially mitigated against by clearing internal branch
1053 predictor state and limiting the prediction logic in some situations.
1054
1055 This config option will take CPU-specific actions to harden the
1056 branch predictor against aliasing attacks and may rely on specific
1057 instruction sequences or control bits being set by the system
1058 firmware.
1059
1060 If unsure, say Y.
1061
dee39247
MZ
1062config HARDEN_EL2_VECTORS
1063 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1064 default y
1065 help
1066 Speculation attacks against some high-performance processors can
1067 be used to leak privileged information such as the vector base
1068 register, resulting in a potential defeat of the EL2 layout
1069 randomization.
1070
1071 This config option will map the vectors to a fixed location,
1072 independent of the EL2 code mapping, so that revealing VBAR_EL2
1073 to an attacker does not give away any extra information. This
1074 only gets enabled on affected CPUs.
1075
1076 If unsure, say Y.
1077
a725e3dd
MZ
1078config ARM64_SSBD
1079 bool "Speculative Store Bypass Disable" if EXPERT
1080 default y
1081 help
1082 This enables mitigation of the bypassing of previous stores
1083 by speculative loads.
1084
1085 If unsure, say Y.
1086
c55191e9
AB
1087config RODATA_FULL_DEFAULT_ENABLED
1088 bool "Apply r/o permissions of VM areas also to their linear aliases"
1089 default y
1090 help
1091 Apply read-only attributes of VM areas to the linear alias of
1092 the backing pages as well. This prevents code or read-only data
1093 from being modified (inadvertently or intentionally) via another
1094 mapping of the same memory page. This additional enhancement can
1095 be turned off at runtime by passing rodata=[off|on] (and turned on
1096 with rodata=full if this option is set to 'n')
1097
1098 This requires the linear region to be mapped down to pages,
1099 which may adversely affect performance in some cases.
1100
dd523791
WD
1101config ARM64_SW_TTBR0_PAN
1102 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1103 help
1104 Enabling this option prevents the kernel from accessing
1105 user-space memory directly by pointing TTBR0_EL1 to a reserved
1106 zeroed area and reserved ASID. The user access routines
1107 restore the valid TTBR0_EL1 temporarily.
1108
1109menuconfig COMPAT
1110 bool "Kernel support for 32-bit EL0"
1111 depends on ARM64_4K_PAGES || EXPERT
1112 select COMPAT_BINFMT_ELF if BINFMT_ELF
1113 select HAVE_UID16
1114 select OLD_SIGSUSPEND3
1115 select COMPAT_OLD_SIGACTION
1116 help
1117 This option enables support for a 32-bit EL0 running under a 64-bit
1118 kernel at EL1. AArch32-specific components such as system calls,
1119 the user helper functions, VFP support and the ptrace interface are
1120 handled appropriately by the kernel.
1121
1122 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1123 that you will only be able to execute AArch32 binaries that were compiled
1124 with page size aligned segments.
1125
1126 If you want to execute 32-bit userspace applications, say Y.
1127
1128if COMPAT
1129
1130config KUSER_HELPERS
1131 bool "Enable kuser helpers page for 32 bit applications"
1132 default y
1133 help
1134 Warning: disabling this option may break 32-bit user programs.
1135
1136 Provide kuser helpers to compat tasks. The kernel provides
1137 helper code to userspace in read only form at a fixed location
1138 to allow userspace to be independent of the CPU type fitted to
1139 the system. This permits binaries to be run on ARMv4 through
1140 to ARMv8 without modification.
1141
1142 See Documentation/arm/kernel_user_helpers.txt for details.
1143
1144 However, the fixed address nature of these helpers can be used
1145 by ROP (return orientated programming) authors when creating
1146 exploits.
1147
1148 If all of the binaries and libraries which run on your platform
1149 are built specifically for your platform, and make no use of
1150 these helpers, then you can turn this option off to hinder
1151 such exploits. However, in that case, if a binary or library
1152 relying on those helpers is run, it will not function correctly.
1153
1154 Say N here only if you are absolutely certain that you do not
1155 need these helpers; otherwise, the safe option is to say Y.
1156
1157
1b907f46
WD
1158menuconfig ARMV8_DEPRECATED
1159 bool "Emulate deprecated/obsolete ARMv8 instructions"
6cfa7cc4 1160 depends on SYSCTL
1b907f46
WD
1161 help
1162 Legacy software support may require certain instructions
1163 that have been deprecated or obsoleted in the architecture.
1164
1165 Enable this config to enable selective emulation of these
1166 features.
1167
1168 If unsure, say Y
1169
1170if ARMV8_DEPRECATED
1171
1172config SWP_EMULATION
1173 bool "Emulate SWP/SWPB instructions"
1174 help
1175 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1176 they are always undefined. Say Y here to enable software
1177 emulation of these instructions for userspace using LDXR/STXR.
1178
1179 In some older versions of glibc [<=2.8] SWP is used during futex
1180 trylock() operations with the assumption that the code will not
1181 be preempted. This invalid assumption may be more likely to fail
1182 with SWP emulation enabled, leading to deadlock of the user
1183 application.
1184
1185 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1186 on an external transaction monitoring block called a global
1187 monitor to maintain update atomicity. If your system does not
1188 implement a global monitor, this option can cause programs that
1189 perform SWP operations to uncached memory to deadlock.
1190
1191 If unsure, say Y
1192
1193config CP15_BARRIER_EMULATION
1194 bool "Emulate CP15 Barrier instructions"
1195 help
1196 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1197 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1198 strongly recommended to use the ISB, DSB, and DMB
1199 instructions instead.
1200
1201 Say Y here to enable software emulation of these
1202 instructions for AArch32 userspace code. When this option is
1203 enabled, CP15 barrier usage is traced which can help
1204 identify software that needs updating.
1205
1206 If unsure, say Y
1207
2d888f48
SP
1208config SETEND_EMULATION
1209 bool "Emulate SETEND instruction"
1210 help
1211 The SETEND instruction alters the data-endianness of the
1212 AArch32 EL0, and is deprecated in ARMv8.
1213
1214 Say Y here to enable software emulation of the instruction
1215 for AArch32 userspace code.
1216
1217 Note: All the cpus on the system must have mixed endian support at EL0
1218 for this feature to be enabled. If a new CPU - which doesn't support mixed
1219 endian - is hotplugged in after this feature has been enabled, there could
1220 be unexpected results in the applications.
1221
1222 If unsure, say Y
1b907f46
WD
1223endif
1224
dd523791 1225endif
ba42822a 1226
0e4a0709
WD
1227menu "ARMv8.1 architectural features"
1228
1229config ARM64_HW_AFDBM
1230 bool "Support for hardware updates of the Access and Dirty page flags"
1231 default y
1232 help
1233 The ARMv8.1 architecture extensions introduce support for
1234 hardware updates of the access and dirty information in page
1235 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1236 capable processors, accesses to pages with PTE_AF cleared will
1237 set this bit instead of raising an access flag fault.
1238 Similarly, writes to read-only pages with the DBM bit set will
1239 clear the read-only bit (AP[2]) instead of raising a
1240 permission fault.
1241
1242 Kernels built with this configuration option enabled continue
1243 to work on pre-ARMv8.1 hardware and the performance impact is
1244 minimal. If unsure, say Y.
1245
1246config ARM64_PAN
1247 bool "Enable support for Privileged Access Never (PAN)"
1248 default y
1249 help
1250 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1251 prevents the kernel or hypervisor from accessing user-space (EL0)
1252 memory directly.
1253
1254 Choosing this option will cause any unprotected (not using
1255 copy_to_user et al) memory access to fail with a permission fault.
1256
1257 The feature is detected at runtime, and will remain as a 'nop'
1258 instruction if the cpu does not implement the feature.
1259
1260config ARM64_LSE_ATOMICS
1261 bool "Atomic instructions"
7bd99b40 1262 default y
0e4a0709
WD
1263 help
1264 As part of the Large System Extensions, ARMv8.1 introduces new
1265 atomic instructions that are designed specifically to scale in
1266 very large systems.
1267
1268 Say Y here to make use of these instructions for the in-kernel
1269 atomic routines. This incurs a small overhead on CPUs that do
1270 not support these instructions and requires the kernel to be
7bd99b40
WD
1271 built with binutils >= 2.25 in order for the new instructions
1272 to be used.
0e4a0709 1273
1f364c8c
MZ
1274config ARM64_VHE
1275 bool "Enable support for Virtualization Host Extensions (VHE)"
1276 default y
1277 help
1278 Virtualization Host Extensions (VHE) allow the kernel to run
1279 directly at EL2 (instead of EL1) on processors that support
1280 it. This leads to better performance for KVM, as they reduce
1281 the cost of the world switch.
1282
1283 Selecting this option allows the VHE feature to be detected
1284 at runtime, and does not affect processors that do not
1285 implement this feature.
1286
0e4a0709
WD
1287endmenu
1288
f993318b
WD
1289menu "ARMv8.2 architectural features"
1290
57f4959b
JM
1291config ARM64_UAO
1292 bool "Enable support for User Access Override (UAO)"
1293 default y
1294 help
1295 User Access Override (UAO; part of the ARMv8.2 Extensions)
1296 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1297 be overridden to be privileged.
57f4959b
JM
1298
1299 This option changes get_user() and friends to use the 'unprivileged'
1300 variant of the load/store instructions. This ensures that user-space
1301 really did have access to the supplied memory. When addr_limit is
1302 set to kernel memory the UAO bit will be set, allowing privileged
1303 access to kernel memory.
1304
1305 Choosing this option will cause copy_to_user() et al to use user-space
1306 memory permissions.
1307
1308 The feature is detected at runtime, the kernel will use the
1309 regular load/store instructions if the cpu does not implement the
1310 feature.
1311
d50e071f
RM
1312config ARM64_PMEM
1313 bool "Enable support for persistent memory"
1314 select ARCH_HAS_PMEM_API
5d7bdeb1 1315 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1316 help
1317 Say Y to enable support for the persistent memory API based on the
1318 ARMv8.2 DCPoP feature.
1319
1320 The feature is detected at runtime, and the kernel will use DC CVAC
1321 operations if DC CVAP is not supported (following the behaviour of
1322 DC CVAP itself if the system does not define a point of persistence).
1323
64c02720
XX
1324config ARM64_RAS_EXTN
1325 bool "Enable support for RAS CPU Extensions"
1326 default y
1327 help
1328 CPUs that support the Reliability, Availability and Serviceability
1329 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1330 errors, classify them and report them to software.
1331
1332 On CPUs with these extensions system software can use additional
1333 barriers to determine if faults are pending and read the
1334 classification from a new set of registers.
1335
1336 Selecting this feature will allow the kernel to use these barriers
1337 and access the new registers if the system supports the extension.
1338 Platform RAS features may additionally depend on firmware support.
1339
5ffdfaed
VM
1340config ARM64_CNP
1341 bool "Enable support for Common Not Private (CNP) translations"
1342 default y
1343 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1344 help
1345 Common Not Private (CNP) allows translation table entries to
1346 be shared between different PEs in the same inner shareable
1347 domain, so the hardware can use this fact to optimise the
1348 caching of such entries in the TLB.
1349
1350 Selecting this option allows the CNP feature to be detected
1351 at runtime, and does not affect PEs that do not implement
1352 this feature.
1353
f993318b
WD
1354endmenu
1355
04ca3204
MR
1356menu "ARMv8.3 architectural features"
1357
1358config ARM64_PTR_AUTH
1359 bool "Enable support for pointer authentication"
1360 default y
384b40ca 1361 depends on !KVM || ARM64_VHE
04ca3204
MR
1362 help
1363 Pointer authentication (part of the ARMv8.3 Extensions) provides
1364 instructions for signing and authenticating pointers against secret
1365 keys, which can be used to mitigate Return Oriented Programming (ROP)
1366 and other attacks.
1367
1368 This option enables these instructions at EL0 (i.e. for userspace).
1369
1370 Choosing this option will cause the kernel to initialise secret keys
1371 for each process at exec() time, with these keys being
1372 context-switched along with the process.
1373
1374 The feature is detected at runtime. If the feature is not present in
384b40ca
MR
1375 hardware it will not be advertised to userspace/KVM guest nor will it
1376 be enabled. However, KVM guest also require VHE mode and hence
1377 CONFIG_ARM64_VHE=y option to use this feature.
04ca3204
MR
1378
1379endmenu
1380
ddd25ad1
DM
1381config ARM64_SVE
1382 bool "ARM Scalable Vector Extension support"
1383 default y
85acda3b 1384 depends on !KVM || ARM64_VHE
ddd25ad1
DM
1385 help
1386 The Scalable Vector Extension (SVE) is an extension to the AArch64
1387 execution state which complements and extends the SIMD functionality
1388 of the base architecture to support much larger vectors and to enable
1389 additional vectorisation opportunities.
1390
1391 To enable use of this extension on CPUs that implement it, say Y.
1392
06a916fe
DM
1393 On CPUs that support the SVE2 extensions, this option will enable
1394 those too.
1395
5043694e
DM
1396 Note that for architectural reasons, firmware _must_ implement SVE
1397 support when running on SVE capable hardware. The required support
1398 is present in:
1399
1400 * version 1.5 and later of the ARM Trusted Firmware
1401 * the AArch64 boot wrapper since commit 5e1261e08abf
1402 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1403
1404 For other firmware implementations, consult the firmware documentation
1405 or vendor.
1406
1407 If you need the kernel to boot on SVE-capable hardware with broken
1408 firmware, you may need to say N here until you get your firmware
1409 fixed. Otherwise, you may experience firmware panics or lockups when
1410 booting the kernel. If unsure and you are not observing these
1411 symptoms, you should assume that it is safe to say Y.
fd045f6c 1412
85acda3b
DM
1413 CPUs that support SVE are architecturally required to support the
1414 Virtualization Host Extensions (VHE), so the kernel makes no
1415 provision for supporting SVE alongside KVM without VHE enabled.
1416 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1417 KVM in the same kernel image.
1418
fd045f6c
AB
1419config ARM64_MODULE_PLTS
1420 bool
fd045f6c
AB
1421 select HAVE_MOD_ARCH_SPECIFIC
1422
bc3c03cc
JT
1423config ARM64_PSEUDO_NMI
1424 bool "Support for NMI-like interrupts"
1425 select CONFIG_ARM_GIC_V3
1426 help
1427 Adds support for mimicking Non-Maskable Interrupts through the use of
1428 GIC interrupt priority. This support requires version 3 or later of
bc15cf70 1429 ARM GIC.
bc3c03cc
JT
1430
1431 This high priority configuration for interrupts needs to be
1432 explicitly enabled by setting the kernel parameter
1433 "irqchip.gicv3_pseudo_nmi" to 1.
1434
1435 If unsure, say N
1436
1e48ef7f
AB
1437config RELOCATABLE
1438 bool
1439 help
1440 This builds the kernel as a Position Independent Executable (PIE),
1441 which retains all relocation metadata required to relocate the
1442 kernel binary at runtime to a different virtual address than the
1443 address it was linked at.
1444 Since AArch64 uses the RELA relocation format, this requires a
1445 relocation pass at runtime even if the kernel is loaded at the
1446 same address it was linked at.
1447
f80fb3a3
AB
1448config RANDOMIZE_BASE
1449 bool "Randomize the address of the kernel image"
b9c220b5 1450 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1451 select RELOCATABLE
1452 help
1453 Randomizes the virtual address at which the kernel image is
1454 loaded, as a security feature that deters exploit attempts
1455 relying on knowledge of the location of kernel internals.
1456
1457 It is the bootloader's job to provide entropy, by passing a
1458 random u64 value in /chosen/kaslr-seed at kernel entry.
1459
2b5fe07a
AB
1460 When booting via the UEFI stub, it will invoke the firmware's
1461 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1462 to the kernel proper. In addition, it will randomise the physical
1463 location of the kernel Image as well.
1464
f80fb3a3
AB
1465 If unsure, say N.
1466
1467config RANDOMIZE_MODULE_REGION_FULL
f2b9ba87 1468 bool "Randomize the module region over a 4 GB range"
e71a4e1b 1469 depends on RANDOMIZE_BASE
f80fb3a3
AB
1470 default y
1471 help
f2b9ba87
AB
1472 Randomizes the location of the module region inside a 4 GB window
1473 covering the core kernel. This way, it is less likely for modules
f80fb3a3
AB
1474 to leak information about the location of core kernel data structures
1475 but it does imply that function calls between modules and the core
1476 kernel will need to be resolved via veneers in the module PLT.
1477
1478 When this option is not set, the module region will be randomized over
1479 a limited range that contains the [_stext, _etext] interval of the
1480 core kernel, so branch relocations are always in range.
1481
0a1213fa
AB
1482config CC_HAVE_STACKPROTECTOR_SYSREG
1483 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1484
1485config STACKPROTECTOR_PER_TASK
1486 def_bool y
1487 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1488
8c2c3df3
CM
1489endmenu
1490
1491menu "Boot options"
1492
5e89c55e
LP
1493config ARM64_ACPI_PARKING_PROTOCOL
1494 bool "Enable support for the ARM64 ACPI parking protocol"
1495 depends on ACPI
1496 help
1497 Enable support for the ARM64 ACPI parking protocol. If disabled
1498 the kernel will not allow booting through the ARM64 ACPI parking
1499 protocol even if the corresponding data is present in the ACPI
1500 MADT table.
1501
8c2c3df3
CM
1502config CMDLINE
1503 string "Default kernel command string"
1504 default ""
1505 help
1506 Provide a set of default command-line options at build time by
1507 entering them here. As a minimum, you should specify the the
1508 root device (e.g. root=/dev/nfs).
1509
1510config CMDLINE_FORCE
1511 bool "Always use the default kernel command string"
1512 help
1513 Always use the default kernel command string, even if the boot
1514 loader passes other arguments to the kernel.
1515 This is useful if you cannot or don't want to change the
1516 command-line options your boot loader passes to the kernel.
1517
f4f75ad5
AB
1518config EFI_STUB
1519 bool
1520
f84d0275
MS
1521config EFI
1522 bool "UEFI runtime support"
1523 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1524 depends on KERNEL_MODE_NEON
2c870e61 1525 select ARCH_SUPPORTS_ACPI
f84d0275
MS
1526 select LIBFDT
1527 select UCS2_STRING
1528 select EFI_PARAMS_FROM_FDT
e15dd494 1529 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1530 select EFI_STUB
1531 select EFI_ARMSTUB
f84d0275
MS
1532 default y
1533 help
1534 This option provides support for runtime services provided
1535 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1536 clock, and platform reset). A UEFI stub is also provided to
1537 allow the kernel to be booted as an EFI application. This
1538 is only useful on systems that have UEFI firmware.
f84d0275 1539
d1ae8c00
YL
1540config DMI
1541 bool "Enable support for SMBIOS (DMI) tables"
1542 depends on EFI
1543 default y
1544 help
1545 This enables SMBIOS/DMI feature for systems.
1546
1547 This option is only useful on systems that have UEFI firmware.
1548 However, even with this option, the resultant kernel should
1549 continue to boot on existing non-UEFI platforms.
1550
8c2c3df3
CM
1551endmenu
1552
8c2c3df3
CM
1553config SYSVIPC_COMPAT
1554 def_bool y
1555 depends on COMPAT && SYSVIPC
1556
4a03a058
AK
1557config ARCH_ENABLE_HUGEPAGE_MIGRATION
1558 def_bool y
1559 depends on HUGETLB_PAGE && MIGRATION
1560
166936ba
LP
1561menu "Power management options"
1562
1563source "kernel/power/Kconfig"
1564
82869ac5
JM
1565config ARCH_HIBERNATION_POSSIBLE
1566 def_bool y
1567 depends on CPU_PM
1568
1569config ARCH_HIBERNATION_HEADER
1570 def_bool y
1571 depends on HIBERNATION
1572
166936ba
LP
1573config ARCH_SUSPEND_POSSIBLE
1574 def_bool y
1575
166936ba
LP
1576endmenu
1577
1307220d
LP
1578menu "CPU Power Management"
1579
1580source "drivers/cpuidle/Kconfig"
1581
52e7e816
RH
1582source "drivers/cpufreq/Kconfig"
1583
1584endmenu
1585
f84d0275
MS
1586source "drivers/firmware/Kconfig"
1587
b6a02173
GG
1588source "drivers/acpi/Kconfig"
1589
c3eb5b14
MZ
1590source "arch/arm64/kvm/Kconfig"
1591
2c98833a
AB
1592if CRYPTO
1593source "arch/arm64/crypto/Kconfig"
1594endif