ARM: OMAP: DRA7: powerdomain data: Erratum i892 workaround: Disable core INA
authorNishanth Menon <nm@ti.com>
Thu, 31 Mar 2016 21:58:33 +0000 (16:58 -0500)
committerTony Lindgren <tony@atomide.com>
Wed, 13 Apr 2016 21:30:09 +0000 (14:30 -0700)
Erratum i892 as will be documented in the upcoming G or later revision
of DRA7xx/ AM57xx errata documentation (SPRZ398F) states that L3 clock
needs to be kept active all the time to ensure that asymmetric aging
degradation is minimal and within the design allowed margin.

By allowing core domain to transition to INA and allowing L3 clock to be
turned off for extended periods of time, there is a risk of functional
issues and device failure as a result.

Ref: http://www.ti.com/lit/er/sprz429h/sprz429h.pdf

Signed-off-by: Nishanth Menon <nm@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
arch/arm/mach-omap2/powerdomains7xx_data.c

index 287a2037aa161885933bbb5de25e9e7d42bc7b57..f2b4557124f392f9a75125a4c572bc7df9af2433 100644 (file)
@@ -160,7 +160,7 @@ static struct powerdomain core_7xx_pwrdm = {
        .name             = "core_pwrdm",
        .prcm_offs        = DRA7XX_PRM_CORE_INST,
        .prcm_partition   = DRA7XX_PRM_PARTITION,
-       .pwrsts           = PWRSTS_INA_ON,
+       .pwrsts           = PWRSTS_ON,
        .pwrsts_logic_ret = PWRSTS_RET,
        .banks            = 5,
        .pwrsts_mem_ret = {