drm/i915: constify display function vtable
authorDave Airlie <airlied@redhat.com>
Tue, 28 Sep 2021 22:58:06 +0000 (01:58 +0300)
committerJani Nikula <jani.nikula@intel.com>
Wed, 29 Sep 2021 06:28:58 +0000 (09:28 +0300)
Make nice clear tables instead of having things in two places.

Reviewed-by: Jani Nikula <jani.nikula@intel.com>
Signed-off-by: Dave Airlie <airlied@redhat.com>
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/d0f7e2c792dc40804555d26b6ede62f4bd2f23d6.1632869550.git.jani.nikula@intel.com
drivers/gpu/drm/i915/display/intel_display.c
drivers/gpu/drm/i915/i915_drv.h

index 9c72f1c5e96fcaaad1f33f739411fdbe67a2f41e..e7ac92994abf9efcfae8dc4d24b54df19b8bcc54 100644 (file)
@@ -3797,7 +3797,7 @@ static void intel_crtc_disable_noatomic(struct intel_crtc *crtc,
 
        drm_WARN_ON(&dev_priv->drm, IS_ERR(temp_crtc_state) || ret);
 
-       dev_priv->display.crtc_disable(to_intel_atomic_state(state), crtc);
+       dev_priv->display->crtc_disable(to_intel_atomic_state(state), crtc);
 
        drm_atomic_state_put(state);
 
@@ -6006,7 +6006,7 @@ static bool intel_crtc_get_pipe_config(struct intel_crtc_state *crtc_state)
        struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
        struct drm_i915_private *i915 = to_i915(crtc->base.dev);
 
-       if (!i915->display.get_pipe_config(crtc, crtc_state))
+       if (!i915->display->get_pipe_config(crtc, crtc_state))
                return false;
 
        crtc_state->hw.active = true;
@@ -9816,7 +9816,7 @@ static void intel_enable_crtc(struct intel_atomic_state *state,
 
        intel_crtc_update_active_timings(new_crtc_state);
 
-       dev_priv->display.crtc_enable(state, crtc);
+       dev_priv->display->crtc_enable(state, crtc);
 
        if (new_crtc_state->bigjoiner_slave)
                return;
@@ -9904,7 +9904,7 @@ static void intel_old_crtc_state_disables(struct intel_atomic_state *state,
         */
        intel_crtc_disable_pipe_crc(crtc);
 
-       dev_priv->display.crtc_disable(state, crtc);
+       dev_priv->display->crtc_disable(state, crtc);
        crtc->active = false;
        intel_fbc_disable(crtc);
        intel_disable_shared_dpll(old_crtc_state);
@@ -10284,7 +10284,7 @@ static void intel_atomic_commit_tail(struct intel_atomic_state *state)
        }
 
        /* Now enable the clocks, plane, pipe, and connectors that we set up. */
-       dev_priv->display.commit_modeset_enables(state);
+       dev_priv->display->commit_modeset_enables(state);
 
        if (state->modeset) {
                intel_encoders_update_complete(state);
@@ -11288,6 +11288,46 @@ static const struct drm_mode_config_funcs intel_mode_funcs = {
        .atomic_state_free = intel_atomic_state_free,
 };
 
+static const struct drm_i915_display_funcs skl_display_funcs = {
+       .get_pipe_config = hsw_get_pipe_config,
+       .crtc_enable = hsw_crtc_enable,
+       .crtc_disable = hsw_crtc_disable,
+       .commit_modeset_enables = skl_commit_modeset_enables,
+       .get_initial_plane_config = skl_get_initial_plane_config,
+};
+
+static const struct drm_i915_display_funcs ddi_display_funcs = {
+       .get_pipe_config = hsw_get_pipe_config,
+       .crtc_enable = hsw_crtc_enable,
+       .crtc_disable = hsw_crtc_disable,
+       .commit_modeset_enables = intel_commit_modeset_enables,
+       .get_initial_plane_config = i9xx_get_initial_plane_config,
+};
+
+static const struct drm_i915_display_funcs pch_split_display_funcs = {
+       .get_pipe_config = ilk_get_pipe_config,
+       .crtc_enable = ilk_crtc_enable,
+       .crtc_disable = ilk_crtc_disable,
+       .commit_modeset_enables = intel_commit_modeset_enables,
+       .get_initial_plane_config = i9xx_get_initial_plane_config,
+};
+
+static const struct drm_i915_display_funcs vlv_display_funcs = {
+       .get_pipe_config = i9xx_get_pipe_config,
+       .crtc_enable = valleyview_crtc_enable,
+       .crtc_disable = i9xx_crtc_disable,
+       .commit_modeset_enables = intel_commit_modeset_enables,
+       .get_initial_plane_config = i9xx_get_initial_plane_config,
+};
+
+static const struct drm_i915_display_funcs i9xx_display_funcs = {
+       .get_pipe_config = i9xx_get_pipe_config,
+       .crtc_enable = i9xx_crtc_enable,
+       .crtc_disable = i9xx_crtc_disable,
+       .commit_modeset_enables = intel_commit_modeset_enables,
+       .get_initial_plane_config = i9xx_get_initial_plane_config,
+};
+
 /**
  * intel_init_display_hooks - initialize the display modesetting hooks
  * @dev_priv: device private
@@ -11303,38 +11343,19 @@ void intel_init_display_hooks(struct drm_i915_private *dev_priv)
        intel_dpll_init_clock_hook(dev_priv);
 
        if (DISPLAY_VER(dev_priv) >= 9) {
-               dev_priv->display.get_pipe_config = hsw_get_pipe_config;
-               dev_priv->display.crtc_enable = hsw_crtc_enable;
-               dev_priv->display.crtc_disable = hsw_crtc_disable;
+               dev_priv->display = &skl_display_funcs;
        } else if (HAS_DDI(dev_priv)) {
-               dev_priv->display.get_pipe_config = hsw_get_pipe_config;
-               dev_priv->display.crtc_enable = hsw_crtc_enable;
-               dev_priv->display.crtc_disable = hsw_crtc_disable;
+               dev_priv->display = &ddi_display_funcs;
        } else if (HAS_PCH_SPLIT(dev_priv)) {
-               dev_priv->display.get_pipe_config = ilk_get_pipe_config;
-               dev_priv->display.crtc_enable = ilk_crtc_enable;
-               dev_priv->display.crtc_disable = ilk_crtc_disable;
+               dev_priv->display = &pch_split_display_funcs;
        } else if (IS_CHERRYVIEW(dev_priv) ||
                   IS_VALLEYVIEW(dev_priv)) {
-               dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
-               dev_priv->display.crtc_enable = valleyview_crtc_enable;
-               dev_priv->display.crtc_disable = i9xx_crtc_disable;
+               dev_priv->display = &vlv_display_funcs;
        } else {
-               dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
-               dev_priv->display.crtc_enable = i9xx_crtc_enable;
-               dev_priv->display.crtc_disable = i9xx_crtc_disable;
+               dev_priv->display = &i9xx_display_funcs;
        }
 
        intel_fdi_init_hook(dev_priv);
-
-       if (DISPLAY_VER(dev_priv) >= 9) {
-               dev_priv->display.commit_modeset_enables = skl_commit_modeset_enables;
-               dev_priv->display.get_initial_plane_config = skl_get_initial_plane_config;
-       } else {
-               dev_priv->display.commit_modeset_enables = intel_commit_modeset_enables;
-               dev_priv->display.get_initial_plane_config = i9xx_get_initial_plane_config;
-       }
-
 }
 
 void intel_modeset_init_hw(struct drm_i915_private *i915)
@@ -11762,7 +11783,7 @@ int intel_modeset_init_nogem(struct drm_i915_private *i915)
                 * can even allow for smooth boot transitions if the BIOS
                 * fb is large enough for the active pipe configuration.
                 */
-               i915->display.get_initial_plane_config(crtc, &plane_config);
+               i915->display->get_initial_plane_config(crtc, &plane_config);
 
                /*
                 * If the fb is shared between multiple heads, we'll
index 9c768ec57ce43a73dad94d1ad01e86032585da07..dd0d996972f5abc7d3c3e7c65cbe10aa0c52d92f 100644 (file)
@@ -990,7 +990,7 @@ struct drm_i915_private {
        const struct intel_dpll_funcs *dpll_funcs;
 
        /* Display functions */
-       struct drm_i915_display_funcs display;
+       const struct drm_i915_display_funcs *display;
 
        /* Display internal color functions */
        const struct intel_color_funcs *color_funcs;