Merge tag 'tegra-for-5.7-cpuidle' of git://git.kernel.org/pub/scm/linux/kernel/git...
authorArnd Bergmann <arnd@arndb.de>
Wed, 25 Mar 2020 20:10:13 +0000 (21:10 +0100)
committerArnd Bergmann <arnd@arndb.de>
Wed, 25 Mar 2020 20:10:14 +0000 (21:10 +0100)
cpuidle: tegra: Changes for v5.7-rc1

These changes unify CPU idle support for Tegra20, Tegra30 and Tegra114.

* tag 'tegra-for-5.7-cpuidle' of git://git.kernel.org/pub/scm/linux/kernel/git/tegra/linux:
  cpuidle: tegra: Disable CC6 state if LP2 unavailable
  cpuidle: tegra: Squash Tegra114 driver into the common driver
  cpuidle: tegra: Squash Tegra30 driver into the common driver
  cpuidle: Refactor and move out NVIDIA Tegra20 driver into drivers/cpuidle

Link: https://lore.kernel.org/r/20200313165848.2915133-9-thierry.reding@gmail.com
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
arch/arm/mach-tegra/Makefile
arch/arm/mach-tegra/cpuidle-tegra114.c [deleted file]
arch/arm/mach-tegra/cpuidle-tegra20.c [deleted file]
arch/arm/mach-tegra/cpuidle-tegra30.c [deleted file]
arch/arm/mach-tegra/cpuidle.c [deleted file]
arch/arm/mach-tegra/cpuidle.h [deleted file]
arch/arm/mach-tegra/tegra.c
drivers/cpuidle/Kconfig.arm
drivers/cpuidle/Makefile
drivers/cpuidle/cpuidle-tegra.c [new file with mode: 0644]
include/soc/tegra/cpuidle.h

index 965862608ff68e28f67061137de44e15670e119a..07572b5373b8cd78a8c0f881fca41fe0d2678f6c 100644 (file)
@@ -10,25 +10,12 @@ obj-y                                       += sleep.o
 obj-y                                  += tegra.o
 obj-y                                  += sleep-tegra20.o
 obj-y                                  += sleep-tegra30.o
-obj-$(CONFIG_CPU_IDLE)                 += cpuidle.o
 obj-$(CONFIG_ARCH_TEGRA_2x_SOC)                += pm-tegra20.o
-ifeq ($(CONFIG_CPU_IDLE),y)
-obj-$(CONFIG_ARCH_TEGRA_2x_SOC)                += cpuidle-tegra20.o
-endif
 obj-$(CONFIG_ARCH_TEGRA_3x_SOC)                += pm-tegra30.o
-ifeq ($(CONFIG_CPU_IDLE),y)
-obj-$(CONFIG_ARCH_TEGRA_3x_SOC)                += cpuidle-tegra30.o
-endif
 obj-$(CONFIG_SMP)                      += platsmp.o
 obj-$(CONFIG_HOTPLUG_CPU)               += hotplug.o
 
 obj-$(CONFIG_ARCH_TEGRA_114_SOC)       += pm-tegra30.o
-ifeq ($(CONFIG_CPU_IDLE),y)
-obj-$(CONFIG_ARCH_TEGRA_114_SOC)       += cpuidle-tegra114.o
-endif
 obj-$(CONFIG_ARCH_TEGRA_124_SOC)       += pm-tegra30.o
-ifeq ($(CONFIG_CPU_IDLE),y)
-obj-$(CONFIG_ARCH_TEGRA_124_SOC)       += cpuidle-tegra114.o
-endif
 
 obj-$(CONFIG_ARCH_TEGRA_2x_SOC)                += board-paz00.o
diff --git a/arch/arm/mach-tegra/cpuidle-tegra114.c b/arch/arm/mach-tegra/cpuidle-tegra114.c
deleted file mode 100644 (file)
index 858c30c..0000000
+++ /dev/null
@@ -1,90 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-only
-/*
- * Copyright (c) 2013, NVIDIA Corporation. All rights reserved.
- */
-
-#include <asm/firmware.h>
-#include <linux/tick.h>
-#include <linux/cpuidle.h>
-#include <linux/cpu_pm.h>
-#include <linux/kernel.h>
-#include <linux/module.h>
-
-#include <linux/firmware/trusted_foundations.h>
-
-#include <soc/tegra/pm.h>
-
-#include <asm/cpuidle.h>
-#include <asm/smp_plat.h>
-#include <asm/suspend.h>
-#include <asm/psci.h>
-
-#include "cpuidle.h"
-#include "sleep.h"
-
-#ifdef CONFIG_PM_SLEEP
-#define TEGRA114_MAX_STATES 2
-#else
-#define TEGRA114_MAX_STATES 1
-#endif
-
-#ifdef CONFIG_PM_SLEEP
-static int tegra114_idle_power_down(struct cpuidle_device *dev,
-                                   struct cpuidle_driver *drv,
-                                   int index)
-{
-       local_fiq_disable();
-
-       tegra_pm_set_cpu_in_lp2();
-       cpu_pm_enter();
-
-       call_firmware_op(prepare_idle, TF_PM_MODE_LP2_NOFLUSH_L2);
-
-       /* Do suspend by ourselves if the firmware does not implement it */
-       if (call_firmware_op(do_idle, 0) == -ENOSYS)
-               cpu_suspend(0, tegra30_pm_secondary_cpu_suspend);
-
-       cpu_pm_exit();
-       tegra_pm_clear_cpu_in_lp2();
-
-       local_fiq_enable();
-
-       return index;
-}
-
-static void tegra114_idle_enter_s2idle(struct cpuidle_device *dev,
-                                      struct cpuidle_driver *drv,
-                                      int index)
-{
-       tegra114_idle_power_down(dev, drv, index);
-}
-#endif
-
-static struct cpuidle_driver tegra_idle_driver = {
-       .name = "tegra_idle",
-       .owner = THIS_MODULE,
-       .state_count = TEGRA114_MAX_STATES,
-       .states = {
-               [0] = ARM_CPUIDLE_WFI_STATE_PWR(600),
-#ifdef CONFIG_PM_SLEEP
-               [1] = {
-                       .enter                  = tegra114_idle_power_down,
-                       .enter_s2idle           = tegra114_idle_enter_s2idle,
-                       .exit_latency           = 500,
-                       .target_residency       = 1000,
-                       .flags                  = CPUIDLE_FLAG_TIMER_STOP,
-                       .power_usage            = 0,
-                       .name                   = "powered-down",
-                       .desc                   = "CPU power gated",
-               },
-#endif
-       },
-};
-
-int __init tegra114_cpuidle_init(void)
-{
-       if (!psci_smp_available())
-               return cpuidle_register(&tegra_idle_driver, NULL);
-
-       return 0;
-}
diff --git a/arch/arm/mach-tegra/cpuidle-tegra20.c b/arch/arm/mach-tegra/cpuidle-tegra20.c
deleted file mode 100644 (file)
index a06a4b5..0000000
+++ /dev/null
@@ -1,219 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-or-later
-/*
- * CPU idle driver for Tegra CPUs
- *
- * Copyright (c) 2010-2012, NVIDIA Corporation.
- * Copyright (c) 2011 Google, Inc.
- * Author: Colin Cross <ccross@android.com>
- *         Gary King <gking@nvidia.com>
- *
- * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
- */
-
-#include <linux/clk/tegra.h>
-#include <linux/tick.h>
-#include <linux/cpuidle.h>
-#include <linux/cpu_pm.h>
-#include <linux/delay.h>
-#include <linux/kernel.h>
-#include <linux/module.h>
-
-#include <soc/tegra/flowctrl.h>
-#include <soc/tegra/irq.h>
-#include <soc/tegra/pm.h>
-
-#include <asm/cpuidle.h>
-#include <asm/smp_plat.h>
-#include <asm/suspend.h>
-
-#include "cpuidle.h"
-#include "iomap.h"
-#include "reset.h"
-#include "sleep.h"
-
-#ifdef CONFIG_PM_SLEEP
-static atomic_t abort_flag;
-static atomic_t abort_barrier;
-static int tegra20_idle_lp2_coupled(struct cpuidle_device *dev,
-                                   struct cpuidle_driver *drv,
-                                   int index);
-#define TEGRA20_MAX_STATES 2
-#else
-#define TEGRA20_MAX_STATES 1
-#endif
-
-static struct cpuidle_driver tegra_idle_driver = {
-       .name = "tegra_idle",
-       .owner = THIS_MODULE,
-       .states = {
-               ARM_CPUIDLE_WFI_STATE_PWR(600),
-#ifdef CONFIG_PM_SLEEP
-               {
-                       .enter            = tegra20_idle_lp2_coupled,
-                       .exit_latency     = 5000,
-                       .target_residency = 10000,
-                       .power_usage      = 0,
-                       .flags            = CPUIDLE_FLAG_COUPLED |
-                                           CPUIDLE_FLAG_TIMER_STOP,
-                       .name             = "powered-down",
-                       .desc             = "CPU power gated",
-               },
-#endif
-       },
-       .state_count = TEGRA20_MAX_STATES,
-       .safe_state_index = 0,
-};
-
-#ifdef CONFIG_PM_SLEEP
-#ifdef CONFIG_SMP
-static void tegra20_wake_cpu1_from_reset(void)
-{
-       /* enable cpu clock on cpu */
-       tegra_enable_cpu_clock(1);
-
-       /* take the CPU out of reset */
-       tegra_cpu_out_of_reset(1);
-
-       /* unhalt the cpu */
-       flowctrl_write_cpu_halt(1, 0);
-}
-#else
-static inline void tegra20_wake_cpu1_from_reset(void)
-{
-}
-#endif
-
-static void tegra20_report_cpus_state(void)
-{
-       unsigned long cpu, lcpu, csr;
-
-       for_each_cpu(lcpu, cpu_possible_mask) {
-               cpu = cpu_logical_map(lcpu);
-               csr = flowctrl_read_cpu_csr(cpu);
-
-               pr_err("cpu%lu: online=%d flowctrl_csr=0x%08lx\n",
-                      cpu, cpu_online(lcpu), csr);
-       }
-}
-
-static int tegra20_wait_for_secondary_cpu_parking(void)
-{
-       unsigned int retries = 3;
-
-       while (retries--) {
-               unsigned int delay_us = 10;
-               unsigned int timeout_us = 500 * 1000 / delay_us;
-
-               /*
-                * The primary CPU0 core shall wait for the secondaries
-                * shutdown in order to power-off CPU's cluster safely.
-                * The timeout value depends on the current CPU frequency,
-                * it takes about 40-150us  in average and over 1000us in
-                * a worst case scenario.
-                */
-               do {
-                       if (tegra_cpu_rail_off_ready())
-                               return 0;
-
-                       udelay(delay_us);
-
-               } while (timeout_us--);
-
-               pr_err("secondary CPU taking too long to park\n");
-
-               tegra20_report_cpus_state();
-       }
-
-       pr_err("timed out waiting secondaries to park\n");
-
-       return -ETIMEDOUT;
-}
-
-static bool tegra20_cpu_cluster_power_down(struct cpuidle_device *dev,
-                                          struct cpuidle_driver *drv,
-                                          int index)
-{
-       bool ret;
-
-       if (tegra20_wait_for_secondary_cpu_parking())
-               return false;
-
-       ret = !tegra_pm_enter_lp2();
-
-       if (cpu_online(1))
-               tegra20_wake_cpu1_from_reset();
-
-       return ret;
-}
-
-#ifdef CONFIG_SMP
-static bool tegra20_idle_enter_lp2_cpu_1(struct cpuidle_device *dev,
-                                        struct cpuidle_driver *drv,
-                                        int index)
-{
-       cpu_suspend(dev->cpu, tegra_pm_park_secondary_cpu);
-
-       return true;
-}
-#else
-static inline bool tegra20_idle_enter_lp2_cpu_1(struct cpuidle_device *dev,
-                                               struct cpuidle_driver *drv,
-                                               int index)
-{
-       return true;
-}
-#endif
-
-static int tegra20_idle_lp2_coupled(struct cpuidle_device *dev,
-                                   struct cpuidle_driver *drv,
-                                   int index)
-{
-       bool entered_lp2 = false;
-
-       if (tegra_pending_sgi())
-               atomic_set(&abort_flag, 1);
-
-       cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
-
-       if (atomic_read(&abort_flag)) {
-               cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
-               /* clean flag for next coming */
-               atomic_set(&abort_flag, 0);
-               return -EINTR;
-       }
-
-       local_fiq_disable();
-
-       tegra_pm_set_cpu_in_lp2();
-       cpu_pm_enter();
-
-       if (dev->cpu == 0)
-               entered_lp2 = tegra20_cpu_cluster_power_down(dev, drv, index);
-       else
-               entered_lp2 = tegra20_idle_enter_lp2_cpu_1(dev, drv, index);
-
-       cpu_pm_exit();
-       tegra_pm_clear_cpu_in_lp2();
-
-       local_fiq_enable();
-
-       return entered_lp2 ? index : 0;
-}
-#endif
-
-/*
- * Tegra20 HW appears to have a bug such that PCIe device interrupts, whether
- * they are legacy IRQs or MSI, are lost when LP2 is enabled. To work around
- * this, simply disable LP2 if the PCI driver and DT node are both enabled.
- */
-void tegra20_cpuidle_pcie_irqs_in_use(void)
-{
-       pr_info_once(
-               "Disabling cpuidle LP2 state, since PCIe IRQs are in use\n");
-       cpuidle_driver_state_disabled(&tegra_idle_driver, 1, true);
-}
-
-int __init tegra20_cpuidle_init(void)
-{
-       return cpuidle_register(&tegra_idle_driver, cpu_possible_mask);
-}
diff --git a/arch/arm/mach-tegra/cpuidle-tegra30.c b/arch/arm/mach-tegra/cpuidle-tegra30.c
deleted file mode 100644 (file)
index 80ae64b..0000000
+++ /dev/null
@@ -1,123 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-or-later
-/*
- * CPU idle driver for Tegra CPUs
- *
- * Copyright (c) 2010-2012, NVIDIA Corporation.
- * Copyright (c) 2011 Google, Inc.
- * Author: Colin Cross <ccross@android.com>
- *         Gary King <gking@nvidia.com>
- *
- * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
- */
-
-#include <linux/clk/tegra.h>
-#include <linux/tick.h>
-#include <linux/cpuidle.h>
-#include <linux/cpu_pm.h>
-#include <linux/kernel.h>
-#include <linux/module.h>
-
-#include <soc/tegra/pm.h>
-
-#include <asm/cpuidle.h>
-#include <asm/smp_plat.h>
-#include <asm/suspend.h>
-
-#include "cpuidle.h"
-#include "sleep.h"
-
-#ifdef CONFIG_PM_SLEEP
-static int tegra30_idle_lp2(struct cpuidle_device *dev,
-                           struct cpuidle_driver *drv,
-                           int index);
-#endif
-
-static struct cpuidle_driver tegra_idle_driver = {
-       .name = "tegra_idle",
-       .owner = THIS_MODULE,
-#ifdef CONFIG_PM_SLEEP
-       .state_count = 2,
-#else
-       .state_count = 1,
-#endif
-       .states = {
-               [0] = ARM_CPUIDLE_WFI_STATE_PWR(600),
-#ifdef CONFIG_PM_SLEEP
-               [1] = {
-                       .enter                  = tegra30_idle_lp2,
-                       .exit_latency           = 2000,
-                       .target_residency       = 2200,
-                       .power_usage            = 0,
-                       .flags                  = CPUIDLE_FLAG_TIMER_STOP,
-                       .name                   = "powered-down",
-                       .desc                   = "CPU power gated",
-               },
-#endif
-       },
-};
-
-#ifdef CONFIG_PM_SLEEP
-static bool tegra30_cpu_cluster_power_down(struct cpuidle_device *dev,
-                                          struct cpuidle_driver *drv,
-                                          int index)
-{
-       /* All CPUs entering LP2 is not working.
-        * Don't let CPU0 enter LP2 when any secondary CPU is online.
-        */
-       if (num_online_cpus() > 1 || !tegra_cpu_rail_off_ready()) {
-               cpu_do_idle();
-               return false;
-       }
-
-       return !tegra_pm_enter_lp2();
-}
-
-#ifdef CONFIG_SMP
-static bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
-                                       struct cpuidle_driver *drv,
-                                       int index)
-{
-       smp_wmb();
-
-       cpu_suspend(0, tegra30_pm_secondary_cpu_suspend);
-
-       return true;
-}
-#else
-static inline bool tegra30_cpu_core_power_down(struct cpuidle_device *dev,
-                                              struct cpuidle_driver *drv,
-                                              int index)
-{
-       return true;
-}
-#endif
-
-static int tegra30_idle_lp2(struct cpuidle_device *dev,
-                           struct cpuidle_driver *drv,
-                           int index)
-{
-       bool entered_lp2 = false;
-
-       local_fiq_disable();
-
-       tegra_pm_set_cpu_in_lp2();
-       cpu_pm_enter();
-
-       if (dev->cpu == 0)
-               entered_lp2 = tegra30_cpu_cluster_power_down(dev, drv, index);
-       else
-               entered_lp2 = tegra30_cpu_core_power_down(dev, drv, index);
-
-       cpu_pm_exit();
-       tegra_pm_clear_cpu_in_lp2();
-
-       local_fiq_enable();
-
-       return (entered_lp2) ? index : 0;
-}
-#endif
-
-int __init tegra30_cpuidle_init(void)
-{
-       return cpuidle_register(&tegra_idle_driver, NULL);
-}
diff --git a/arch/arm/mach-tegra/cpuidle.c b/arch/arm/mach-tegra/cpuidle.c
deleted file mode 100644 (file)
index d565c44..0000000
+++ /dev/null
@@ -1,50 +0,0 @@
-// SPDX-License-Identifier: GPL-2.0-or-later
-/*
- * arch/arm/mach-tegra/cpuidle.c
- *
- * CPU idle driver for Tegra CPUs
- *
- * Copyright (c) 2010-2012, NVIDIA Corporation.
- * Copyright (c) 2011 Google, Inc.
- * Author: Colin Cross <ccross@android.com>
- *         Gary King <gking@nvidia.com>
- *
- * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
- */
-
-#include <linux/kernel.h>
-#include <linux/module.h>
-
-#include <soc/tegra/fuse.h>
-
-#include "cpuidle.h"
-
-void __init tegra_cpuidle_init(void)
-{
-       switch (tegra_get_chip_id()) {
-       case TEGRA20:
-               if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
-                       tegra20_cpuidle_init();
-               break;
-       case TEGRA30:
-               if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC))
-                       tegra30_cpuidle_init();
-               break;
-       case TEGRA114:
-       case TEGRA124:
-               if (IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
-                   IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
-                       tegra114_cpuidle_init();
-               break;
-       }
-}
-
-void tegra_cpuidle_pcie_irqs_in_use(void)
-{
-       switch (tegra_get_chip_id()) {
-       case TEGRA20:
-               if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
-                       tegra20_cpuidle_pcie_irqs_in_use();
-               break;
-       }
-}
diff --git a/arch/arm/mach-tegra/cpuidle.h b/arch/arm/mach-tegra/cpuidle.h
deleted file mode 100644 (file)
index 4e1f459..0000000
+++ /dev/null
@@ -1,21 +0,0 @@
-/* SPDX-License-Identifier: GPL-2.0-only */
-/*
- * Copyright (c) 2012, NVIDIA Corporation. All rights reserved.
- */
-
-#ifndef __MACH_TEGRA_CPUIDLE_H
-#define __MACH_TEGRA_CPUIDLE_H
-
-#ifdef CONFIG_CPU_IDLE
-int tegra20_cpuidle_init(void);
-void tegra20_cpuidle_pcie_irqs_in_use(void);
-int tegra30_cpuidle_init(void);
-int tegra114_cpuidle_init(void);
-void tegra_cpuidle_init(void);
-void tegra_cpuidle_pcie_irqs_in_use(void);
-#else
-static inline void tegra_cpuidle_init(void) {}
-static inline void tegra_cpuidle_pcie_irqs_in_use(void) {}
-#endif
-
-#endif
index 00aaf495bbf75955769581b78fbc577fb8bc7925..f1ce2857a251de28613111b6bc1c1672a6a84f6b 100644 (file)
 #include <asm/mach/arch.h>
 #include <asm/mach/time.h>
 #include <asm/mach-types.h>
+#include <asm/psci.h>
 #include <asm/setup.h>
 
 #include "board.h"
 #include "common.h"
-#include "cpuidle.h"
 #include "iomap.h"
 #include "pm.h"
 #include "reset.h"
@@ -85,7 +85,6 @@ static void __init tegra_dt_init(void)
 static void __init tegra_dt_init_late(void)
 {
        tegra_init_suspend();
-       tegra_cpuidle_init();
 
        if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC) &&
            of_machine_is_compatible("compal,paz00"))
@@ -94,6 +93,9 @@ static void __init tegra_dt_init_late(void)
        if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC) &&
            of_machine_is_compatible("nvidia,tegra20"))
                platform_device_register_simple("tegra20-cpufreq", -1, NULL, 0);
+
+       if (IS_ENABLED(CONFIG_ARM_TEGRA_CPUIDLE) && !psci_smp_available())
+               platform_device_register_simple("tegra-cpuidle", -1, NULL, 0);
 }
 
 static const char * const tegra_dt_board_compat[] = {
index 62272ecfa771fee1a5a12d428dc9e99c0a84fd84..99a2d72ac02b5c87342c16cad1a37eb96467ebcf 100644 (file)
@@ -86,3 +86,11 @@ config ARM_MVEBU_V7_CPUIDLE
        depends on (ARCH_MVEBU || COMPILE_TEST) && !ARM64
        help
          Select this to enable cpuidle on Armada 370, 38x and XP processors.
+
+config ARM_TEGRA_CPUIDLE
+       bool "CPU Idle Driver for NVIDIA Tegra SoCs"
+       depends on ARCH_TEGRA && !ARM64
+       select ARCH_NEEDS_CPU_IDLE_COUPLED if SMP
+       select ARM_CPU_SUSPEND
+       help
+         Select this to enable cpuidle for NVIDIA Tegra20/30/114/124 SoCs.
index cc8c769d7fa9a2a57e319beb3be45c631a275c73..55a464f6a78b60a03dde5a026b56bce8fd208717 100644 (file)
@@ -24,6 +24,7 @@ obj-$(CONFIG_ARM_CPUIDLE)             += cpuidle-arm.o
 obj-$(CONFIG_ARM_PSCI_CPUIDLE)         += cpuidle_psci.o
 cpuidle_psci-y                         := cpuidle-psci.o
 cpuidle_psci-$(CONFIG_PM_GENERIC_DOMAINS_OF) += cpuidle-psci-domain.o
+obj-$(CONFIG_ARM_TEGRA_CPUIDLE)                += cpuidle-tegra.o
 
 ###############################################################################
 # MIPS drivers
diff --git a/drivers/cpuidle/cpuidle-tegra.c b/drivers/cpuidle/cpuidle-tegra.c
new file mode 100644 (file)
index 0000000..313b029
--- /dev/null
@@ -0,0 +1,392 @@
+// SPDX-License-Identifier: GPL-2.0-only
+/*
+ * CPU idle driver for Tegra CPUs
+ *
+ * Copyright (c) 2010-2013, NVIDIA Corporation.
+ * Copyright (c) 2011 Google, Inc.
+ * Author: Colin Cross <ccross@android.com>
+ *         Gary King <gking@nvidia.com>
+ *
+ * Rework for 3.3 by Peter De Schrijver <pdeschrijver@nvidia.com>
+ *
+ * Tegra20/124 driver unification by Dmitry Osipenko <digetx@gmail.com>
+ */
+
+#define pr_fmt(fmt)    "tegra-cpuidle: " fmt
+
+#include <linux/atomic.h>
+#include <linux/cpuidle.h>
+#include <linux/cpumask.h>
+#include <linux/cpu_pm.h>
+#include <linux/delay.h>
+#include <linux/errno.h>
+#include <linux/platform_device.h>
+#include <linux/types.h>
+
+#include <linux/clk/tegra.h>
+#include <linux/firmware/trusted_foundations.h>
+
+#include <soc/tegra/cpuidle.h>
+#include <soc/tegra/flowctrl.h>
+#include <soc/tegra/fuse.h>
+#include <soc/tegra/irq.h>
+#include <soc/tegra/pm.h>
+#include <soc/tegra/pmc.h>
+
+#include <asm/cpuidle.h>
+#include <asm/firmware.h>
+#include <asm/smp_plat.h>
+#include <asm/suspend.h>
+
+enum tegra_state {
+       TEGRA_C1,
+       TEGRA_C7,
+       TEGRA_CC6,
+       TEGRA_STATE_COUNT,
+};
+
+static atomic_t tegra_idle_barrier;
+static atomic_t tegra_abort_flag;
+
+static inline bool tegra_cpuidle_using_firmware(void)
+{
+       return firmware_ops->prepare_idle && firmware_ops->do_idle;
+}
+
+static void tegra_cpuidle_report_cpus_state(void)
+{
+       unsigned long cpu, lcpu, csr;
+
+       for_each_cpu(lcpu, cpu_possible_mask) {
+               cpu = cpu_logical_map(lcpu);
+               csr = flowctrl_read_cpu_csr(cpu);
+
+               pr_err("cpu%lu: online=%d flowctrl_csr=0x%08lx\n",
+                      cpu, cpu_online(lcpu), csr);
+       }
+}
+
+static int tegra_cpuidle_wait_for_secondary_cpus_parking(void)
+{
+       unsigned int retries = 3;
+
+       while (retries--) {
+               unsigned int delay_us = 10;
+               unsigned int timeout_us = 500 * 1000 / delay_us;
+
+               /*
+                * The primary CPU0 core shall wait for the secondaries
+                * shutdown in order to power-off CPU's cluster safely.
+                * The timeout value depends on the current CPU frequency,
+                * it takes about 40-150us in average and over 1000us in
+                * a worst case scenario.
+                */
+               do {
+                       if (tegra_cpu_rail_off_ready())
+                               return 0;
+
+                       udelay(delay_us);
+
+               } while (timeout_us--);
+
+               pr_err("secondary CPU taking too long to park\n");
+
+               tegra_cpuidle_report_cpus_state();
+       }
+
+       pr_err("timed out waiting secondaries to park\n");
+
+       return -ETIMEDOUT;
+}
+
+static void tegra_cpuidle_unpark_secondary_cpus(void)
+{
+       unsigned int cpu, lcpu;
+
+       for_each_cpu(lcpu, cpu_online_mask) {
+               cpu = cpu_logical_map(lcpu);
+
+               if (cpu > 0) {
+                       tegra_enable_cpu_clock(cpu);
+                       tegra_cpu_out_of_reset(cpu);
+                       flowctrl_write_cpu_halt(cpu, 0);
+               }
+       }
+}
+
+static int tegra_cpuidle_cc6_enter(unsigned int cpu)
+{
+       int ret;
+
+       if (cpu > 0) {
+               ret = cpu_suspend(cpu, tegra_pm_park_secondary_cpu);
+       } else {
+               ret = tegra_cpuidle_wait_for_secondary_cpus_parking();
+               if (!ret)
+                       ret = tegra_pm_enter_lp2();
+
+               tegra_cpuidle_unpark_secondary_cpus();
+       }
+
+       return ret;
+}
+
+static int tegra_cpuidle_c7_enter(void)
+{
+       int err;
+
+       if (tegra_cpuidle_using_firmware()) {
+               err = call_firmware_op(prepare_idle, TF_PM_MODE_LP2_NOFLUSH_L2);
+               if (err)
+                       return err;
+
+               return call_firmware_op(do_idle, 0);
+       }
+
+       return cpu_suspend(0, tegra30_pm_secondary_cpu_suspend);
+}
+
+static int tegra_cpuidle_coupled_barrier(struct cpuidle_device *dev)
+{
+       if (tegra_pending_sgi()) {
+               /*
+                * CPU got local interrupt that will be lost after GIC's
+                * shutdown because GIC driver doesn't save/restore the
+                * pending SGI state across CPU cluster PM.  Abort and retry
+                * next time.
+                */
+               atomic_set(&tegra_abort_flag, 1);
+       }
+
+       cpuidle_coupled_parallel_barrier(dev, &tegra_idle_barrier);
+
+       if (atomic_read(&tegra_abort_flag)) {
+               cpuidle_coupled_parallel_barrier(dev, &tegra_idle_barrier);
+               atomic_set(&tegra_abort_flag, 0);
+               return -EINTR;
+       }
+
+       return 0;
+}
+
+static int tegra_cpuidle_state_enter(struct cpuidle_device *dev,
+                                    int index, unsigned int cpu)
+{
+       int ret;
+
+       /*
+        * CC6 state is the "CPU cluster power-off" state.  In order to
+        * enter this state, at first the secondary CPU cores need to be
+        * parked into offline mode, then the last CPU should clean out
+        * remaining dirty cache lines into DRAM and trigger Flow Controller
+        * logic that turns off the cluster's power domain (which includes
+        * CPU cores, GIC and L2 cache).
+        */
+       if (index == TEGRA_CC6) {
+               ret = tegra_cpuidle_coupled_barrier(dev);
+               if (ret)
+                       return ret;
+       }
+
+       local_fiq_disable();
+       tegra_pm_set_cpu_in_lp2();
+       cpu_pm_enter();
+
+       switch (index) {
+       case TEGRA_C7:
+               ret = tegra_cpuidle_c7_enter();
+               break;
+
+       case TEGRA_CC6:
+               ret = tegra_cpuidle_cc6_enter(cpu);
+               break;
+
+       default:
+               ret = -EINVAL;
+               break;
+       }
+
+       cpu_pm_exit();
+       tegra_pm_clear_cpu_in_lp2();
+       local_fiq_enable();
+
+       return ret;
+}
+
+static int tegra_cpuidle_adjust_state_index(int index, unsigned int cpu)
+{
+       /*
+        * On Tegra30 CPU0 can't be power-gated separately from secondary
+        * cores because it gates the whole CPU cluster.
+        */
+       if (cpu > 0 || index != TEGRA_C7 || tegra_get_chip_id() != TEGRA30)
+               return index;
+
+       /* put CPU0 into C1 if C7 is requested and secondaries are online */
+       if (!IS_ENABLED(CONFIG_PM_SLEEP) || num_online_cpus() > 1)
+               index = TEGRA_C1;
+       else
+               index = TEGRA_CC6;
+
+       return index;
+}
+
+static int tegra_cpuidle_enter(struct cpuidle_device *dev,
+                              struct cpuidle_driver *drv,
+                              int index)
+{
+       unsigned int cpu = cpu_logical_map(dev->cpu);
+       int err;
+
+       index = tegra_cpuidle_adjust_state_index(index, cpu);
+       if (dev->states_usage[index].disable)
+               return -1;
+
+       if (index == TEGRA_C1)
+               err = arm_cpuidle_simple_enter(dev, drv, index);
+       else
+               err = tegra_cpuidle_state_enter(dev, index, cpu);
+
+       if (err && (err != -EINTR || index != TEGRA_CC6))
+               pr_err_once("failed to enter state %d err: %d\n", index, err);
+
+       return err ? -1 : index;
+}
+
+static void tegra114_enter_s2idle(struct cpuidle_device *dev,
+                                 struct cpuidle_driver *drv,
+                                 int index)
+{
+       tegra_cpuidle_enter(dev, drv, index);
+}
+
+/*
+ * The previous versions of Tegra CPUIDLE driver used a different "legacy"
+ * terminology for naming of the idling states, while this driver uses the
+ * new terminology.
+ *
+ * Mapping of the old terms into the new ones:
+ *
+ * Old | New
+ * ---------
+ * LP3 | C1    (CPU core clock gating)
+ * LP2 | C7    (CPU core power gating)
+ * LP2 | CC6   (CPU cluster power gating)
+ *
+ * Note that that the older CPUIDLE driver versions didn't explicitly
+ * differentiate the LP2 states because these states either used the same
+ * code path or because CC6 wasn't supported.
+ */
+static struct cpuidle_driver tegra_idle_driver = {
+       .name = "tegra_idle",
+       .states = {
+               [TEGRA_C1] = ARM_CPUIDLE_WFI_STATE_PWR(600),
+               [TEGRA_C7] = {
+                       .enter                  = tegra_cpuidle_enter,
+                       .exit_latency           = 2000,
+                       .target_residency       = 2200,
+                       .power_usage            = 100,
+                       .flags                  = CPUIDLE_FLAG_TIMER_STOP,
+                       .name                   = "C7",
+                       .desc                   = "CPU core powered off",
+               },
+               [TEGRA_CC6] = {
+                       .enter                  = tegra_cpuidle_enter,
+                       .exit_latency           = 5000,
+                       .target_residency       = 10000,
+                       .power_usage            = 0,
+                       .flags                  = CPUIDLE_FLAG_TIMER_STOP |
+                                                 CPUIDLE_FLAG_COUPLED,
+                       .name                   = "CC6",
+                       .desc                   = "CPU cluster powered off",
+               },
+       },
+       .state_count = TEGRA_STATE_COUNT,
+       .safe_state_index = TEGRA_C1,
+};
+
+static inline void tegra_cpuidle_disable_state(enum tegra_state state)
+{
+       cpuidle_driver_state_disabled(&tegra_idle_driver, state, true);
+}
+
+/*
+ * Tegra20 HW appears to have a bug such that PCIe device interrupts, whether
+ * they are legacy IRQs or MSI, are lost when CC6 is enabled.  To work around
+ * this, simply disable CC6 if the PCI driver and DT node are both enabled.
+ */
+void tegra_cpuidle_pcie_irqs_in_use(void)
+{
+       struct cpuidle_state *state_cc6 = &tegra_idle_driver.states[TEGRA_CC6];
+
+       if ((state_cc6->flags & CPUIDLE_FLAG_UNUSABLE) ||
+           tegra_get_chip_id() != TEGRA20)
+               return;
+
+       pr_info("disabling CC6 state, since PCIe IRQs are in use\n");
+       tegra_cpuidle_disable_state(TEGRA_CC6);
+}
+
+static void tegra_cpuidle_setup_tegra114_c7_state(void)
+{
+       struct cpuidle_state *s = &tegra_idle_driver.states[TEGRA_C7];
+
+       s->enter_s2idle = tegra114_enter_s2idle;
+       s->target_residency = 1000;
+       s->exit_latency = 500;
+}
+
+static int tegra_cpuidle_probe(struct platform_device *pdev)
+{
+       /* LP2 could be disabled in device-tree */
+       if (tegra_pmc_get_suspend_mode() < TEGRA_SUSPEND_LP2)
+               tegra_cpuidle_disable_state(TEGRA_CC6);
+
+       /*
+        * Required suspend-resume functionality, which is provided by the
+        * Tegra-arch core and PMC driver, is unavailable if PM-sleep option
+        * is disabled.
+        */
+       if (!IS_ENABLED(CONFIG_PM_SLEEP)) {
+               if (!tegra_cpuidle_using_firmware())
+                       tegra_cpuidle_disable_state(TEGRA_C7);
+
+               tegra_cpuidle_disable_state(TEGRA_CC6);
+       }
+
+       /*
+        * Generic WFI state (also known as C1 or LP3) and the coupled CPU
+        * cluster power-off (CC6 or LP2) states are common for all Tegra SoCs.
+        */
+       switch (tegra_get_chip_id()) {
+       case TEGRA20:
+               /* Tegra20 isn't capable to power-off individual CPU cores */
+               tegra_cpuidle_disable_state(TEGRA_C7);
+               break;
+
+       case TEGRA30:
+               tegra_cpuidle_disable_state(TEGRA_CC6);
+               break;
+
+       case TEGRA114:
+       case TEGRA124:
+               tegra_cpuidle_setup_tegra114_c7_state();
+
+               /* coupled CC6 (LP2) state isn't implemented yet */
+               tegra_cpuidle_disable_state(TEGRA_CC6);
+               break;
+
+       default:
+               return -EINVAL;
+       }
+
+       return cpuidle_register(&tegra_idle_driver, cpu_possible_mask);
+}
+
+static struct platform_driver tegra_cpuidle_driver = {
+       .probe = tegra_cpuidle_probe,
+       .driver = {
+               .name = "tegra-cpuidle",
+       },
+};
+builtin_platform_driver(tegra_cpuidle_driver);
index 029ba1f4b2cc111aac7d04c61043e92be3b94a8d..5665975015d8e1dbcc9e4cf5bfd2c03c9ff4eed2 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __SOC_TEGRA_CPUIDLE_H__
 #define __SOC_TEGRA_CPUIDLE_H__
 
-#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_TEGRA) && defined(CONFIG_CPU_IDLE)
+#ifdef CONFIG_ARM_TEGRA_CPUIDLE
 void tegra_cpuidle_pcie_irqs_in_use(void);
 #else
 static inline void tegra_cpuidle_pcie_irqs_in_use(void)