clk: qoriq: add LS1021A core pll mux options
authorMichael Krummsdorf <michael.krummsdorf@tq-group.com>
Wed, 10 Jun 2020 11:38:37 +0000 (13:38 +0200)
committerStephen Boyd <sboyd@kernel.org>
Tue, 28 Jul 2020 01:25:17 +0000 (18:25 -0700)
This allows to clock the cores with 1 GHz, 500 MHz and 250 MHz.

Signed-off-by: Michael Krummsdorf <michael.krummsdorf@tq-group.com>
Signed-off-by: Matthias Schiffer <matthias.schiffer@ew.tq-group.com>
Link: https://lore.kernel.org/r/20200610113837.27117-1-matthias.schiffer@ew.tq-group.com
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
drivers/clk/clk-qoriq.c

index 374afcab89af5978c076826c21699ab3d58b0b14..5942e9874bc08243bc5d5c7737a8daafb0b14cdd 100644 (file)
@@ -244,6 +244,14 @@ static const struct clockgen_muxinfo clockgen2_cmux_cgb = {
        },
 };
 
+static const struct clockgen_muxinfo ls1021a_cmux = {
+       {
+               { CLKSEL_VALID, CGA_PLL1, PLL_DIV1 },
+               { CLKSEL_VALID, CGA_PLL1, PLL_DIV2 },
+               { CLKSEL_VALID, CGA_PLL1, PLL_DIV4 },
+       }
+};
+
 static const struct clockgen_muxinfo ls1028a_hwa1 = {
        {
                { CLKSEL_VALID, PLATFORM_PLL, PLL_DIV1 },
@@ -577,7 +585,7 @@ static const struct clockgen_chipinfo chipinfo[] = {
        {
                .compat = "fsl,ls1021a-clockgen",
                .cmux_groups = {
-                       &t1023_cmux
+                       &ls1021a_cmux
                },
                .cmux_to_group = {
                        0, -1