clocksource/drivers/timer-riscv: Clear timer interrupt on timer initialization
authorLey Foon Tan <leyfoon.tan@starfivetech.com>
Wed, 6 Mar 2024 17:23:30 +0000 (01:23 +0800)
committerDaniel Lezcano <daniel.lezcano@linaro.org>
Wed, 13 Mar 2024 11:08:59 +0000 (12:08 +0100)
In the RISC-V specification, the stimecmp register doesn't have a default
value. To prevent the timer interrupt from being triggered during timer
initialization, clear the timer interrupt by writing stimecmp with a
maximum value.

Fixes: 9f7a8ff6391f ("RISC-V: Prefer sstc extension if available")
Cc: <stable@vger.kernel.org>
Signed-off-by: Ley Foon Tan <leyfoon.tan@starfivetech.com>
Reviewed-by: Samuel Holland <samuel.holland@sifive.com>
Tested-by: Samuel Holland <samuel.holland@sifive.com>
Reviewed-by: Atish Patra <atishp@rivosinc.com>
Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
Link: https://lore.kernel.org/r/20240306172330.255844-1-leyfoon.tan@starfivetech.com
drivers/clocksource/timer-riscv.c

index e66dcbd6656658dd32f913189fceebda87e8ccbf..79bb9a98baa7b47816d56752bf2b99738d90f3ea 100644 (file)
@@ -108,6 +108,9 @@ static int riscv_timer_starting_cpu(unsigned int cpu)
 {
        struct clock_event_device *ce = per_cpu_ptr(&riscv_clock_event, cpu);
 
+       /* Clear timer interrupt */
+       riscv_clock_event_stop();
+
        ce->cpumask = cpumask_of(cpu);
        ce->irq = riscv_clock_event_irq;
        if (riscv_timer_cannot_wake_cpu)