clk: mediatek: clk-mt8195-topckgen: Drop univplls from mfg mux parents
authorAngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
Tue, 27 Sep 2022 10:11:26 +0000 (12:11 +0200)
committerChen-Yu Tsai <wenst@chromium.org>
Thu, 29 Sep 2022 04:14:56 +0000 (12:14 +0800)
These PLLs are conflicting with GPU rates that can be generated by
the GPU-dedicated MFGPLL and would require a special clock handler
to be used, for very little and ignorable power consumption benefits.
Also, we're in any case unable to set the rate of these PLLs to
something else that is sensible for this task, so simply drop them:
this will make the GPU to be clocked exclusively from MFGPLL for
"fast" rates, while still achieving the right "safe" rate during
PLL frequency locking.

Signed-off-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
Reviewed-by: Chen-Yu Tsai <wenst@chromium.org>
Link: https://lore.kernel.org/r/20220927101128.44758-9-angelogioacchino.delregno@collabora.com
Signed-off-by: Chen-Yu Tsai <wenst@chromium.org>
drivers/clk/mediatek/clk-mt8195-topckgen.c

index 4dde23bece660ce757b7d94842fb7e657a0ecc41..8cbab5ca2e581dad2a183e6b433736fee8542ee9 100644 (file)
@@ -298,11 +298,14 @@ static const char * const ipu_if_parents[] = {
        "mmpll_d4"
 };
 
+/*
+ * MFG can be also parented to "univpll_d6" and "univpll_d7":
+ * these have been removed from the parents list to let us
+ * achieve GPU DVFS without any special clock handlers.
+ */
 static const char * const mfg_parents[] = {
        "clk26m",
-       "mainpll_d5_d2",
-       "univpll_d6",
-       "univpll_d7"
+       "mainpll_d5_d2"
 };
 
 static const char * const camtg_parents[] = {