mmc: sdhci: add hooks for setting UHS in platform specific code
authorPhilip Rakity <prakity@marvell.com>
Fri, 13 May 2011 05:47:15 +0000 (11:17 +0530)
committerChris Ball <cjb@laptop.org>
Wed, 25 May 2011 03:53:57 +0000 (23:53 -0400)
Allow platform specific code to set UHS registers if
implementation requires speciial platform specific handling

Signed-off-by: Philip Rakity <prakity@marvell.com>
Reviewed-by: Arindam Nath <arindam.nath@amd.com>
Signed-off-by: Chris Ball <cjb@laptop.org>
drivers/mmc/host/sdhci.c
drivers/mmc/host/sdhci.h

index fa3301644b15a12b74ba6ea0913d937551b8f340..cc63f5ed231091180d7d4b6ec4a99b4bea63cc0f 100644 (file)
@@ -1346,27 +1346,30 @@ static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
                        sdhci_set_clock(host, clock);
                }
 
-               ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
-
-               /* Select Bus Speed Mode for host */
-               ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
-               if (ios->timing == MMC_TIMING_UHS_SDR12)
-                       ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
-               else if (ios->timing == MMC_TIMING_UHS_SDR25)
-                       ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
-               else if (ios->timing == MMC_TIMING_UHS_SDR50)
-                       ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
-               else if (ios->timing == MMC_TIMING_UHS_SDR104)
-                       ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
-               else if (ios->timing == MMC_TIMING_UHS_DDR50)
-                       ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
 
                /* Reset SD Clock Enable */
                clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
                clk &= ~SDHCI_CLOCK_CARD_EN;
                sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
 
-               sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
+               if (host->ops->set_uhs_signaling)
+                       host->ops->set_uhs_signaling(host, ios->timing);
+               else {
+                       ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
+                       /* Select Bus Speed Mode for host */
+                       ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
+                       if (ios->timing == MMC_TIMING_UHS_SDR12)
+                               ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
+                       else if (ios->timing == MMC_TIMING_UHS_SDR25)
+                               ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
+                       else if (ios->timing == MMC_TIMING_UHS_SDR50)
+                               ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
+                       else if (ios->timing == MMC_TIMING_UHS_SDR104)
+                               ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
+                       else if (ios->timing == MMC_TIMING_UHS_DDR50)
+                               ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
+                       sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
+               }
 
                /* Re-enable SD Clock */
                clock = host->clock;
index 8ea11b7cf89a314c36d5d4641416b9d7b9596f9f..7e28eec97f0495839d9a2b3a9185236b732d6901 100644 (file)
@@ -270,6 +270,8 @@ struct sdhci_ops {
        unsigned int    (*get_ro)(struct sdhci_host *host);
        void    (*platform_reset_enter)(struct sdhci_host *host, u8 mask);
        void    (*platform_reset_exit)(struct sdhci_host *host, u8 mask);
+       int     (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
+
 };
 
 #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS