Documentation: crypto: Add DT binding info for the img hw hash accelerator
authorJames Hartley <james.hartley@imgtec.com>
Thu, 12 Mar 2015 23:17:27 +0000 (23:17 +0000)
committerHerbert Xu <herbert@gondor.apana.org.au>
Mon, 16 Mar 2015 10:46:25 +0000 (21:46 +1100)
This adds the binding documentation for the Imagination Technologies hash
accelerator that provides hardware acceleration for SHA1/SHA224/SHA256/MD5
hashes.  This hardware will be present in the upcoming pistachio SoC.

Signed-off-by: James Hartley <james.hartley@imgtec.com>
Reviewed-by: Andrew Bresticker <abrestic@chromium.org>
Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
Documentation/devicetree/bindings/crypto/img-hash.txt [new file with mode: 0644]

diff --git a/Documentation/devicetree/bindings/crypto/img-hash.txt b/Documentation/devicetree/bindings/crypto/img-hash.txt
new file mode 100644 (file)
index 0000000..91a3d75
--- /dev/null
@@ -0,0 +1,27 @@
+Imagination Technologies hardware hash accelerator
+
+The hash accelerator provides hardware hashing acceleration for
+SHA1, SHA224, SHA256 and MD5 hashes
+
+Required properties:
+
+- compatible : "img,hash-accelerator"
+- reg : Offset and length of the register set for the module, and the DMA port
+- interrupts : The designated IRQ line for the hashing module.
+- dmas : DMA specifier as per Documentation/devicetree/bindings/dma/dma.txt
+- dma-names : Should be "tx"
+- clocks : Clock specifiers
+- clock-names : "sys" Used to clock the hash block registers
+               "hash" Used to clock data through the accelerator
+
+Example:
+
+       hash: hash@18149600 {
+       compatible = "img,hash-accelerator";
+               reg = <0x18149600 0x100>, <0x18101100 0x4>;
+               interrupts = <GIC_SHARED 59 IRQ_TYPE_LEVEL_HIGH>;
+               dmas = <&dma 8 0xffffffff 0>;
+               dma-names = "tx";
+               clocks = <&cr_periph SYS_CLK_HASH>, <&clk_periph PERIPH_CLK_ROM>;
+               clock-names = "sys", "hash";
+       };