drm/amdgpu: Update supported modes for GC v9.5.0
authorLijo Lazar <lijo.lazar@amd.com>
Tue, 8 Jul 2025 07:47:18 +0000 (13:17 +0530)
committerAlex Deucher <alexander.deucher@amd.com>
Mon, 4 Aug 2025 19:32:07 +0000 (15:32 -0400)
For GC v9.5.0 SOCs, both CPX and QPX compute modes are also supported in
NPS2 mode.

Signed-off-by: Lijo Lazar <lijo.lazar@amd.com>
Acked-by: Mangesh Gadre <Mangesh.Gadre@amd.com>
Reviewed-by: Asad Kamal <asad.kamal@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
(cherry picked from commit 9d1ac25c7f830e0132aa816393b1e9f140e71148)
Cc: stable@vger.kernel.org
drivers/gpu/drm/amd/amdgpu/aqua_vanjaram.c

index 914cf4bfb03333ebf16461ec8c9d3553de25953d..811124ff88a88446e498ed83b08f30c3243ebf24 100644 (file)
@@ -227,6 +227,7 @@ static int __aqua_vanjaram_get_px_mode_info(struct amdgpu_xcp_mgr *xcp_mgr,
                                            uint16_t *nps_modes)
 {
        struct amdgpu_device *adev = xcp_mgr->adev;
+       uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
 
        if (!num_xcp || !nps_modes || !(xcp_mgr->supp_xcp_modes & BIT(px_mode)))
                return -EINVAL;
@@ -250,12 +251,14 @@ static int __aqua_vanjaram_get_px_mode_info(struct amdgpu_xcp_mgr *xcp_mgr,
                *num_xcp = 4;
                *nps_modes = BIT(AMDGPU_NPS1_PARTITION_MODE) |
                             BIT(AMDGPU_NPS4_PARTITION_MODE);
+               if (gc_ver == IP_VERSION(9, 5, 0))
+                       *nps_modes |= BIT(AMDGPU_NPS2_PARTITION_MODE);
                break;
        case AMDGPU_CPX_PARTITION_MODE:
                *num_xcp = NUM_XCC(adev->gfx.xcc_mask);
                *nps_modes = BIT(AMDGPU_NPS1_PARTITION_MODE) |
                             BIT(AMDGPU_NPS4_PARTITION_MODE);
-               if (amdgpu_sriov_vf(adev))
+               if (gc_ver == IP_VERSION(9, 5, 0))
                        *nps_modes |= BIT(AMDGPU_NPS2_PARTITION_MODE);
                break;
        default: