drm/i915/dmc: add support for package_header with version 2
authorLucas De Marchi <lucas.demarchi@intel.com>
Fri, 7 Jun 2019 09:12:24 +0000 (02:12 -0700)
committerLucas De Marchi <lucas.demarchi@intel.com>
Mon, 17 Jun 2019 19:32:28 +0000 (12:32 -0700)
The only meaninful change is that it supports up to 32 fw_info entries
rather than the previous max=20.

Signed-off-by: Lucas De Marchi <lucas.demarchi@intel.com>
Reviewed-by: Anusha Srivatsa <anusha.srivatsa@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20190607091230.1489-4-lucas.demarchi@intel.com
drivers/gpu/drm/i915/intel_csr.c

index 3c1642e47973eb44696ce20c5f03d9490c853f3d..0bcda68fe44c824de35f8839c4a5a3d6bb607a68 100644 (file)
@@ -71,6 +71,7 @@ MODULE_FIRMWARE(BXT_CSR_PATH);
 
 #define CSR_DEFAULT_FW_OFFSET          0xFFFFFFFF
 #define PACKAGE_MAX_FW_INFO_ENTRIES    20
+#define PACKAGE_V2_MAX_FW_INFO_ENTRIES 32
 
 struct intel_css_header {
        /* 0x09 for DMC */
@@ -133,7 +134,7 @@ struct intel_package_header {
        /* DMC container header length in dwords */
        u8 header_len;
 
-       /* always value would be 0x01 */
+       /* 0x01, 0x02 */
        u8 header_ver;
 
        u8 reserved[10];
@@ -339,7 +340,7 @@ static u32 *parse_csr_fw(struct drm_i915_private *dev_priv,
        struct intel_dmc_header *dmc_header;
        struct intel_csr *csr = &dev_priv->csr;
        const struct stepping_info *si = intel_get_stepping_info(dev_priv);
-       u32 dmc_offset, num_entries, readcount = 0, nbytes;
+       u32 dmc_offset, num_entries, max_entries, readcount = 0, nbytes;
        u32 i;
        u32 *dmc_payload;
        size_t fsize;
@@ -381,20 +382,32 @@ static u32 *parse_csr_fw(struct drm_i915_private *dev_priv,
        /* Extract Package Header information*/
        package_header = (struct intel_package_header *)
                &fw->data[readcount];
-       if (sizeof(struct intel_package_header) !=
-           (package_header->header_len * 4)) {
+
+       readcount += sizeof(struct intel_package_header);
+
+       if (package_header->header_ver == 1) {
+               max_entries = PACKAGE_MAX_FW_INFO_ENTRIES;
+       } else if (package_header->header_ver == 2) {
+               max_entries = PACKAGE_V2_MAX_FW_INFO_ENTRIES;
+       } else {
+               DRM_ERROR("DMC firmware has unknown header version %u\n",
+                         package_header->header_ver);
+               return NULL;
+       }
+
+       if (package_header->header_len * 4 !=
+           sizeof(struct intel_package_header) +
+           max_entries * sizeof(struct intel_fw_info)) {
                DRM_ERROR("DMC firmware has wrong package header length "
-                         "(%u bytes)\n",
-                         (package_header->header_len * 4));
+                         "(%u bytes)\n", package_header->header_len * 4);
                return NULL;
        }
 
-       readcount += sizeof(struct intel_package_header);
        num_entries = package_header->num_entries;
-       if (WARN_ON(package_header->num_entries > PACKAGE_MAX_FW_INFO_ENTRIES))
-               num_entries = PACKAGE_MAX_FW_INFO_ENTRIES;
+       if (WARN_ON(package_header->num_entries > max_entries))
+               num_entries = max_entries;
 
-       fsize += PACKAGE_MAX_FW_INFO_ENTRIES * sizeof(struct intel_fw_info);
+       fsize += max_entries * sizeof(struct intel_fw_info);
        if (fsize > fw->size)
                goto error_truncated;
 
@@ -405,8 +418,9 @@ static u32 *parse_csr_fw(struct drm_i915_private *dev_priv,
                          si->stepping);
                return NULL;
        }
-       /* we always have space for PACKAGE_MAX_FW_INFO_ENTRIES */
-       readcount += PACKAGE_MAX_FW_INFO_ENTRIES * sizeof(struct intel_fw_info);
+
+       /* we always have space for max_entries, even if not all are used */
+       readcount += max_entries * sizeof(struct intel_fw_info);
 
        /* Convert dmc_offset into number of bytes. By default it is in dwords*/
        dmc_offset *= 4;