dt-bindings: soc: ti: pruss: Add clocks for ICSSG
authorMD Danish Anwar <danishanwar@ti.com>
Wed, 13 Nov 2024 11:09:54 +0000 (16:39 +0530)
committerNishanth Menon <nm@ti.com>
Thu, 26 Dec 2024 20:00:54 +0000 (14:00 -0600)
commitf7ed5ae30cf395d92a3e1e3c843fa86ce96167b8
tree348f1eadef0a5093f7b60a04a9feff3aad89e46c
parent0a41157c5a988520debb656325722f401163eca3
dt-bindings: soc: ti: pruss: Add clocks for ICSSG

The ICSSG module has 7 clocks for each instance.

These clocks are ICSSG0_CORE_CLK, ICSSG0_IEP_CLK, ICSSG0_ICLK,
ICSSG0_UART_CLK, RGMII_MHZ_250_CLK, RGMII_MHZ_50_CLK and RGMII_MHZ_5_CLK
These clocks are described in AM64x TRM Section 6.4.3 Table 6-398.

Add these clocks to the dt binding of ICSSG.

Link: https://www.ti.com/lit/pdf/spruim2
Signed-off-by: MD Danish Anwar <danishanwar@ti.com>
Reviewed-by: Roger Quadros <rogerq@kernel.org>
Acked-by: Conor Dooley <conor.dooley@microchip.com>
Link: https://lore.kernel.org/r/20241113110955.3876045-2-danishanwar@ti.com
Signed-off-by: Nishanth Menon <nm@ti.com>
Documentation/devicetree/bindings/soc/ti/ti,pruss.yaml