clk: rockchip: rk3568: Add PLL rate for 724 MHz
authorLucas Stach <l.stach@pengutronix.de>
Fri, 3 May 2024 15:33:29 +0000 (17:33 +0200)
committerHeiko Stuebner <heiko@sntech.de>
Sat, 4 May 2024 10:38:13 +0000 (12:38 +0200)
commitf513991b69885025995dcb4ca75d2ee7261e1273
treee4422b8d1f9fc8354c561bb94274b10a18ed8138
parent947b8f2a8b5155f6e9560af07ed65b3cc9aecd75
clk: rockchip: rk3568: Add PLL rate for 724 MHz

This rate allows to provide a low-jitter 72,4 MHz pixelclock
for a custom eDP panel from the VPLL.

Signed-off-by: Lucas Stach <l.stach@pengutronix.de>
Link: https://lore.kernel.org/r/20240503153329.3906030-1-l.stach@pengutronix.de
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
drivers/clk/rockchip/clk-rk3568.c