ASoC: fsl_xcvr: Enable 2 * TX bit clock for spdif only case
authorShengjiu Wang <shengjiu.wang@nxp.com>
Wed, 22 Nov 2023 01:42:53 +0000 (09:42 +0800)
committerMark Brown <broonie@kernel.org>
Wed, 22 Nov 2023 12:04:26 +0000 (12:04 +0000)
commitc33fd110424dfcb544cf55a1b312f43fe1918235
tree7152254fab28402d3fb91032b54813fc8d953203
parent14e8442e0789598514f3c9de014950de9feda7a4
ASoC: fsl_xcvr: Enable 2 * TX bit clock for spdif only case

The bit 10 in TX_DPTH_CTRL register controls the TX clock rate.
If this bit is set, TX datapath clock should be = 2* TX bit rate.
If this bit is not set, TX datapath clock should be 10* TX bit rate.

As the spdif only case, we always use 2 * TX bit clock, so
this bit need to be set.

Signed-off-by: Shengjiu Wang <shengjiu.wang@nxp.com>
Link: https://lore.kernel.org/r/1700617373-6472-1-git-send-email-shengjiu.wang@nxp.com
Signed-off-by: Mark Brown <broonie@kernel.org>
sound/soc/fsl/fsl_xcvr.c