arm64: dts: qcom: sdm845: use dispcc AHB clock for mdss node
authorDmitry Baryshkov <dmitry.baryshkov@linaro.org>
Tue, 31 May 2022 12:47:35 +0000 (15:47 +0300)
committerBjorn Andersson <bjorn.andersson@linaro.org>
Sun, 26 Jun 2022 03:29:22 +0000 (22:29 -0500)
commit3ba500dee327e0261e728edec8a4f2f563d2760c
tree22d9e7d9c7541c1dcad78ad7c8126eb23f326a18
parentfc8b0b9b630df6de7415f527fe27c0c441b5dc70
arm64: dts: qcom: sdm845: use dispcc AHB clock for mdss node

It was noticed that on sdm845 after an MDSS suspend/resume cycle the
driver can not read HW_REV registers properly (they will return 0
instead). Chaning the "iface" clock from <&gcc GCC_DISP_AHB_CLK> to
<&dispcc DISP_CC_MDSS_AHB_CLK> fixes the issue.

Fixes: 08c2a076d18f ("arm64: dts: qcom: sdm845: Add dpu to sdm845 dts file")
Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org>
Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org>
Link: https://lore.kernel.org/r/20220531124735.1165582-1-dmitry.baryshkov@linaro.org
arch/arm64/boot/dts/qcom/sdm845.dtsi