dt-bindings: clock: qcom: Add CMN PLL support for IPQ5018 SoC
authorGeorge Moussalem <george.moussalem@outlook.com>
Fri, 16 May 2025 12:36:09 +0000 (16:36 +0400)
committerBjorn Andersson <andersson@kernel.org>
Thu, 17 Jul 2025 04:03:27 +0000 (23:03 -0500)
commit314b903c30040632db7edd187cd33003b2aee512
tree806ef7e2dc069fd6167331c9e8de617f1238307b
parent19272b37aa4f83ca52bdf9c16d5d81bdd1354494
dt-bindings: clock: qcom: Add CMN PLL support for IPQ5018 SoC

The CMN PLL block in the IPQ5018 SoC takes 96 MHZ as the reference
input clock. Its output clocks are the XO (24Mhz), sleep (32Khz), and
ethernet (50Mhz) clocks.

Reviewed-by: Rob Herring (Arm) <robh@kernel.org>
Signed-off-by: George Moussalem <george.moussalem@outlook.com>
Link: https://lore.kernel.org/r/20250516-ipq5018-cmn-pll-v4-2-389a6b30e504@outlook.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Documentation/devicetree/bindings/clock/qcom,ipq9574-cmn-pll.yaml
include/dt-bindings/clock/qcom,ipq5018-cmn-pll.h [new file with mode: 0644]