arm64: atomics: fix grossly inconsistent asm constraints for exclusives
authorWill Deacon <will.deacon@arm.com>
Mon, 4 Feb 2013 12:12:33 +0000 (12:12 +0000)
committerCatalin Marinas <catalin.marinas@arm.com>
Mon, 11 Feb 2013 18:16:41 +0000 (18:16 +0000)
commit3a0310eb369aae985d6409d8ff1340146578e5c1
tree8b1796a500d2dd694c924a57ee4502f31b15ef8b
parentc0e01d5d8f15c085236df184e5bc3d79a8b700cd
arm64: atomics: fix grossly inconsistent asm constraints for exclusives

Our uses of inline asm constraints for atomic operations are fairly
wild and varied. We basically need to guarantee the following:

  1. Any instructions with barrier implications
     (load-acquire/store-release) have a "memory" clobber

  2. When performing exclusive accesses, the addresing mode is generated
     using the "Q" constraint

  3. Atomic blocks which use the condition flags, have a "cc" clobber

This patch addresses these concerns which, as well as fixing the
semantics of the code, stops GCC complaining about impossible asm
constraints.

Signed-off-by: Will Deacon <will.deacon@arm.com>
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
arch/arm64/include/asm/atomic.h
arch/arm64/include/asm/cmpxchg.h
arch/arm64/include/asm/futex.h
arch/arm64/include/asm/spinlock.h