Merge tag 'armsoc-drivers' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[linux-2.6-block.git] / drivers / irqchip / irq-brcmstb-l2.c
index b009b916a2923504414aafe6961b404614770da5..691d20eb0bec1137c403c6d91097c67a1d906fac 100644 (file)
@@ -1,7 +1,7 @@
 /*
  * Generic Broadcom Set Top Box Level 2 Interrupt controller driver
  *
- * Copyright (C) 2014 Broadcom Corporation
+ * Copyright (C) 2014-2017 Broadcom
  *
  * This program is free software; you can redistribute it and/or modify
  * it under the terms of the GNU General Public License version 2 as
 #include <linux/irqchip.h>
 #include <linux/irqchip/chained_irq.h>
 
-/* Register offsets in the L2 interrupt controller */
-#define CPU_STATUS     0x00
-#define CPU_SET                0x04
-#define CPU_CLEAR      0x08
-#define CPU_MASK_STATUS        0x0c
-#define CPU_MASK_SET   0x10
-#define CPU_MASK_CLEAR 0x14
+struct brcmstb_intc_init_params {
+       irq_flow_handler_t handler;
+       int cpu_status;
+       int cpu_clear;
+       int cpu_mask_status;
+       int cpu_mask_set;
+       int cpu_mask_clear;
+};
+
+/* Register offsets in the L2 latched interrupt controller */
+static const struct brcmstb_intc_init_params l2_edge_intc_init = {
+       .handler                = handle_edge_irq,
+       .cpu_status             = 0x00,
+       .cpu_clear              = 0x08,
+       .cpu_mask_status        = 0x0c,
+       .cpu_mask_set           = 0x10,
+       .cpu_mask_clear         = 0x14
+};
+
+/* Register offsets in the L2 level interrupt controller */
+static const struct brcmstb_intc_init_params l2_lvl_intc_init = {
+       .handler                = handle_level_irq,
+       .cpu_status             = 0x00,
+       .cpu_clear              = -1, /* Register not present */
+       .cpu_mask_status        = 0x04,
+       .cpu_mask_set           = 0x08,
+       .cpu_mask_clear         = 0x0C
+};
 
 /* L2 intc private data structure */
 struct brcmstb_l2_intc_data {
-       int parent_irq;
-       void __iomem *base;
        struct irq_domain *domain;
+       struct irq_chip_generic *gc;
+       int status_offset;
+       int mask_offset;
        bool can_wake;
        u32 saved_mask; /* for suspend/resume */
 };
 
+/**
+ * brcmstb_l2_mask_and_ack - Mask and ack pending interrupt
+ * @d: irq_data
+ *
+ * Chip has separate enable/disable registers instead of a single mask
+ * register and pending interrupt is acknowledged by setting a bit.
+ *
+ * Note: This function is generic and could easily be added to the
+ * generic irqchip implementation if there ever becomes a will to do so.
+ * Perhaps with a name like irq_gc_mask_disable_and_ack_set().
+ *
+ * e.g.: https://patchwork.kernel.org/patch/9831047/
+ */
+static void brcmstb_l2_mask_and_ack(struct irq_data *d)
+{
+       struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
+       struct irq_chip_type *ct = irq_data_get_chip_type(d);
+       u32 mask = d->mask;
+
+       irq_gc_lock(gc);
+       irq_reg_writel(gc, mask, ct->regs.disable);
+       *ct->mask_cache &= ~mask;
+       irq_reg_writel(gc, mask, ct->regs.ack);
+       irq_gc_unlock(gc);
+}
+
 static void brcmstb_l2_intc_irq_handle(struct irq_desc *desc)
 {
        struct brcmstb_l2_intc_data *b = irq_desc_get_handler_data(desc);
-       struct irq_chip_generic *gc = irq_get_domain_generic_chip(b->domain, 0);
        struct irq_chip *chip = irq_desc_get_chip(desc);
        unsigned int irq;
        u32 status;
 
        chained_irq_enter(chip, desc);
 
-       status = irq_reg_readl(gc, CPU_STATUS) &
-               ~(irq_reg_readl(gc, CPU_MASK_STATUS));
+       status = irq_reg_readl(b->gc, b->status_offset) &
+               ~(irq_reg_readl(b->gc, b->mask_offset));
 
        if (status == 0) {
                raw_spin_lock(&desc->lock);
@@ -70,10 +117,8 @@ static void brcmstb_l2_intc_irq_handle(struct irq_desc *desc)
 
        do {
                irq = ffs(status) - 1;
-               /* ack at our level */
-               irq_reg_writel(gc, 1 << irq, CPU_CLEAR);
                status &= ~(1 << irq);
-               generic_handle_irq(irq_find_mapping(b->domain, irq));
+               generic_handle_irq(irq_linear_revmap(b->domain, irq));
        } while (status);
 out:
        chained_irq_exit(chip, desc);
@@ -82,16 +127,17 @@ out:
 static void brcmstb_l2_intc_suspend(struct irq_data *d)
 {
        struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
+       struct irq_chip_type *ct = irq_data_get_chip_type(d);
        struct brcmstb_l2_intc_data *b = gc->private;
 
        irq_gc_lock(gc);
        /* Save the current mask */
-       b->saved_mask = irq_reg_readl(gc, CPU_MASK_STATUS);
+       b->saved_mask = irq_reg_readl(gc, ct->regs.mask);
 
        if (b->can_wake) {
                /* Program the wakeup mask */
-               irq_reg_writel(gc, ~gc->wake_active, CPU_MASK_SET);
-               irq_reg_writel(gc, gc->wake_active, CPU_MASK_CLEAR);
+               irq_reg_writel(gc, ~gc->wake_active, ct->regs.disable);
+               irq_reg_writel(gc, gc->wake_active, ct->regs.enable);
        }
        irq_gc_unlock(gc);
 }
@@ -99,49 +145,56 @@ static void brcmstb_l2_intc_suspend(struct irq_data *d)
 static void brcmstb_l2_intc_resume(struct irq_data *d)
 {
        struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
+       struct irq_chip_type *ct = irq_data_get_chip_type(d);
        struct brcmstb_l2_intc_data *b = gc->private;
 
        irq_gc_lock(gc);
-       /* Clear unmasked non-wakeup interrupts */
-       irq_reg_writel(gc, ~b->saved_mask & ~gc->wake_active, CPU_CLEAR);
+       if (ct->chip.irq_ack) {
+               /* Clear unmasked non-wakeup interrupts */
+               irq_reg_writel(gc, ~b->saved_mask & ~gc->wake_active,
+                               ct->regs.ack);
+       }
 
        /* Restore the saved mask */
-       irq_reg_writel(gc, b->saved_mask, CPU_MASK_SET);
-       irq_reg_writel(gc, ~b->saved_mask, CPU_MASK_CLEAR);
+       irq_reg_writel(gc, b->saved_mask, ct->regs.disable);
+       irq_reg_writel(gc, ~b->saved_mask, ct->regs.enable);
        irq_gc_unlock(gc);
 }
 
 static int __init brcmstb_l2_intc_of_init(struct device_node *np,
-                                         struct device_node *parent)
+                                         struct device_node *parent,
+                                         const struct brcmstb_intc_init_params
+                                         *init_params)
 {
        unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
        struct brcmstb_l2_intc_data *data;
-       struct irq_chip_generic *gc;
        struct irq_chip_type *ct;
        int ret;
        unsigned int flags;
+       int parent_irq;
+       void __iomem *base;
 
        data = kzalloc(sizeof(*data), GFP_KERNEL);
        if (!data)
                return -ENOMEM;
 
-       data->base = of_iomap(np, 0);
-       if (!data->base) {
+       base = of_iomap(np, 0);
+       if (!base) {
                pr_err("failed to remap intc L2 registers\n");
                ret = -ENOMEM;
                goto out_free;
        }
 
        /* Disable all interrupts by default */
-       writel(0xffffffff, data->base + CPU_MASK_SET);
+       writel(0xffffffff, base + init_params->cpu_mask_set);
 
        /* Wakeup interrupts may be retained from S5 (cold boot) */
        data->can_wake = of_property_read_bool(np, "brcm,irq-can-wake");
-       if (!data->can_wake)
-               writel(0xffffffff, data->base + CPU_CLEAR);
+       if (!data->can_wake && (init_params->cpu_clear >= 0))
+               writel(0xffffffff, base + init_params->cpu_clear);
 
-       data->parent_irq = irq_of_parse_and_map(np, 0);
-       if (!data->parent_irq) {
+       parent_irq = irq_of_parse_and_map(np, 0);
+       if (!parent_irq) {
                pr_err("failed to find parent interrupt\n");
                ret = -EINVAL;
                goto out_unmap;
@@ -163,29 +216,39 @@ static int __init brcmstb_l2_intc_of_init(struct device_node *np,
 
        /* Allocate a single Generic IRQ chip for this node */
        ret = irq_alloc_domain_generic_chips(data->domain, 32, 1,
-                               np->full_name, handle_edge_irq, clr, 0, flags);
+                       np->full_name, init_params->handler, clr, 0, flags);
        if (ret) {
                pr_err("failed to allocate generic irq chip\n");
                goto out_free_domain;
        }
 
        /* Set the IRQ chaining logic */
-       irq_set_chained_handler_and_data(data->parent_irq,
+       irq_set_chained_handler_and_data(parent_irq,
                                         brcmstb_l2_intc_irq_handle, data);
 
-       gc = irq_get_domain_generic_chip(data->domain, 0);
-       gc->reg_base = data->base;
-       gc->private = data;
-       ct = gc->chip_types;
-
-       ct->chip.irq_ack = irq_gc_ack_set_bit;
-       ct->regs.ack = CPU_CLEAR;
+       data->gc = irq_get_domain_generic_chip(data->domain, 0);
+       data->gc->reg_base = base;
+       data->gc->private = data;
+       data->status_offset = init_params->cpu_status;
+       data->mask_offset = init_params->cpu_mask_status;
+
+       ct = data->gc->chip_types;
+
+       if (init_params->cpu_clear >= 0) {
+               ct->regs.ack = init_params->cpu_clear;
+               ct->chip.irq_ack = irq_gc_ack_set_bit;
+               ct->chip.irq_mask_ack = brcmstb_l2_mask_and_ack;
+       } else {
+               /* No Ack - but still slightly more efficient to define this */
+               ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
+       }
 
        ct->chip.irq_mask = irq_gc_mask_disable_reg;
-       ct->regs.disable = CPU_MASK_SET;
+       ct->regs.disable = init_params->cpu_mask_set;
+       ct->regs.mask = init_params->cpu_mask_status;
 
        ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
-       ct->regs.enable = CPU_MASK_CLEAR;
+       ct->regs.enable = init_params->cpu_mask_clear;
 
        ct->chip.irq_suspend = brcmstb_l2_intc_suspend;
        ct->chip.irq_resume = brcmstb_l2_intc_resume;
@@ -195,21 +258,35 @@ static int __init brcmstb_l2_intc_of_init(struct device_node *np,
                /* This IRQ chip can wake the system, set all child interrupts
                 * in wake_enabled mask
                 */
-               gc->wake_enabled = 0xffffffff;
+               data->gc->wake_enabled = 0xffffffff;
                ct->chip.irq_set_wake = irq_gc_set_wake;
        }
 
        pr_info("registered L2 intc (mem: 0x%p, parent irq: %d)\n",
-                       data->base, data->parent_irq);
+                       base, parent_irq);
 
        return 0;
 
 out_free_domain:
        irq_domain_remove(data->domain);
 out_unmap:
-       iounmap(data->base);
+       iounmap(base);
 out_free:
        kfree(data);
        return ret;
 }
-IRQCHIP_DECLARE(brcmstb_l2_intc, "brcm,l2-intc", brcmstb_l2_intc_of_init);
+
+int __init brcmstb_l2_edge_intc_of_init(struct device_node *np,
+       struct device_node *parent)
+{
+       return brcmstb_l2_intc_of_init(np, parent, &l2_edge_intc_init);
+}
+IRQCHIP_DECLARE(brcmstb_l2_intc, "brcm,l2-intc", brcmstb_l2_edge_intc_of_init);
+
+int __init brcmstb_l2_lvl_intc_of_init(struct device_node *np,
+       struct device_node *parent)
+{
+       return brcmstb_l2_intc_of_init(np, parent, &l2_lvl_intc_init);
+}
+IRQCHIP_DECLARE(bcm7271_l2_intc, "brcm,bcm7271-l2-intc",
+       brcmstb_l2_lvl_intc_of_init);