1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
3 // cs35l45-tables.c -- CS35L45 ALSA SoC audio driver
5 // Copyright 2019-2022 Cirrus Logic, Inc.
7 // Author: James Schulman <james.schulman@cirrus.com>
9 #include <linux/module.h>
10 #include <linux/regmap.h>
14 static const struct reg_sequence cs35l45_patch[] = {
15 { 0x00000040, 0x00000055 },
16 { 0x00000040, 0x000000AA },
17 { 0x00000044, 0x00000055 },
18 { 0x00000044, 0x000000AA },
19 { 0x00006480, 0x0830500A },
20 { 0x00007C60, 0x1000850B },
21 { CS35L45_BOOST_OV_CFG, 0x007000D0 },
22 { CS35L45_LDPM_CONFIG, 0x0001B636 },
23 { 0x00002C08, 0x00000009 },
24 { 0x00006850, 0x0A30FFC4 },
25 { 0x00003820, 0x00040100 },
26 { 0x00003824, 0x00000000 },
27 { 0x00007CFC, 0x62870004 },
28 { 0x00007C60, 0x1001850B },
29 { 0x00000040, 0x00000000 },
30 { 0x00000044, 0x00000000 },
31 { CS35L45_BOOST_CCM_CFG, 0xF0000003 },
32 { CS35L45_BOOST_DCM_CFG, 0x08710220 },
33 { CS35L45_ERROR_RELEASE, 0x00200000 },
36 int cs35l45_apply_patch(struct cs35l45_private *cs35l45)
38 return regmap_register_patch(cs35l45->regmap, cs35l45_patch,
39 ARRAY_SIZE(cs35l45_patch));
41 EXPORT_SYMBOL_NS_GPL(cs35l45_apply_patch, SND_SOC_CS35L45);
43 static const struct reg_default cs35l45_defaults[] = {
44 { CS35L45_BLOCK_ENABLES, 0x00003323 },
45 { CS35L45_BLOCK_ENABLES2, 0x00000010 },
46 { CS35L45_REFCLK_INPUT, 0x00000510 },
47 { CS35L45_GLOBAL_SAMPLE_RATE, 0x00000003 },
48 { CS35L45_ASP_ENABLES1, 0x00000000 },
49 { CS35L45_ASP_CONTROL1, 0x00000028 },
50 { CS35L45_ASP_CONTROL2, 0x18180200 },
51 { CS35L45_ASP_CONTROL3, 0x00000002 },
52 { CS35L45_ASP_FRAME_CONTROL1, 0x03020100 },
53 { CS35L45_ASP_FRAME_CONTROL2, 0x00000004 },
54 { CS35L45_ASP_FRAME_CONTROL5, 0x00000100 },
55 { CS35L45_ASP_DATA_CONTROL1, 0x00000018 },
56 { CS35L45_ASP_DATA_CONTROL5, 0x00000018 },
57 { CS35L45_DACPCM1_INPUT, 0x00000008 },
58 { CS35L45_ASPTX1_INPUT, 0x00000018 },
59 { CS35L45_ASPTX2_INPUT, 0x00000019 },
60 { CS35L45_ASPTX3_INPUT, 0x00000020 },
61 { CS35L45_ASPTX4_INPUT, 0x00000028 },
62 { CS35L45_ASPTX5_INPUT, 0x00000048 },
63 { CS35L45_AMP_PCM_CONTROL, 0x00100000 },
66 static bool cs35l45_readable_reg(struct device *dev, unsigned int reg)
69 case CS35L45_DEVID ... CS35L45_OTPID:
70 case CS35L45_SFT_RESET:
71 case CS35L45_GLOBAL_ENABLES:
72 case CS35L45_BLOCK_ENABLES:
73 case CS35L45_BLOCK_ENABLES2:
74 case CS35L45_ERROR_RELEASE:
75 case CS35L45_REFCLK_INPUT:
76 case CS35L45_GLOBAL_SAMPLE_RATE:
77 case CS35L45_ASP_ENABLES1:
78 case CS35L45_ASP_CONTROL1:
79 case CS35L45_ASP_CONTROL2:
80 case CS35L45_ASP_CONTROL3:
81 case CS35L45_ASP_FRAME_CONTROL1:
82 case CS35L45_ASP_FRAME_CONTROL2:
83 case CS35L45_ASP_FRAME_CONTROL5:
84 case CS35L45_ASP_DATA_CONTROL1:
85 case CS35L45_ASP_DATA_CONTROL5:
86 case CS35L45_DACPCM1_INPUT:
87 case CS35L45_ASPTX1_INPUT:
88 case CS35L45_ASPTX2_INPUT:
89 case CS35L45_ASPTX3_INPUT:
90 case CS35L45_ASPTX4_INPUT:
91 case CS35L45_ASPTX5_INPUT:
92 case CS35L45_AMP_PCM_CONTROL:
93 case CS35L45_AMP_PCM_HPF_TST:
94 case CS35L45_IRQ1_EINT_4:
101 static bool cs35l45_volatile_reg(struct device *dev, unsigned int reg)
104 case CS35L45_DEVID ... CS35L45_OTPID:
105 case CS35L45_SFT_RESET:
106 case CS35L45_GLOBAL_ENABLES:
107 case CS35L45_ERROR_RELEASE:
108 case CS35L45_AMP_PCM_HPF_TST: /* not cachable */
109 case CS35L45_IRQ1_EINT_4:
116 const struct regmap_config cs35l45_i2c_regmap = {
120 .reg_format_endian = REGMAP_ENDIAN_BIG,
121 .val_format_endian = REGMAP_ENDIAN_BIG,
122 .max_register = CS35L45_LASTREG,
123 .reg_defaults = cs35l45_defaults,
124 .num_reg_defaults = ARRAY_SIZE(cs35l45_defaults),
125 .volatile_reg = cs35l45_volatile_reg,
126 .readable_reg = cs35l45_readable_reg,
127 .cache_type = REGCACHE_RBTREE,
129 EXPORT_SYMBOL_NS_GPL(cs35l45_i2c_regmap, SND_SOC_CS35L45);
131 const struct regmap_config cs35l45_spi_regmap = {
136 .reg_format_endian = REGMAP_ENDIAN_BIG,
137 .val_format_endian = REGMAP_ENDIAN_BIG,
138 .max_register = CS35L45_LASTREG,
139 .reg_defaults = cs35l45_defaults,
140 .num_reg_defaults = ARRAY_SIZE(cs35l45_defaults),
141 .volatile_reg = cs35l45_volatile_reg,
142 .readable_reg = cs35l45_readable_reg,
143 .cache_type = REGCACHE_RBTREE,
145 EXPORT_SYMBOL_NS_GPL(cs35l45_spi_regmap, SND_SOC_CS35L45);
147 static const struct {
150 } cs35l45_pll_refclk_freq[] = {
184 unsigned int cs35l45_get_clk_freq_id(unsigned int freq)
191 for (i = 0; i < ARRAY_SIZE(cs35l45_pll_refclk_freq); ++i) {
192 if (cs35l45_pll_refclk_freq[i].freq == freq)
193 return cs35l45_pll_refclk_freq[i].cfg_id;
198 EXPORT_SYMBOL_NS_GPL(cs35l45_get_clk_freq_id, SND_SOC_CS35L45);