2 * AMD ALSA SoC PCM Driver for ACP 2.x
4 * Copyright 2014-2015 Advanced Micro Devices, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 #include <linux/module.h>
17 #include <linux/delay.h>
19 #include <linux/iopoll.h>
20 #include <linux/sizes.h>
21 #include <linux/pm_runtime.h>
23 #include <sound/soc.h>
24 #include <drm/amd_asic_type.h>
27 #define DRV_NAME "acp_audio_dma"
29 #define PLAYBACK_MIN_NUM_PERIODS 2
30 #define PLAYBACK_MAX_NUM_PERIODS 2
31 #define PLAYBACK_MAX_PERIOD_SIZE 16384
32 #define PLAYBACK_MIN_PERIOD_SIZE 1024
33 #define CAPTURE_MIN_NUM_PERIODS 2
34 #define CAPTURE_MAX_NUM_PERIODS 2
35 #define CAPTURE_MAX_PERIOD_SIZE 16384
36 #define CAPTURE_MIN_PERIOD_SIZE 1024
38 #define MAX_BUFFER (PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
39 #define MIN_BUFFER MAX_BUFFER
41 #define ST_PLAYBACK_MAX_PERIOD_SIZE 4096
42 #define ST_CAPTURE_MAX_PERIOD_SIZE ST_PLAYBACK_MAX_PERIOD_SIZE
43 #define ST_MAX_BUFFER (ST_PLAYBACK_MAX_PERIOD_SIZE * PLAYBACK_MAX_NUM_PERIODS)
44 #define ST_MIN_BUFFER ST_MAX_BUFFER
46 #define DRV_NAME "acp_audio_dma"
47 bool bt_uart_enable = true;
48 EXPORT_SYMBOL(bt_uart_enable);
50 static const struct snd_pcm_hardware acp_pcm_hardware_playback = {
51 .info = SNDRV_PCM_INFO_INTERLEAVED |
52 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
53 SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
54 SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
55 .formats = SNDRV_PCM_FMTBIT_S16_LE |
56 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
59 .rates = SNDRV_PCM_RATE_8000_96000,
62 .buffer_bytes_max = PLAYBACK_MAX_NUM_PERIODS * PLAYBACK_MAX_PERIOD_SIZE,
63 .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
64 .period_bytes_max = PLAYBACK_MAX_PERIOD_SIZE,
65 .periods_min = PLAYBACK_MIN_NUM_PERIODS,
66 .periods_max = PLAYBACK_MAX_NUM_PERIODS,
69 static const struct snd_pcm_hardware acp_pcm_hardware_capture = {
70 .info = SNDRV_PCM_INFO_INTERLEAVED |
71 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
72 SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
73 SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
74 .formats = SNDRV_PCM_FMTBIT_S16_LE |
75 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
78 .rates = SNDRV_PCM_RATE_8000_48000,
81 .buffer_bytes_max = CAPTURE_MAX_NUM_PERIODS * CAPTURE_MAX_PERIOD_SIZE,
82 .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
83 .period_bytes_max = CAPTURE_MAX_PERIOD_SIZE,
84 .periods_min = CAPTURE_MIN_NUM_PERIODS,
85 .periods_max = CAPTURE_MAX_NUM_PERIODS,
88 static const struct snd_pcm_hardware acp_st_pcm_hardware_playback = {
89 .info = SNDRV_PCM_INFO_INTERLEAVED |
90 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
91 SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
92 SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
93 .formats = SNDRV_PCM_FMTBIT_S16_LE |
94 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
97 .rates = SNDRV_PCM_RATE_8000_96000,
100 .buffer_bytes_max = ST_MAX_BUFFER,
101 .period_bytes_min = PLAYBACK_MIN_PERIOD_SIZE,
102 .period_bytes_max = ST_PLAYBACK_MAX_PERIOD_SIZE,
103 .periods_min = PLAYBACK_MIN_NUM_PERIODS,
104 .periods_max = PLAYBACK_MAX_NUM_PERIODS,
107 static const struct snd_pcm_hardware acp_st_pcm_hardware_capture = {
108 .info = SNDRV_PCM_INFO_INTERLEAVED |
109 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_MMAP |
110 SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BATCH |
111 SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_RESUME,
112 .formats = SNDRV_PCM_FMTBIT_S16_LE |
113 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
116 .rates = SNDRV_PCM_RATE_8000_48000,
119 .buffer_bytes_max = ST_MAX_BUFFER,
120 .period_bytes_min = CAPTURE_MIN_PERIOD_SIZE,
121 .period_bytes_max = ST_CAPTURE_MAX_PERIOD_SIZE,
122 .periods_min = CAPTURE_MIN_NUM_PERIODS,
123 .periods_max = CAPTURE_MAX_NUM_PERIODS,
126 static u32 acp_reg_read(void __iomem *acp_mmio, u32 reg)
128 return readl(acp_mmio + (reg * 4));
131 static void acp_reg_write(u32 val, void __iomem *acp_mmio, u32 reg)
133 writel(val, acp_mmio + (reg * 4));
137 * Configure a given dma channel parameters - enable/disable,
138 * number of descriptors, priority
140 static void config_acp_dma_channel(void __iomem *acp_mmio, u8 ch_num,
141 u16 dscr_strt_idx, u16 num_dscrs,
142 enum acp_dma_priority_level priority_level)
146 /* disable the channel run field */
147 dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
148 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
149 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
151 /* program a DMA channel with first descriptor to be processed. */
152 acp_reg_write((ACP_DMA_DSCR_STRT_IDX_0__DMAChDscrStrtIdx_MASK
154 acp_mmio, mmACP_DMA_DSCR_STRT_IDX_0 + ch_num);
157 * program a DMA channel with the number of descriptors to be
158 * processed in the transfer
160 acp_reg_write(ACP_DMA_DSCR_CNT_0__DMAChDscrCnt_MASK & num_dscrs,
161 acp_mmio, mmACP_DMA_DSCR_CNT_0 + ch_num);
163 /* set DMA channel priority */
164 acp_reg_write(priority_level, acp_mmio, mmACP_DMA_PRIO_0 + ch_num);
167 /* Initialize a dma descriptor in SRAM based on descritor information passed */
168 static void config_dma_descriptor_in_sram(void __iomem *acp_mmio,
170 acp_dma_dscr_transfer_t *descr_info)
174 sram_offset = (descr_idx * sizeof(acp_dma_dscr_transfer_t));
176 /* program the source base address. */
177 acp_reg_write(sram_offset, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
178 acp_reg_write(descr_info->src, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
179 /* program the destination base address. */
180 acp_reg_write(sram_offset + 4, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
181 acp_reg_write(descr_info->dest, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
183 /* program the number of bytes to be transferred for this descriptor. */
184 acp_reg_write(sram_offset + 8, acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
185 acp_reg_write(descr_info->xfer_val, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
188 static void pre_config_reset(void __iomem *acp_mmio, u16 ch_num)
193 /* clear the reset bit */
194 dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
195 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
196 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
197 /* check the reset bit before programming configuration registers */
198 ret = readl_poll_timeout(acp_mmio + ((mmACP_DMA_CNTL_0 + ch_num) * 4),
200 !(dma_ctrl & ACP_DMA_CNTL_0__DMAChRst_MASK),
201 100, ACP_DMA_RESET_TIME);
203 pr_err("Failed to clear reset of channel : %d\n", ch_num);
207 * Initialize the DMA descriptor information for transfer between
208 * system memory <-> ACP SRAM
210 static void set_acp_sysmem_dma_descriptors(void __iomem *acp_mmio,
211 u32 size, int direction,
212 u32 pte_offset, u16 ch,
213 u32 sram_bank, u16 dma_dscr_idx,
217 acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
219 for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
220 dmadscr[i].xfer_val = 0;
221 if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
222 dma_dscr_idx = dma_dscr_idx + i;
223 dmadscr[i].dest = sram_bank + (i * (size / 2));
224 dmadscr[i].src = ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS
225 + (pte_offset * SZ_4K) + (i * (size / 2));
228 dmadscr[i].xfer_val |=
229 (ACP_DMA_ATTR_DAGB_GARLIC_TO_SHAREDMEM << 16) |
233 dmadscr[i].xfer_val |=
234 (ACP_DMA_ATTR_DAGB_ONION_TO_SHAREDMEM << 16) |
238 dma_dscr_idx = dma_dscr_idx + i;
239 dmadscr[i].src = sram_bank + (i * (size / 2));
241 ACP_INTERNAL_APERTURE_WINDOW_0_ADDRESS +
242 (pte_offset * SZ_4K) + (i * (size / 2));
245 dmadscr[i].xfer_val |=
246 (ACP_DMA_ATTR_SHARED_MEM_TO_DAGB_GARLIC << 16) |
250 dmadscr[i].xfer_val |=
251 (ACP_DMA_ATTR_SHAREDMEM_TO_DAGB_ONION << 16) |
255 config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
258 pre_config_reset(acp_mmio, ch);
259 config_acp_dma_channel(acp_mmio, ch,
261 NUM_DSCRS_PER_CHANNEL,
262 ACP_DMA_PRIORITY_LEVEL_NORMAL);
266 * Initialize the DMA descriptor information for transfer between
269 static void set_acp_to_i2s_dma_descriptors(void __iomem *acp_mmio, u32 size,
270 int direction, u32 sram_bank,
271 u16 destination, u16 ch,
272 u16 dma_dscr_idx, u32 asic_type)
275 acp_dma_dscr_transfer_t dmadscr[NUM_DSCRS_PER_CHANNEL];
277 for (i = 0; i < NUM_DSCRS_PER_CHANNEL; i++) {
278 dmadscr[i].xfer_val = 0;
279 if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
280 dma_dscr_idx = dma_dscr_idx + i;
281 dmadscr[i].src = sram_bank + (i * (size / 2));
282 /* dmadscr[i].dest is unused by hardware. */
284 dmadscr[i].xfer_val |= BIT(22) | (destination << 16) |
287 dma_dscr_idx = dma_dscr_idx + i;
288 /* dmadscr[i].src is unused by hardware. */
291 sram_bank + (i * (size / 2));
292 dmadscr[i].xfer_val |= BIT(22) |
293 (destination << 16) | (size / 2);
295 config_dma_descriptor_in_sram(acp_mmio, dma_dscr_idx,
298 pre_config_reset(acp_mmio, ch);
299 /* Configure the DMA channel with the above descriptore */
300 config_acp_dma_channel(acp_mmio, ch, dma_dscr_idx - 1,
301 NUM_DSCRS_PER_CHANNEL,
302 ACP_DMA_PRIORITY_LEVEL_NORMAL);
305 /* Create page table entries in ACP SRAM for the allocated memory */
306 static void acp_pte_config(void __iomem *acp_mmio, struct page *pg,
307 u16 num_of_pages, u32 pte_offset)
315 offset = ACP_DAGB_GRP_SRBM_SRAM_BASE_OFFSET + (pte_offset * 8);
316 for (page_idx = 0; page_idx < (num_of_pages); page_idx++) {
317 /* Load the low address of page int ACP SRAM through SRBM */
318 acp_reg_write((offset + (page_idx * 8)),
319 acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
320 addr = page_to_phys(pg);
322 low = lower_32_bits(addr);
323 high = upper_32_bits(addr);
325 acp_reg_write(low, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
327 /* Load the High address of page int ACP SRAM through SRBM */
328 acp_reg_write((offset + (page_idx * 8) + 4),
329 acp_mmio, mmACP_SRBM_Targ_Idx_Addr);
331 /* page enable in ACP */
333 acp_reg_write(high, acp_mmio, mmACP_SRBM_Targ_Idx_Data);
335 /* Move to next physically contiguos page */
340 static void config_acp_dma(void __iomem *acp_mmio,
341 struct audio_substream_data *rtd,
344 u16 ch_acp_sysmem, ch_acp_i2s;
346 acp_pte_config(acp_mmio, rtd->pg, rtd->num_of_pages,
349 if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
350 ch_acp_sysmem = rtd->ch1;
351 ch_acp_i2s = rtd->ch2;
353 ch_acp_i2s = rtd->ch1;
354 ch_acp_sysmem = rtd->ch2;
356 /* Configure System memory <-> ACP SRAM DMA descriptors */
357 set_acp_sysmem_dma_descriptors(acp_mmio, rtd->size,
358 rtd->direction, rtd->pte_offset,
359 ch_acp_sysmem, rtd->sram_bank,
360 rtd->dma_dscr_idx_1, asic_type);
361 /* Configure ACP SRAM <-> I2S DMA descriptors */
362 set_acp_to_i2s_dma_descriptors(acp_mmio, rtd->size,
363 rtd->direction, rtd->sram_bank,
364 rtd->destination, ch_acp_i2s,
365 rtd->dma_dscr_idx_2, asic_type);
368 static void acp_dma_cap_channel_enable(void __iomem *acp_mmio,
371 u32 val, ch_reg, imr_reg, res_reg;
373 switch (cap_channel) {
375 ch_reg = mmACP_I2SMICSP_RER1;
376 res_reg = mmACP_I2SMICSP_RCR1;
377 imr_reg = mmACP_I2SMICSP_IMR1;
381 ch_reg = mmACP_I2SMICSP_RER0;
382 res_reg = mmACP_I2SMICSP_RCR0;
383 imr_reg = mmACP_I2SMICSP_IMR0;
386 val = acp_reg_read(acp_mmio,
387 mmACP_I2S_16BIT_RESOLUTION_EN);
388 if (val & ACP_I2S_MIC_16BIT_RESOLUTION_EN) {
389 acp_reg_write(0x0, acp_mmio, ch_reg);
390 /* Set 16bit resolution on capture */
391 acp_reg_write(0x2, acp_mmio, res_reg);
393 val = acp_reg_read(acp_mmio, imr_reg);
394 val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
395 val &= ~ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
396 acp_reg_write(val, acp_mmio, imr_reg);
397 acp_reg_write(0x1, acp_mmio, ch_reg);
400 static void acp_dma_cap_channel_disable(void __iomem *acp_mmio,
403 u32 val, ch_reg, imr_reg;
405 switch (cap_channel) {
407 imr_reg = mmACP_I2SMICSP_IMR1;
408 ch_reg = mmACP_I2SMICSP_RER1;
412 imr_reg = mmACP_I2SMICSP_IMR0;
413 ch_reg = mmACP_I2SMICSP_RER0;
416 val = acp_reg_read(acp_mmio, imr_reg);
417 val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXDAM_MASK;
418 val |= ACP_I2SMICSP_IMR1__I2SMICSP_RXFOM_MASK;
419 acp_reg_write(val, acp_mmio, imr_reg);
420 acp_reg_write(0x0, acp_mmio, ch_reg);
423 /* Start a given DMA channel transfer */
424 static void acp_dma_start(void __iomem *acp_mmio, u16 ch_num, bool is_circular)
428 /* read the dma control register and disable the channel run field */
429 dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
431 /* Invalidating the DAGB cache */
432 acp_reg_write(1, acp_mmio, mmACP_DAGB_ATU_CTRL);
435 * configure the DMA channel and start the DMA transfer
436 * set dmachrun bit to start the transfer and enable the
437 * interrupt on completion of the dma transfer
439 dma_ctrl |= ACP_DMA_CNTL_0__DMAChRun_MASK;
442 case ACP_TO_I2S_DMA_CH_NUM:
443 case I2S_TO_ACP_DMA_CH_NUM:
444 case ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM:
445 case I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM:
446 dma_ctrl |= ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
449 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
453 /* enable for ACP to SRAM DMA channel */
454 if (is_circular == true)
455 dma_ctrl |= ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
457 dma_ctrl &= ~ACP_DMA_CNTL_0__Circular_DMA_En_MASK;
459 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
462 /* Stop a given DMA channel transfer */
463 static int acp_dma_stop(void __iomem *acp_mmio, u8 ch_num)
467 u32 count = ACP_DMA_RESET_TIME;
469 dma_ctrl = acp_reg_read(acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
472 * clear the dma control register fields before writing zero
475 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRun_MASK;
476 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChIOCEn_MASK;
478 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
479 dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
481 if (dma_ch_sts & BIT(ch_num)) {
483 * set the reset bit for this channel to stop the dma
486 dma_ctrl |= ACP_DMA_CNTL_0__DMAChRst_MASK;
487 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0 + ch_num);
490 /* check the channel status bit for some time and return the status */
492 dma_ch_sts = acp_reg_read(acp_mmio, mmACP_DMA_CH_STS);
493 if (!(dma_ch_sts & BIT(ch_num))) {
495 * clear the reset flag after successfully stopping
496 * the dma transfer and break from the loop
498 dma_ctrl &= ~ACP_DMA_CNTL_0__DMAChRst_MASK;
500 acp_reg_write(dma_ctrl, acp_mmio, mmACP_DMA_CNTL_0
505 pr_err("Failed to stop ACP DMA channel : %d\n", ch_num);
513 static void acp_set_sram_bank_state(void __iomem *acp_mmio, u16 bank,
516 u32 val, req_reg, sts_reg, sts_reg_mask;
520 req_reg = mmACP_MEM_SHUT_DOWN_REQ_LO;
521 sts_reg = mmACP_MEM_SHUT_DOWN_STS_LO;
522 sts_reg_mask = 0xFFFFFFFF;
526 req_reg = mmACP_MEM_SHUT_DOWN_REQ_HI;
527 sts_reg = mmACP_MEM_SHUT_DOWN_STS_HI;
528 sts_reg_mask = 0x0000FFFF;
531 val = acp_reg_read(acp_mmio, req_reg);
532 if (val & (1 << bank)) {
533 /* bank is in off state */
534 if (power_on == true)
541 /* bank is in on state */
542 if (power_on == false)
549 acp_reg_write(val, acp_mmio, req_reg);
551 while (acp_reg_read(acp_mmio, sts_reg) != sts_reg_mask) {
553 pr_err("ACP SRAM bank %d state change failed\n", bank);
560 /* Initialize and bring ACP hardware to default state. */
561 static int acp_init(void __iomem *acp_mmio, u32 asic_type)
564 u32 val, count, sram_pte_offset;
566 /* Assert Soft reset of ACP */
567 val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
569 val |= ACP_SOFT_RESET__SoftResetAud_MASK;
570 acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
572 count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
574 val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
575 if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
576 (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
579 pr_err("Failed to reset ACP\n");
585 /* Enable clock to ACP and wait until the clock is enabled */
586 val = acp_reg_read(acp_mmio, mmACP_CONTROL);
587 val = val | ACP_CONTROL__ClkEn_MASK;
588 acp_reg_write(val, acp_mmio, mmACP_CONTROL);
590 count = ACP_CLOCK_EN_TIME_OUT_VALUE;
593 val = acp_reg_read(acp_mmio, mmACP_STATUS);
597 pr_err("Failed to reset ACP\n");
603 /* Deassert the SOFT RESET flags */
604 val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
605 val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
606 acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
608 /* For BT instance change pins from UART to BT */
609 if (!bt_uart_enable) {
610 val = acp_reg_read(acp_mmio, mmACP_BT_UART_PAD_SEL);
611 val |= ACP_BT_UART_PAD_SELECT_MASK;
612 acp_reg_write(val, acp_mmio, mmACP_BT_UART_PAD_SEL);
615 /* initiailize Onion control DAGB register */
616 acp_reg_write(ACP_ONION_CNTL_DEFAULT, acp_mmio,
617 mmACP_AXI2DAGB_ONION_CNTL);
619 /* initiailize Garlic control DAGB registers */
620 acp_reg_write(ACP_GARLIC_CNTL_DEFAULT, acp_mmio,
621 mmACP_AXI2DAGB_GARLIC_CNTL);
623 sram_pte_offset = ACP_DAGB_GRP_SRAM_BASE_ADDRESS |
624 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBSnoopSel_MASK |
625 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBTargetMemSel_MASK |
626 ACP_DAGB_BASE_ADDR_GRP_1__AXI2DAGBGrpEnable_MASK;
627 acp_reg_write(sram_pte_offset, acp_mmio, mmACP_DAGB_BASE_ADDR_GRP_1);
628 acp_reg_write(ACP_PAGE_SIZE_4K_ENABLE, acp_mmio,
629 mmACP_DAGB_PAGE_SIZE_GRP_1);
631 acp_reg_write(ACP_SRAM_BASE_ADDRESS, acp_mmio,
632 mmACP_DMA_DESC_BASE_ADDR);
634 /* Num of descriptiors in SRAM 0x4, means 256 descriptors;(64 * 4) */
635 acp_reg_write(0x4, acp_mmio, mmACP_DMA_DESC_MAX_NUM_DSCR);
636 acp_reg_write(ACP_EXTERNAL_INTR_CNTL__DMAIOCMask_MASK,
637 acp_mmio, mmACP_EXTERNAL_INTR_CNTL);
640 * When ACP_TILE_P1 is turned on, all SRAM banks get turned on.
641 * Now, turn off all of them. This can't be done in 'poweron' of
642 * ACP pm domain, as this requires ACP to be initialized.
643 * For Stoney, Memory gating is disabled,i.e SRAM Banks
644 * won't be turned off. The default state for SRAM banks is ON.
645 * Setting SRAM bank state code skipped for STONEY platform.
647 if (asic_type != CHIP_STONEY) {
648 for (bank = 1; bank < 48; bank++)
649 acp_set_sram_bank_state(acp_mmio, bank, false);
654 /* Deinitialize ACP */
655 static int acp_deinit(void __iomem *acp_mmio)
660 /* Assert Soft reset of ACP */
661 val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
663 val |= ACP_SOFT_RESET__SoftResetAud_MASK;
664 acp_reg_write(val, acp_mmio, mmACP_SOFT_RESET);
666 count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
668 val = acp_reg_read(acp_mmio, mmACP_SOFT_RESET);
669 if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
670 (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
673 pr_err("Failed to reset ACP\n");
678 /* Disable ACP clock */
679 val = acp_reg_read(acp_mmio, mmACP_CONTROL);
680 val &= ~ACP_CONTROL__ClkEn_MASK;
681 acp_reg_write(val, acp_mmio, mmACP_CONTROL);
683 count = ACP_CLOCK_EN_TIME_OUT_VALUE;
686 val = acp_reg_read(acp_mmio, mmACP_STATUS);
687 if (!(val & (u32)0x1))
690 pr_err("Failed to reset ACP\n");
698 /* ACP DMA irq handler routine for playback, capture usecases */
699 static irqreturn_t dma_irq_handler(int irq, void *arg)
702 u32 intr_flag, ext_intr_status;
703 struct audio_drv_data *irq_data;
704 void __iomem *acp_mmio;
705 struct device *dev = arg;
706 bool valid_irq = false;
708 irq_data = dev_get_drvdata(dev);
709 acp_mmio = irq_data->acp_mmio;
711 ext_intr_status = acp_reg_read(acp_mmio, mmACP_EXTERNAL_INTR_STAT);
712 intr_flag = (((ext_intr_status &
713 ACP_EXTERNAL_INTR_STAT__DMAIOCStat_MASK) >>
714 ACP_EXTERNAL_INTR_STAT__DMAIOCStat__SHIFT));
716 if ((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) != 0) {
718 snd_pcm_period_elapsed(irq_data->play_i2ssp_stream);
719 acp_reg_write((intr_flag & BIT(ACP_TO_I2S_DMA_CH_NUM)) << 16,
720 acp_mmio, mmACP_EXTERNAL_INTR_STAT);
723 if ((intr_flag & BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) != 0) {
725 snd_pcm_period_elapsed(irq_data->play_i2sbt_stream);
726 acp_reg_write((intr_flag &
727 BIT(ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM)) << 16,
728 acp_mmio, mmACP_EXTERNAL_INTR_STAT);
731 if ((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) != 0) {
733 if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_14) ==
734 CAPTURE_START_DMA_DESCR_CH15)
735 dscr_idx = CAPTURE_END_DMA_DESCR_CH14;
737 dscr_idx = CAPTURE_START_DMA_DESCR_CH14;
738 config_acp_dma_channel(acp_mmio, ACP_TO_SYSRAM_CH_NUM, dscr_idx,
740 acp_dma_start(acp_mmio, ACP_TO_SYSRAM_CH_NUM, false);
742 snd_pcm_period_elapsed(irq_data->capture_i2ssp_stream);
743 acp_reg_write((intr_flag & BIT(I2S_TO_ACP_DMA_CH_NUM)) << 16,
744 acp_mmio, mmACP_EXTERNAL_INTR_STAT);
747 if ((intr_flag & BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) != 0) {
749 if (acp_reg_read(acp_mmio, mmACP_DMA_CUR_DSCR_10) ==
750 CAPTURE_START_DMA_DESCR_CH11)
751 dscr_idx = CAPTURE_END_DMA_DESCR_CH10;
753 dscr_idx = CAPTURE_START_DMA_DESCR_CH10;
754 config_acp_dma_channel(acp_mmio,
755 ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
757 acp_dma_start(acp_mmio, ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM,
760 snd_pcm_period_elapsed(irq_data->capture_i2sbt_stream);
761 acp_reg_write((intr_flag &
762 BIT(I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM)) << 16,
763 acp_mmio, mmACP_EXTERNAL_INTR_STAT);
772 static int acp_dma_open(struct snd_pcm_substream *substream)
776 struct snd_pcm_runtime *runtime = substream->runtime;
777 struct snd_soc_pcm_runtime *prtd = substream->private_data;
778 struct snd_soc_component *component = snd_soc_rtdcom_lookup(prtd,
780 struct audio_drv_data *intr_data = dev_get_drvdata(component->dev);
781 struct audio_substream_data *adata =
782 kzalloc(sizeof(struct audio_substream_data), GFP_KERNEL);
786 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
787 switch (intr_data->asic_type) {
789 runtime->hw = acp_st_pcm_hardware_playback;
792 runtime->hw = acp_pcm_hardware_playback;
795 switch (intr_data->asic_type) {
797 runtime->hw = acp_st_pcm_hardware_capture;
800 runtime->hw = acp_pcm_hardware_capture;
804 ret = snd_pcm_hw_constraint_integer(runtime,
805 SNDRV_PCM_HW_PARAM_PERIODS);
807 dev_err(component->dev, "set integer constraint failed\n");
812 adata->acp_mmio = intr_data->acp_mmio;
813 runtime->private_data = adata;
816 * Enable ACP irq, when neither playback or capture streams are
817 * active by the time when a new stream is being opened.
818 * This enablement is not required for another stream, if current
819 * stream is not closed
821 if (!intr_data->play_i2ssp_stream && !intr_data->capture_i2ssp_stream &&
822 !intr_data->play_i2sbt_stream && !intr_data->capture_i2sbt_stream)
823 acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
825 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
827 * For Stoney, Memory gating is disabled,i.e SRAM Banks
828 * won't be turned off. The default state for SRAM banks is ON.
829 * Setting SRAM bank state code skipped for STONEY platform.
831 if (intr_data->asic_type != CHIP_STONEY) {
832 for (bank = 1; bank <= 4; bank++)
833 acp_set_sram_bank_state(intr_data->acp_mmio,
837 if (intr_data->asic_type != CHIP_STONEY) {
838 for (bank = 5; bank <= 8; bank++)
839 acp_set_sram_bank_state(intr_data->acp_mmio,
847 static int acp_dma_hw_params(struct snd_pcm_substream *substream,
848 struct snd_pcm_hw_params *params)
854 struct snd_pcm_runtime *runtime;
855 struct audio_substream_data *rtd;
856 struct snd_soc_pcm_runtime *prtd = substream->private_data;
857 struct snd_soc_component *component = snd_soc_rtdcom_lookup(prtd,
859 struct audio_drv_data *adata = dev_get_drvdata(component->dev);
860 struct snd_soc_card *card = prtd->card;
861 struct acp_platform_info *pinfo = snd_soc_card_get_drvdata(card);
863 runtime = substream->runtime;
864 rtd = runtime->private_data;
870 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
871 rtd->i2s_instance = pinfo->play_i2s_instance;
873 rtd->i2s_instance = pinfo->cap_i2s_instance;
874 rtd->capture_channel = pinfo->capture_channel;
877 if (adata->asic_type == CHIP_STONEY) {
878 val = acp_reg_read(adata->acp_mmio,
879 mmACP_I2S_16BIT_RESOLUTION_EN);
880 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
881 switch (rtd->i2s_instance) {
882 case I2S_BT_INSTANCE:
883 val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
885 case I2S_SP_INSTANCE:
887 val |= ACP_I2S_SP_16BIT_RESOLUTION_EN;
890 switch (rtd->i2s_instance) {
891 case I2S_BT_INSTANCE:
892 val |= ACP_I2S_BT_16BIT_RESOLUTION_EN;
894 case I2S_SP_INSTANCE:
896 val |= ACP_I2S_MIC_16BIT_RESOLUTION_EN;
899 acp_reg_write(val, adata->acp_mmio,
900 mmACP_I2S_16BIT_RESOLUTION_EN);
903 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
904 switch (rtd->i2s_instance) {
905 case I2S_BT_INSTANCE:
906 rtd->pte_offset = ACP_ST_BT_PLAYBACK_PTE_OFFSET;
907 rtd->ch1 = SYSRAM_TO_ACP_BT_INSTANCE_CH_NUM;
908 rtd->ch2 = ACP_TO_I2S_DMA_BT_INSTANCE_CH_NUM;
909 rtd->sram_bank = ACP_SRAM_BANK_3_ADDRESS;
910 rtd->destination = TO_BLUETOOTH;
911 rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH8;
912 rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH9;
913 rtd->byte_cnt_high_reg_offset =
914 mmACP_I2S_BT_TRANSMIT_BYTE_CNT_HIGH;
915 rtd->byte_cnt_low_reg_offset =
916 mmACP_I2S_BT_TRANSMIT_BYTE_CNT_LOW;
917 adata->play_i2sbt_stream = substream;
919 case I2S_SP_INSTANCE:
921 switch (adata->asic_type) {
923 rtd->pte_offset = ACP_ST_PLAYBACK_PTE_OFFSET;
926 rtd->pte_offset = ACP_PLAYBACK_PTE_OFFSET;
928 rtd->ch1 = SYSRAM_TO_ACP_CH_NUM;
929 rtd->ch2 = ACP_TO_I2S_DMA_CH_NUM;
930 rtd->sram_bank = ACP_SRAM_BANK_1_ADDRESS;
931 rtd->destination = TO_ACP_I2S_1;
932 rtd->dma_dscr_idx_1 = PLAYBACK_START_DMA_DESCR_CH12;
933 rtd->dma_dscr_idx_2 = PLAYBACK_START_DMA_DESCR_CH13;
934 rtd->byte_cnt_high_reg_offset =
935 mmACP_I2S_TRANSMIT_BYTE_CNT_HIGH;
936 rtd->byte_cnt_low_reg_offset =
937 mmACP_I2S_TRANSMIT_BYTE_CNT_LOW;
938 adata->play_i2ssp_stream = substream;
941 switch (rtd->i2s_instance) {
942 case I2S_BT_INSTANCE:
943 rtd->pte_offset = ACP_ST_BT_CAPTURE_PTE_OFFSET;
944 rtd->ch1 = I2S_TO_ACP_DMA_BT_INSTANCE_CH_NUM;
945 rtd->ch2 = ACP_TO_SYSRAM_BT_INSTANCE_CH_NUM;
946 rtd->sram_bank = ACP_SRAM_BANK_4_ADDRESS;
947 rtd->destination = FROM_BLUETOOTH;
948 rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH10;
949 rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH11;
950 rtd->byte_cnt_high_reg_offset =
951 mmACP_I2S_BT_RECEIVE_BYTE_CNT_HIGH;
952 rtd->byte_cnt_low_reg_offset =
953 mmACP_I2S_BT_RECEIVE_BYTE_CNT_LOW;
954 rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_11;
955 adata->capture_i2sbt_stream = substream;
957 case I2S_SP_INSTANCE:
959 rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
960 rtd->ch1 = I2S_TO_ACP_DMA_CH_NUM;
961 rtd->ch2 = ACP_TO_SYSRAM_CH_NUM;
962 switch (adata->asic_type) {
964 rtd->pte_offset = ACP_ST_CAPTURE_PTE_OFFSET;
965 rtd->sram_bank = ACP_SRAM_BANK_2_ADDRESS;
968 rtd->pte_offset = ACP_CAPTURE_PTE_OFFSET;
969 rtd->sram_bank = ACP_SRAM_BANK_5_ADDRESS;
971 rtd->destination = FROM_ACP_I2S_1;
972 rtd->dma_dscr_idx_1 = CAPTURE_START_DMA_DESCR_CH14;
973 rtd->dma_dscr_idx_2 = CAPTURE_START_DMA_DESCR_CH15;
974 rtd->byte_cnt_high_reg_offset =
975 mmACP_I2S_RECEIVED_BYTE_CNT_HIGH;
976 rtd->byte_cnt_low_reg_offset =
977 mmACP_I2S_RECEIVED_BYTE_CNT_LOW;
978 rtd->dma_curr_dscr = mmACP_DMA_CUR_DSCR_15;
979 adata->capture_i2ssp_stream = substream;
983 size = params_buffer_bytes(params);
984 status = snd_pcm_lib_malloc_pages(substream, size);
988 memset(substream->runtime->dma_area, 0, params_buffer_bytes(params));
989 pg = virt_to_page(substream->dma_buffer.area);
992 acp_set_sram_bank_state(rtd->acp_mmio, 0, true);
993 /* Save for runtime private data */
995 rtd->order = get_order(size);
997 /* Fill the page table entries in ACP SRAM */
1000 rtd->num_of_pages = PAGE_ALIGN(size) >> PAGE_SHIFT;
1001 rtd->direction = substream->stream;
1003 config_acp_dma(rtd->acp_mmio, rtd, adata->asic_type);
1011 static int acp_dma_hw_free(struct snd_pcm_substream *substream)
1013 return snd_pcm_lib_free_pages(substream);
1016 static u64 acp_get_byte_count(struct audio_substream_data *rtd)
1018 union acp_dma_count byte_count;
1020 byte_count.bcount.high = acp_reg_read(rtd->acp_mmio,
1021 rtd->byte_cnt_high_reg_offset);
1022 byte_count.bcount.low = acp_reg_read(rtd->acp_mmio,
1023 rtd->byte_cnt_low_reg_offset);
1024 return byte_count.bytescount;
1027 static snd_pcm_uframes_t acp_dma_pointer(struct snd_pcm_substream *substream)
1033 u32 period_bytes, delay;
1035 struct snd_pcm_runtime *runtime = substream->runtime;
1036 struct audio_substream_data *rtd = runtime->private_data;
1041 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
1042 period_bytes = frames_to_bytes(runtime, runtime->period_size);
1043 dscr = acp_reg_read(rtd->acp_mmio, rtd->dma_curr_dscr);
1044 if (dscr == rtd->dma_dscr_idx_1)
1048 bytescount = acp_get_byte_count(rtd);
1049 if (bytescount > rtd->bytescount)
1050 bytescount -= rtd->bytescount;
1051 delay = do_div(bytescount, period_bytes);
1052 runtime->delay = bytes_to_frames(runtime, delay);
1054 buffersize = frames_to_bytes(runtime, runtime->buffer_size);
1055 bytescount = acp_get_byte_count(rtd);
1056 if (bytescount > rtd->bytescount)
1057 bytescount -= rtd->bytescount;
1058 pos = do_div(bytescount, buffersize);
1060 return bytes_to_frames(runtime, pos);
1063 static int acp_dma_mmap(struct snd_pcm_substream *substream,
1064 struct vm_area_struct *vma)
1066 return snd_pcm_lib_default_mmap(substream, vma);
1069 static int acp_dma_prepare(struct snd_pcm_substream *substream)
1071 struct snd_pcm_runtime *runtime = substream->runtime;
1072 struct audio_substream_data *rtd = runtime->private_data;
1073 u16 ch_acp_sysmem, ch_acp_i2s;
1078 if (rtd->direction == SNDRV_PCM_STREAM_PLAYBACK) {
1079 ch_acp_sysmem = rtd->ch1;
1080 ch_acp_i2s = rtd->ch2;
1082 ch_acp_i2s = rtd->ch1;
1083 ch_acp_sysmem = rtd->ch2;
1085 config_acp_dma_channel(rtd->acp_mmio,
1087 rtd->dma_dscr_idx_1,
1088 NUM_DSCRS_PER_CHANNEL, 0);
1089 config_acp_dma_channel(rtd->acp_mmio,
1091 rtd->dma_dscr_idx_2,
1092 NUM_DSCRS_PER_CHANNEL, 0);
1096 static int acp_dma_trigger(struct snd_pcm_substream *substream, int cmd)
1100 struct snd_pcm_runtime *runtime = substream->runtime;
1101 struct audio_substream_data *rtd = runtime->private_data;
1106 case SNDRV_PCM_TRIGGER_START:
1107 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1108 case SNDRV_PCM_TRIGGER_RESUME:
1109 rtd->bytescount = acp_get_byte_count(rtd);
1110 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
1111 if (rtd->capture_channel == CAP_CHANNEL0) {
1112 acp_dma_cap_channel_disable(rtd->acp_mmio,
1114 acp_dma_cap_channel_enable(rtd->acp_mmio,
1117 if (rtd->capture_channel == CAP_CHANNEL1) {
1118 acp_dma_cap_channel_disable(rtd->acp_mmio,
1120 acp_dma_cap_channel_enable(rtd->acp_mmio,
1123 acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
1125 acp_dma_start(rtd->acp_mmio, rtd->ch1, true);
1126 acp_dma_start(rtd->acp_mmio, rtd->ch2, true);
1130 case SNDRV_PCM_TRIGGER_STOP:
1131 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1132 case SNDRV_PCM_TRIGGER_SUSPEND:
1133 acp_dma_stop(rtd->acp_mmio, rtd->ch2);
1134 ret = acp_dma_stop(rtd->acp_mmio, rtd->ch1);
1142 static int acp_dma_new(struct snd_soc_pcm_runtime *rtd)
1145 struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd,
1147 struct audio_drv_data *adata = dev_get_drvdata(component->dev);
1149 switch (adata->asic_type) {
1151 ret = snd_pcm_lib_preallocate_pages_for_all(rtd->pcm,
1153 NULL, ST_MIN_BUFFER,
1157 ret = snd_pcm_lib_preallocate_pages_for_all(rtd->pcm,
1164 dev_err(component->dev,
1165 "buffer preallocation failure error:%d\n", ret);
1169 static int acp_dma_close(struct snd_pcm_substream *substream)
1172 struct snd_pcm_runtime *runtime = substream->runtime;
1173 struct audio_substream_data *rtd = runtime->private_data;
1174 struct snd_soc_pcm_runtime *prtd = substream->private_data;
1175 struct snd_soc_component *component = snd_soc_rtdcom_lookup(prtd,
1177 struct audio_drv_data *adata = dev_get_drvdata(component->dev);
1179 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1180 switch (rtd->i2s_instance) {
1181 case I2S_BT_INSTANCE:
1182 adata->play_i2sbt_stream = NULL;
1184 case I2S_SP_INSTANCE:
1186 adata->play_i2ssp_stream = NULL;
1188 * For Stoney, Memory gating is disabled,i.e SRAM Banks
1189 * won't be turned off. The default state for SRAM banks
1190 * is ON.Setting SRAM bank state code skipped for STONEY
1191 * platform. Added condition checks for Carrizo platform
1194 if (adata->asic_type != CHIP_STONEY) {
1195 for (bank = 1; bank <= 4; bank++)
1196 acp_set_sram_bank_state(adata->acp_mmio,
1201 switch (rtd->i2s_instance) {
1202 case I2S_BT_INSTANCE:
1203 adata->capture_i2sbt_stream = NULL;
1205 case I2S_SP_INSTANCE:
1207 adata->capture_i2ssp_stream = NULL;
1208 if (adata->asic_type != CHIP_STONEY) {
1209 for (bank = 5; bank <= 8; bank++)
1210 acp_set_sram_bank_state(adata->acp_mmio,
1217 * Disable ACP irq, when the current stream is being closed and
1218 * another stream is also not active.
1220 if (!adata->play_i2ssp_stream && !adata->capture_i2ssp_stream &&
1221 !adata->play_i2sbt_stream && !adata->capture_i2sbt_stream)
1222 acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1227 static const struct snd_pcm_ops acp_dma_ops = {
1228 .open = acp_dma_open,
1229 .close = acp_dma_close,
1230 .ioctl = snd_pcm_lib_ioctl,
1231 .hw_params = acp_dma_hw_params,
1232 .hw_free = acp_dma_hw_free,
1233 .trigger = acp_dma_trigger,
1234 .pointer = acp_dma_pointer,
1235 .mmap = acp_dma_mmap,
1236 .prepare = acp_dma_prepare,
1239 static const struct snd_soc_component_driver acp_asoc_platform = {
1241 .ops = &acp_dma_ops,
1242 .pcm_new = acp_dma_new,
1245 static int acp_audio_probe(struct platform_device *pdev)
1248 struct audio_drv_data *audio_drv_data;
1249 struct resource *res;
1250 const u32 *pdata = pdev->dev.platform_data;
1253 dev_err(&pdev->dev, "Missing platform data\n");
1257 audio_drv_data = devm_kzalloc(&pdev->dev, sizeof(struct audio_drv_data),
1259 if (!audio_drv_data)
1262 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1263 audio_drv_data->acp_mmio = devm_ioremap_resource(&pdev->dev, res);
1264 if (IS_ERR(audio_drv_data->acp_mmio))
1265 return PTR_ERR(audio_drv_data->acp_mmio);
1268 * The following members gets populated in device 'open'
1269 * function. Till then interrupts are disabled in 'acp_init'
1270 * and device doesn't generate any interrupts.
1273 audio_drv_data->play_i2ssp_stream = NULL;
1274 audio_drv_data->capture_i2ssp_stream = NULL;
1275 audio_drv_data->play_i2sbt_stream = NULL;
1276 audio_drv_data->capture_i2sbt_stream = NULL;
1278 audio_drv_data->asic_type = *pdata;
1280 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1282 dev_err(&pdev->dev, "IORESOURCE_IRQ FAILED\n");
1286 status = devm_request_irq(&pdev->dev, res->start, dma_irq_handler,
1287 0, "ACP_IRQ", &pdev->dev);
1289 dev_err(&pdev->dev, "ACP IRQ request failed\n");
1293 dev_set_drvdata(&pdev->dev, audio_drv_data);
1295 /* Initialize the ACP */
1296 status = acp_init(audio_drv_data->acp_mmio, audio_drv_data->asic_type);
1298 dev_err(&pdev->dev, "ACP Init failed status:%d\n", status);
1302 status = devm_snd_soc_register_component(&pdev->dev,
1303 &acp_asoc_platform, NULL, 0);
1305 dev_err(&pdev->dev, "Fail to register ALSA platform device\n");
1309 pm_runtime_set_autosuspend_delay(&pdev->dev, 10000);
1310 pm_runtime_use_autosuspend(&pdev->dev);
1311 pm_runtime_enable(&pdev->dev);
1316 static int acp_audio_remove(struct platform_device *pdev)
1319 struct audio_drv_data *adata = dev_get_drvdata(&pdev->dev);
1321 status = acp_deinit(adata->acp_mmio);
1323 dev_err(&pdev->dev, "ACP Deinit failed status:%d\n", status);
1324 pm_runtime_disable(&pdev->dev);
1329 static int acp_pcm_resume(struct device *dev)
1333 struct audio_substream_data *rtd;
1334 struct audio_drv_data *adata = dev_get_drvdata(dev);
1336 status = acp_init(adata->acp_mmio, adata->asic_type);
1338 dev_err(dev, "ACP Init failed status:%d\n", status);
1342 if (adata->play_i2ssp_stream && adata->play_i2ssp_stream->runtime) {
1344 * For Stoney, Memory gating is disabled,i.e SRAM Banks
1345 * won't be turned off. The default state for SRAM banks is ON.
1346 * Setting SRAM bank state code skipped for STONEY platform.
1348 if (adata->asic_type != CHIP_STONEY) {
1349 for (bank = 1; bank <= 4; bank++)
1350 acp_set_sram_bank_state(adata->acp_mmio, bank,
1353 rtd = adata->play_i2ssp_stream->runtime->private_data;
1354 config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1356 if (adata->capture_i2ssp_stream &&
1357 adata->capture_i2ssp_stream->runtime) {
1358 if (adata->asic_type != CHIP_STONEY) {
1359 for (bank = 5; bank <= 8; bank++)
1360 acp_set_sram_bank_state(adata->acp_mmio, bank,
1363 rtd = adata->capture_i2ssp_stream->runtime->private_data;
1364 config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1366 if (adata->asic_type != CHIP_CARRIZO) {
1367 if (adata->play_i2sbt_stream &&
1368 adata->play_i2sbt_stream->runtime) {
1369 rtd = adata->play_i2sbt_stream->runtime->private_data;
1370 config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1372 if (adata->capture_i2sbt_stream &&
1373 adata->capture_i2sbt_stream->runtime) {
1374 rtd = adata->capture_i2sbt_stream->runtime->private_data;
1375 config_acp_dma(adata->acp_mmio, rtd, adata->asic_type);
1378 acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1382 static int acp_pcm_runtime_suspend(struct device *dev)
1385 struct audio_drv_data *adata = dev_get_drvdata(dev);
1387 status = acp_deinit(adata->acp_mmio);
1389 dev_err(dev, "ACP Deinit failed status:%d\n", status);
1390 acp_reg_write(0, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1394 static int acp_pcm_runtime_resume(struct device *dev)
1397 struct audio_drv_data *adata = dev_get_drvdata(dev);
1399 status = acp_init(adata->acp_mmio, adata->asic_type);
1401 dev_err(dev, "ACP Init failed status:%d\n", status);
1404 acp_reg_write(1, adata->acp_mmio, mmACP_EXTERNAL_INTR_ENB);
1408 static const struct dev_pm_ops acp_pm_ops = {
1409 .resume = acp_pcm_resume,
1410 .runtime_suspend = acp_pcm_runtime_suspend,
1411 .runtime_resume = acp_pcm_runtime_resume,
1414 static struct platform_driver acp_dma_driver = {
1415 .probe = acp_audio_probe,
1416 .remove = acp_audio_remove,
1423 module_platform_driver(acp_dma_driver);
1425 MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
1426 MODULE_AUTHOR("Maruthi.Bayyavarapu@amd.com");
1427 MODULE_DESCRIPTION("AMD ACP PCM Driver");
1428 MODULE_LICENSE("GPL v2");
1429 MODULE_ALIAS("platform:"DRV_NAME);