1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * Universal Flash Storage Host controller driver
4 * Copyright (C) 2011-2013 Samsung India Software Operations
5 * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
8 * Santosh Yaraganavi <santosh.sy@samsung.com>
9 * Vinayak Holikatti <h.vinayak@samsung.com>
15 #include <linux/bitfield.h>
16 #include <linux/blk-crypto-profile.h>
17 #include <linux/blk-mq.h>
18 #include <linux/devfreq.h>
19 #include <linux/fault-inject.h>
20 #include <linux/debugfs.h>
21 #include <linux/msi.h>
22 #include <linux/pm_runtime.h>
23 #include <linux/dma-direction.h>
24 #include <scsi/scsi_device.h>
25 #include <scsi/scsi_host.h>
26 #include <ufs/unipro.h>
28 #include <ufs/ufs_quirks.h>
29 #include <ufs/ufshci.h>
31 #define UFSHCD "ufshcd"
37 DEV_CMD_TYPE_NOP = 0x0,
38 DEV_CMD_TYPE_QUERY = 0x1,
39 DEV_CMD_TYPE_RPMB = 0x2,
43 /* uic specific errors */
51 UFS_EVT_AUTO_HIBERN8_ERR,
53 UFS_EVT_LINK_STARTUP_FAIL,
68 * struct uic_command - UIC command structure
69 * @command: UIC command
70 * @argument1: UIC command argument 1
71 * @argument2: UIC command argument 2
72 * @argument3: UIC command argument 3
73 * @cmd_active: Indicate if UIC command is outstanding
74 * @done: UIC command completion
82 struct completion done;
85 /* Used to differentiate the power management options */
92 /* Host <-> Device UniPro Link state */
94 UIC_LINK_OFF_STATE = 0, /* Link powered down or disabled */
95 UIC_LINK_ACTIVE_STATE = 1, /* Link is in Fast/Slow/Sleep state */
96 UIC_LINK_HIBERN8_STATE = 2, /* Link is in Hibernate state */
97 UIC_LINK_BROKEN_STATE = 3, /* Link is in broken state */
100 #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE)
101 #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \
102 UIC_LINK_ACTIVE_STATE)
103 #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \
104 UIC_LINK_HIBERN8_STATE)
105 #define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \
106 UIC_LINK_BROKEN_STATE)
107 #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE)
108 #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \
109 UIC_LINK_ACTIVE_STATE)
110 #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \
111 UIC_LINK_HIBERN8_STATE)
112 #define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \
113 UIC_LINK_BROKEN_STATE)
115 #define ufshcd_set_ufs_dev_active(h) \
116 ((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE)
117 #define ufshcd_set_ufs_dev_sleep(h) \
118 ((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE)
119 #define ufshcd_set_ufs_dev_poweroff(h) \
120 ((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE)
121 #define ufshcd_set_ufs_dev_deepsleep(h) \
122 ((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE)
123 #define ufshcd_is_ufs_dev_active(h) \
124 ((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE)
125 #define ufshcd_is_ufs_dev_sleep(h) \
126 ((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE)
127 #define ufshcd_is_ufs_dev_poweroff(h) \
128 ((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE)
129 #define ufshcd_is_ufs_dev_deepsleep(h) \
130 ((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE)
133 * UFS Power management levels.
134 * Each level is in increasing order of power savings, except DeepSleep
135 * which is lower than PowerDown with power on but not PowerDown with
149 struct ufs_pm_lvl_states {
150 enum ufs_dev_pwr_mode dev_state;
151 enum uic_link_state link_state;
155 * struct ufshcd_lrb - local reference block
156 * @utr_descriptor_ptr: UTRD address of the command
157 * @ucd_req_ptr: UCD address of the command
158 * @ucd_rsp_ptr: Response UPIU address for this command
159 * @ucd_prdt_ptr: PRDT address of the command
160 * @utrd_dma_addr: UTRD dma address for debug
161 * @ucd_prdt_dma_addr: PRDT dma address for debug
162 * @ucd_rsp_dma_addr: UPIU response dma address for debug
163 * @ucd_req_dma_addr: UPIU request dma address for debug
164 * @cmd: pointer to SCSI command
165 * @scsi_status: SCSI status of the command
166 * @command_type: SCSI, UFS, Query.
167 * @task_tag: Task tag of the command
168 * @lun: LUN of the command
169 * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation)
170 * @issue_time_stamp: time stamp for debug purposes (CLOCK_MONOTONIC)
171 * @issue_time_stamp_local_clock: time stamp for debug purposes (local_clock)
172 * @compl_time_stamp: time stamp for statistics (CLOCK_MONOTONIC)
173 * @compl_time_stamp_local_clock: time stamp for debug purposes (local_clock)
174 * @crypto_key_slot: the key slot to use for inline crypto (-1 if none)
175 * @data_unit_num: the data unit number for the first block for inline crypto
176 * @req_abort_skip: skip request abort task flag
179 struct utp_transfer_req_desc *utr_descriptor_ptr;
180 struct utp_upiu_req *ucd_req_ptr;
181 struct utp_upiu_rsp *ucd_rsp_ptr;
182 struct ufshcd_sg_entry *ucd_prdt_ptr;
184 dma_addr_t utrd_dma_addr;
185 dma_addr_t ucd_req_dma_addr;
186 dma_addr_t ucd_rsp_dma_addr;
187 dma_addr_t ucd_prdt_dma_addr;
189 struct scsi_cmnd *cmd;
194 u8 lun; /* UPIU LUN id field is only 8-bit wide */
196 ktime_t issue_time_stamp;
197 u64 issue_time_stamp_local_clock;
198 ktime_t compl_time_stamp;
199 u64 compl_time_stamp_local_clock;
200 #ifdef CONFIG_SCSI_UFS_CRYPTO
209 * struct ufs_query_req - parameters for building a query request
210 * @query_func: UPIU header query function
211 * @upiu_req: the query request data
213 struct ufs_query_req {
215 struct utp_upiu_query upiu_req;
219 * struct ufs_query_resp - UPIU QUERY
220 * @response: device response code
221 * @upiu_res: query response data
223 struct ufs_query_res {
224 struct utp_upiu_query upiu_res;
228 * struct ufs_query - holds relevant data structures for query request
229 * @request: request upiu and function
230 * @descriptor: buffer for sending/receiving descriptor
231 * @response: response upiu and response
234 struct ufs_query_req request;
236 struct ufs_query_res response;
240 * struct ufs_dev_cmd - all assosiated fields with device management commands
241 * @type: device management command type - Query, NOP OUT
242 * @lock: lock to allow one command at a time
243 * @complete: internal commands completion
244 * @query: Device management query information
247 enum dev_cmd_type type;
249 struct completion complete;
250 struct ufs_query query;
254 * struct ufs_clk_info - UFS clock related info
255 * @list: list headed by hba->clk_list_head
258 * @max_freq: maximum frequency supported by the clock
259 * @min_freq: min frequency that can be used for clock scaling
260 * @curr_freq: indicates the current frequency that it is set to
261 * @keep_link_active: indicates that the clk should not be disabled if
263 * @enabled: variable to check against multiple enable/disable
265 struct ufs_clk_info {
266 struct list_head list;
272 bool keep_link_active;
276 enum ufs_notify_change_status {
281 struct ufs_pa_layer_attr {
291 struct ufs_pwr_mode_info {
293 struct ufs_pa_layer_attr info;
297 * struct ufs_hba_variant_ops - variant specific callbacks
298 * @name: variant name
299 * @max_num_rtt: maximum RTT supported by the host
300 * @init: called when the driver is initialized
301 * @exit: called to cleanup everything done in init
302 * @set_dma_mask: For setting another DMA mask than indicated by the 64AS
304 * @get_ufs_hci_version: called to get UFS HCI version
305 * @clk_scale_notify: notifies that clks are scaled up/down
306 * @setup_clocks: called before touching any of the controller registers
307 * @hce_enable_notify: called before and after HCE enable bit is set to allow
308 * variant specific Uni-Pro initialization.
309 * @link_startup_notify: called before and after Link startup is carried out
310 * to allow variant specific Uni-Pro initialization.
311 * @pwr_change_notify: called before and after a power mode change
312 * is carried out to allow vendor spesific capabilities
313 * to be set. PRE_CHANGE can modify final_params based
314 * on desired_pwr_mode, but POST_CHANGE must not alter
315 * the final_params parameter
316 * @setup_xfer_req: called before any transfer request is issued
318 * @setup_task_mgmt: called before any task management request is issued
320 * @hibern8_notify: called around hibern8 enter/exit
321 * @apply_dev_quirks: called to apply device specific quirks
322 * @fixup_dev_quirks: called to modify device specific quirks
323 * @suspend: called during host controller PM callback
324 * @resume: called during host controller PM callback
325 * @dbg_register_dump: used to dump controller debug information
326 * @phy_initialization: used to initialize phys
327 * @device_reset: called to issue a reset pulse on the UFS device
328 * @config_scaling_param: called to configure clock scaling parameters
329 * @fill_crypto_prdt: initialize crypto-related fields in the PRDT
330 * @event_notify: called to notify important events
331 * @mcq_config_resource: called to configure MCQ platform resources
332 * @get_hba_mac: reports maximum number of outstanding commands supported by
333 * the controller. Should be implemented for UFSHCI 4.0 or later
334 * controllers that are not compliant with the UFSHCI 4.0 specification.
335 * @op_runtime_config: called to config Operation and runtime regs Pointers
336 * @get_outstanding_cqs: called to get outstanding completion queues
337 * @config_esi: called to config Event Specific Interrupt
338 * @config_scsi_dev: called to configure SCSI device parameters
339 * @freq_to_gear_speed: called to map clock frequency to the max supported gear speed
341 struct ufs_hba_variant_ops {
344 int (*init)(struct ufs_hba *);
345 void (*exit)(struct ufs_hba *);
346 u32 (*get_ufs_hci_version)(struct ufs_hba *);
347 int (*set_dma_mask)(struct ufs_hba *);
348 int (*clk_scale_notify)(struct ufs_hba *, bool, unsigned long,
349 enum ufs_notify_change_status);
350 int (*setup_clocks)(struct ufs_hba *, bool,
351 enum ufs_notify_change_status);
352 int (*hce_enable_notify)(struct ufs_hba *,
353 enum ufs_notify_change_status);
354 int (*link_startup_notify)(struct ufs_hba *,
355 enum ufs_notify_change_status);
356 int (*pwr_change_notify)(struct ufs_hba *,
357 enum ufs_notify_change_status status,
358 const struct ufs_pa_layer_attr *desired_pwr_mode,
359 struct ufs_pa_layer_attr *final_params);
360 void (*setup_xfer_req)(struct ufs_hba *hba, int tag,
362 void (*setup_task_mgmt)(struct ufs_hba *, int, u8);
363 void (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme,
364 enum ufs_notify_change_status);
365 int (*apply_dev_quirks)(struct ufs_hba *hba);
366 void (*fixup_dev_quirks)(struct ufs_hba *hba);
367 int (*suspend)(struct ufs_hba *, enum ufs_pm_op,
368 enum ufs_notify_change_status);
369 int (*resume)(struct ufs_hba *, enum ufs_pm_op);
370 void (*dbg_register_dump)(struct ufs_hba *hba);
371 int (*phy_initialization)(struct ufs_hba *);
372 int (*device_reset)(struct ufs_hba *hba);
373 void (*config_scaling_param)(struct ufs_hba *hba,
374 struct devfreq_dev_profile *profile,
375 struct devfreq_simple_ondemand_data *data);
376 int (*fill_crypto_prdt)(struct ufs_hba *hba,
377 const struct bio_crypt_ctx *crypt_ctx,
378 void *prdt, unsigned int num_segments);
379 void (*event_notify)(struct ufs_hba *hba,
380 enum ufs_event_type evt, void *data);
381 int (*mcq_config_resource)(struct ufs_hba *hba);
382 int (*get_hba_mac)(struct ufs_hba *hba);
383 int (*op_runtime_config)(struct ufs_hba *hba);
384 int (*get_outstanding_cqs)(struct ufs_hba *hba,
385 unsigned long *ocqs);
386 int (*config_esi)(struct ufs_hba *hba);
387 void (*config_scsi_dev)(struct scsi_device *sdev);
388 u32 (*freq_to_gear_speed)(struct ufs_hba *hba, unsigned long freq);
391 /* clock gating state */
392 enum clk_gating_state {
400 * struct ufs_clk_gating - UFS clock gating related info
401 * @gate_work: worker to turn off clocks after some delay as specified in
403 * @ungate_work: worker to turn on clocks that will be used in case of
405 * @clk_gating_workq: workqueue for clock gating work.
406 * @lock: serialize access to some struct ufs_clk_gating members. An outer lock
407 * relative to the host lock
408 * @state: the current clocks state
409 * @delay_ms: gating delay in ms
410 * @is_suspended: clk gating is suspended when set to 1 which can be used
411 * during suspend/resume
412 * @delay_attr: sysfs attribute to control delay_attr
413 * @enable_attr: sysfs attribute to enable/disable clock gating
414 * @is_enabled: Indicates the current status of clock gating
415 * @is_initialized: Indicates whether clock gating is initialized or not
416 * @active_reqs: number of requests that are pending and should be waited for
417 * completion before gating clocks.
419 struct ufs_clk_gating {
420 struct delayed_work gate_work;
421 struct work_struct ungate_work;
422 struct workqueue_struct *clk_gating_workq;
426 enum clk_gating_state state;
427 unsigned long delay_ms;
429 struct device_attribute delay_attr;
430 struct device_attribute enable_attr;
437 * struct ufs_clk_scaling - UFS clock scaling related data
438 * @workq: workqueue to schedule devfreq suspend/resume work
439 * @suspend_work: worker to suspend devfreq
440 * @resume_work: worker to resume devfreq
441 * @lock: serialize access to some struct ufs_clk_scaling members
442 * @active_reqs: number of requests that are pending. If this is zero when
443 * devfreq ->target() function is called then schedule "suspend_work" to
445 * @tot_busy_t: Total busy time in current polling window
446 * @window_start_t: Start time (in jiffies) of the current polling window
447 * @busy_start_t: Start time of current busy period
448 * @enable_attr: sysfs attribute to enable/disable clock scaling
449 * @saved_pwr_info: UFS power mode may also be changed during scaling and this
450 * one keeps track of previous power mode.
451 * @target_freq: frequency requested by devfreq framework
452 * @min_gear: lowest HS gear to scale down to
453 * @wb_gear: enable Write Booster when HS gear scales above or equal to it, else
454 * disable Write Booster
455 * @is_enabled: tracks if scaling is currently enabled or not, controlled by
456 * clkscale_enable sysfs node
457 * @is_allowed: tracks if scaling is currently allowed or not, used to block
458 * clock scaling which is not invoked from devfreq governor
459 * @is_initialized: Indicates whether clock scaling is initialized or not
460 * @is_busy_started: tracks if busy period has started or not
461 * @is_suspended: tracks if devfreq is suspended or not
463 struct ufs_clk_scaling {
464 struct workqueue_struct *workq;
465 struct work_struct suspend_work;
466 struct work_struct resume_work;
471 unsigned long tot_busy_t;
472 ktime_t window_start_t;
473 ktime_t busy_start_t;
474 struct device_attribute enable_attr;
475 struct ufs_pa_layer_attr saved_pwr_info;
476 unsigned long target_freq;
482 bool is_busy_started;
484 bool suspend_on_no_request;
487 #define UFS_EVENT_HIST_LENGTH 8
489 * struct ufs_event_hist - keeps history of errors
490 * @pos: index to indicate cyclic buffer position
491 * @val: cyclic buffer for registers value
492 * @tstamp: cyclic buffer for time stamp
493 * @cnt: error counter
495 struct ufs_event_hist {
497 u32 val[UFS_EVENT_HIST_LENGTH];
498 u64 tstamp[UFS_EVENT_HIST_LENGTH];
499 unsigned long long cnt;
503 * struct ufs_stats - keeps usage/err statistics
504 * @hibern8_exit_cnt: Counter to keep track of number of exits,
505 * reset this after link-startup.
506 * @last_hibern8_exit_tstamp: Set time after the hibern8 exit.
507 * Clear after the first successful command completion.
508 * @event: array with event history.
511 u32 hibern8_exit_cnt;
512 u64 last_hibern8_exit_tstamp;
513 struct ufs_event_hist event[UFS_EVT_CNT];
517 * enum ufshcd_state - UFS host controller state
518 * @UFSHCD_STATE_RESET: Link is not operational. Postpone SCSI command
520 * @UFSHCD_STATE_OPERATIONAL: The host controller is operational and can process
522 * @UFSHCD_STATE_EH_SCHEDULED_NON_FATAL: The error handler has been scheduled.
523 * SCSI commands may be submitted to the controller.
524 * @UFSHCD_STATE_EH_SCHEDULED_FATAL: The error handler has been scheduled. Fail
525 * newly submitted SCSI commands with error code DID_BAD_TARGET.
526 * @UFSHCD_STATE_ERROR: An unrecoverable error occurred, e.g. link recovery
527 * failed. Fail all SCSI commands with error code DID_ERROR.
531 UFSHCD_STATE_OPERATIONAL,
532 UFSHCD_STATE_EH_SCHEDULED_NON_FATAL,
533 UFSHCD_STATE_EH_SCHEDULED_FATAL,
538 /* Interrupt aggregation support is broken */
539 UFSHCD_QUIRK_BROKEN_INTR_AGGR = 1 << 0,
542 * delay before each dme command is required as the unipro
543 * layer has shown instabilities
545 UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS = 1 << 1,
548 * If UFS host controller is having issue in processing LCC (Line
549 * Control Command) coming from device then enable this quirk.
550 * When this quirk is enabled, host controller driver should disable
551 * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
552 * attribute of device to 0).
554 UFSHCD_QUIRK_BROKEN_LCC = 1 << 2,
557 * The attribute PA_RXHSUNTERMCAP specifies whether or not the
558 * inbound Link supports unterminated line in HS mode. Setting this
559 * attribute to 1 fixes moving to HS gear.
561 UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP = 1 << 3,
564 * This quirk needs to be enabled if the host controller only allows
565 * accessing the peer dme attributes in AUTO mode (FAST AUTO or
568 UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE = 1 << 4,
571 * This quirk needs to be enabled if the host controller doesn't
572 * advertise the correct version in UFS_VER register. If this quirk
573 * is enabled, standard UFS host driver will call the vendor specific
574 * ops (get_ufs_hci_version) to get the correct version.
576 UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION = 1 << 5,
579 * Clear handling for transfer/task request list is just opposite.
581 UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR = 1 << 6,
584 * This quirk needs to be enabled if host controller doesn't allow
585 * that the interrupt aggregation timer and counter are reset by s/w.
587 UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR = 1 << 7,
590 * This quirks needs to be enabled if host controller cannot be
591 * enabled via HCE register.
593 UFSHCI_QUIRK_BROKEN_HCE = 1 << 8,
596 * This quirk needs to be enabled if the host controller regards
597 * resolution of the values of PRDTO and PRDTL in UTRD as byte.
599 UFSHCD_QUIRK_PRDT_BYTE_GRAN = 1 << 9,
602 * This quirk needs to be enabled if the host controller reports
603 * OCS FATAL ERROR with device error through sense data
605 UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR = 1 << 10,
608 * This quirk needs to be enabled if the host controller has
609 * auto-hibernate capability but it doesn't work.
611 UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8 = 1 << 11,
614 * This quirk needs to disable manual flush for write booster
616 UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL = 1 << 12,
619 * This quirk needs to disable unipro timeout values
620 * before power mode change
622 UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING = 1 << 13,
625 * This quirk needs to be enabled if the host controller does not
626 * support UIC command
628 UFSHCD_QUIRK_BROKEN_UIC_CMD = 1 << 15,
631 * This quirk needs to be enabled if the host controller cannot
632 * support physical host configuration.
634 UFSHCD_QUIRK_SKIP_PH_CONFIGURATION = 1 << 16,
637 * This quirk needs to be enabled if the host controller has
638 * auto-hibernate capability but it's FASTAUTO only.
640 UFSHCD_QUIRK_HIBERN_FASTAUTO = 1 << 18,
643 * This quirk needs to be enabled if the host controller needs
644 * to reinit the device after switching to maximum gear.
646 UFSHCD_QUIRK_REINIT_AFTER_MAX_GEAR_SWITCH = 1 << 19,
649 * Some host raises interrupt (per queue) in addition to
650 * CQES (traditional) when ESI is disabled.
651 * Enable this quirk will disable CQES and use per queue interrupt.
653 UFSHCD_QUIRK_MCQ_BROKEN_INTR = 1 << 20,
656 * Some host does not implement SQ Run Time Command (SQRTC) register
657 * thus need this quirk to skip related flow.
659 UFSHCD_QUIRK_MCQ_BROKEN_RTC = 1 << 21,
662 * This quirk needs to be enabled if the host controller supports inline
663 * encryption but it needs to initialize the crypto capabilities in a
664 * nonstandard way and/or needs to override blk_crypto_ll_ops. If
665 * enabled, the standard code won't initialize the blk_crypto_profile;
666 * ufs_hba_variant_ops::init() must do it instead.
668 UFSHCD_QUIRK_CUSTOM_CRYPTO_PROFILE = 1 << 22,
671 * This quirk needs to be enabled if the host controller supports inline
672 * encryption but does not support the CRYPTO_GENERAL_ENABLE bit, i.e.
673 * host controller initialization fails if that bit is set.
675 UFSHCD_QUIRK_BROKEN_CRYPTO_ENABLE = 1 << 23,
678 * This quirk needs to be enabled if the host controller driver copies
679 * cryptographic keys into the PRDT in order to send them to hardware,
680 * and therefore the PRDT should be zeroized after each request (as per
681 * the standard best practice for managing keys).
683 UFSHCD_QUIRK_KEYS_IN_PRDT = 1 << 24,
686 * This quirk indicates that the controller reports the value 1 (not
687 * supported) in the Legacy Single DoorBell Support (LSDBS) bit of the
688 * Controller Capabilities register although it supports the legacy
689 * single doorbell mode.
691 UFSHCD_QUIRK_BROKEN_LSDBS_CAP = 1 << 25,
695 /* Allow dynamic clk gating */
696 UFSHCD_CAP_CLK_GATING = 1 << 0,
698 /* Allow hiberb8 with clk gating */
699 UFSHCD_CAP_HIBERN8_WITH_CLK_GATING = 1 << 1,
701 /* Allow dynamic clk scaling */
702 UFSHCD_CAP_CLK_SCALING = 1 << 2,
704 /* Allow auto bkops to enabled during runtime suspend */
705 UFSHCD_CAP_AUTO_BKOPS_SUSPEND = 1 << 3,
708 * This capability allows host controller driver to use the UFS HCI's
709 * interrupt aggregation capability.
710 * CAUTION: Enabling this might reduce overall UFS throughput.
712 UFSHCD_CAP_INTR_AGGR = 1 << 4,
715 * This capability allows the device auto-bkops to be always enabled
716 * except during suspend (both runtime and suspend).
717 * Enabling this capability means that device will always be allowed
718 * to do background operation when it's active but it might degrade
719 * the performance of ongoing read/write operations.
721 UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5,
724 * This capability allows host controller driver to automatically
725 * enable runtime power management by itself instead of waiting
726 * for userspace to control the power management.
728 UFSHCD_CAP_RPM_AUTOSUSPEND = 1 << 6,
731 * This capability allows the host controller driver to turn-on
732 * WriteBooster, if the underlying device supports it and is
733 * provisioned to be used. This would increase the write performance.
735 UFSHCD_CAP_WB_EN = 1 << 7,
738 * This capability allows the host controller driver to use the
739 * inline crypto engine, if it is present
741 UFSHCD_CAP_CRYPTO = 1 << 8,
744 * This capability allows the controller regulators to be put into
745 * lpm mode aggressively during clock gating.
746 * This would increase power savings.
748 UFSHCD_CAP_AGGR_POWER_COLLAPSE = 1 << 9,
751 * This capability allows the host controller driver to use DeepSleep,
752 * if it is supported by the UFS device. The host controller driver must
753 * support device hardware reset via the hba->device_reset() callback,
754 * in order to exit DeepSleep state.
756 UFSHCD_CAP_DEEPSLEEP = 1 << 10,
759 * This capability allows the host controller driver to use temperature
760 * notification if it is supported by the UFS device.
762 UFSHCD_CAP_TEMP_NOTIF = 1 << 11,
765 * Enable WriteBooster when scaling up the clock and disable
766 * WriteBooster when scaling the clock down.
768 UFSHCD_CAP_WB_WITH_CLK_SCALING = 1 << 12,
771 struct ufs_hba_variant_params {
772 struct devfreq_dev_profile devfreq_profile;
773 struct devfreq_simple_ondemand_data ondemand_data;
774 u16 hba_enable_delay_us;
775 u32 wb_flush_threshold;
778 struct ufs_hba_monitor {
779 unsigned long chunk_size;
781 unsigned long nr_sec_rw[2];
782 ktime_t total_busy[2];
784 unsigned long nr_req[2];
791 ktime_t busy_start_ts[2];
798 * struct ufshcd_res_info_t - MCQ related resource regions
800 * @name: resource name
801 * @resource: pointer to resource region
802 * @base: register base address
804 struct ufshcd_res_info {
806 struct resource *resource;
822 * struct ufshcd_mcq_opr_info_t - Operation and Runtime registers
824 * @offset: Doorbell Address Offset
825 * @stride: Steps proportional to queue [0...31]
826 * @base: base address
828 struct ufshcd_mcq_opr_info_t {
829 unsigned long offset;
830 unsigned long stride;
834 enum ufshcd_mcq_opr {
843 * struct ufs_hba - per adapter private structure
844 * @mmio_base: UFSHCI base register address
845 * @ucdl_base_addr: UFS Command Descriptor base address
846 * @utrdl_base_addr: UTP Transfer Request Descriptor base address
847 * @utmrdl_base_addr: UTP Task Management Descriptor base address
848 * @ucdl_dma_addr: UFS Command Descriptor DMA address
849 * @utrdl_dma_addr: UTRDL DMA address
850 * @utmrdl_dma_addr: UTMRDL DMA address
851 * @host: Scsi_Host instance of the driver
852 * @dev: device handle
853 * @ufs_device_wlun: WLUN that controls the entire UFS device.
854 * @hwmon_device: device instance registered with the hwmon core.
855 * @curr_dev_pwr_mode: active UFS device power mode.
856 * @uic_link_state: active state of the link to the UFS device.
857 * @rpm_lvl: desired UFS power management level during runtime PM.
858 * @spm_lvl: desired UFS power management level during system PM.
859 * @pm_op_in_progress: whether or not a PM operation is in progress.
860 * @ahit: value of Auto-Hibernate Idle Timer register.
861 * @lrb: local reference block
862 * @outstanding_tasks: Bits representing outstanding task requests
863 * @outstanding_lock: Protects @outstanding_reqs.
864 * @outstanding_reqs: Bits representing outstanding transfer requests
865 * @capabilities: UFS Controller Capabilities
866 * @mcq_capabilities: UFS Multi Circular Queue capabilities
867 * @nutrs: Transfer Request Queue depth supported by controller
868 * @nortt - Max outstanding RTTs supported by controller
869 * @nutmrs: Task Management Queue depth supported by controller
870 * @reserved_slot: Used to submit device commands. Protected by @dev_cmd.lock.
871 * @ufs_version: UFS Version to which controller complies
872 * @vops: pointer to variant specific operations
873 * @vps: pointer to variant specific parameters
874 * @priv: pointer to variant specific private data
875 * @sg_entry_size: size of struct ufshcd_sg_entry (may include variant fields)
876 * @irq: Irq number of the controller
877 * @is_irq_enabled: whether or not the UFS controller interrupt is enabled.
878 * @dev_ref_clk_freq: reference clock frequency
879 * @quirks: bitmask with information about deviations from the UFSHCI standard.
880 * @dev_quirks: bitmask with information about deviations from the UFS standard.
881 * @tmf_tag_set: TMF tag set.
882 * @tmf_queue: Used to allocate TMF tags.
883 * @tmf_rqs: array with pointers to TMF requests while these are in progress.
884 * @active_uic_cmd: pointer to active UIC command.
885 * @uic_cmd_mutex: mutex used for serializing UIC command processing.
886 * @uic_async_done: completion used to wait for power mode or hibernation state
888 * @ufshcd_state: UFSHCD state
889 * @eh_flags: Error handling flags
890 * @intr_mask: Interrupt Mask Bits
891 * @ee_ctrl_mask: Exception event control mask
892 * @ee_drv_mask: Exception event mask for driver
893 * @ee_usr_mask: Exception event mask for user (set via debugfs)
894 * @ee_ctrl_mutex: Used to serialize exception event information.
895 * @is_powered: flag to check if HBA is powered
896 * @shutting_down: flag to check if shutdown has been invoked
897 * @host_sem: semaphore used to serialize concurrent contexts
898 * @eh_wq: Workqueue that eh_work works on
899 * @eh_work: Worker to handle UFS errors that require s/w attention
900 * @eeh_work: Worker to handle exception events
901 * @errors: HBA errors
902 * @uic_error: UFS interconnect layer error status
903 * @saved_err: sticky error mask
904 * @saved_uic_err: sticky UIC error mask
905 * @ufs_stats: various error counters
906 * @force_reset: flag to force eh_work perform a full reset
907 * @force_pmc: flag to force a power mode change
908 * @silence_err_logs: flag to silence error logs
909 * @dev_cmd: ufs device management command information
910 * @last_dme_cmd_tstamp: time stamp of the last completed DME command
911 * @nop_out_timeout: NOP OUT timeout value
912 * @dev_info: information about the UFS device
913 * @auto_bkops_enabled: to track whether bkops is enabled in device
914 * @vreg_info: UFS device voltage regulator information
915 * @clk_list_head: UFS host controller clocks list node head
916 * @use_pm_opp: Indicates whether OPP based scaling is used or not
917 * @req_abort_count: number of times ufshcd_abort() has been called
918 * @lanes_per_direction: number of lanes per data direction between the UFS
919 * controller and the UFS device.
920 * @pwr_info: holds current power mode
921 * @max_pwr_info: keeps the device max valid pwm
922 * @clk_gating: information related to clock gating
923 * @caps: bitmask with information about UFS controller capabilities
924 * @devfreq: frequency scaling information owned by the devfreq core
925 * @clk_scaling: frequency scaling information owned by the UFS driver
926 * @system_suspending: system suspend has been started and system resume has
928 * @is_sys_suspended: UFS device has been suspended because of system suspend
929 * @urgent_bkops_lvl: keeps track of urgent bkops level for device
930 * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for
931 * device is known or not.
932 * @wb_mutex: used to serialize devfreq and sysfs write booster toggling
933 * @clk_scaling_lock: used to serialize device commands and clock scaling
934 * @desc_size: descriptor sizes reported by device
935 * @bsg_dev: struct device associated with the BSG queue
936 * @bsg_queue: BSG queue associated with the UFS controller
937 * @rpm_dev_flush_recheck_work: used to suspend from RPM (runtime power
938 * management) after the UFS device has finished a WriteBooster buffer
939 * flush or auto BKOP.
940 * @monitor: statistics about UFS commands
941 * @crypto_capabilities: Content of crypto capabilities register (0x100)
942 * @crypto_cap_array: Array of crypto capabilities
943 * @crypto_cfg_register: Start of the crypto cfg array
944 * @crypto_profile: the crypto profile of this hba (if applicable)
945 * @debugfs_root: UFS controller debugfs root directory
946 * @debugfs_ee_work: used to restore ee_ctrl_mask after a delay
947 * @debugfs_ee_rate_limit_ms: user configurable delay after which to restore
949 * @luns_avail: number of regular and well known LUNs supported by the UFS
951 * @nr_hw_queues: number of hardware queues configured
952 * @nr_queues: number of Queues of different queue types
953 * @complete_put: whether or not to call ufshcd_rpm_put() from inside
954 * ufshcd_resume_complete()
955 * @mcq_sup: is mcq supported by UFSHC
956 * @mcq_enabled: is mcq ready to accept requests
957 * @mcq_esi_enabled: is mcq ESI configured
958 * @res: array of resource info of MCQ registers
959 * @mcq_base: Multi circular queue registers base address
960 * @uhq: array of supported hardware queues
961 * @dev_cmd_queue: Queue for issuing device management commands
962 * @mcq_opr: MCQ operation and runtime registers
963 * @ufs_rtc_update_work: A work for UFS RTC periodic update
964 * @pm_qos_req: PM QoS request handle
965 * @pm_qos_enabled: flag to check if pm qos is enabled
966 * @critical_health_count: count of critical health exceptions
967 * @dev_lvl_exception_count: count of device level exceptions since last reset
968 * @dev_lvl_exception_id: vendor specific information about the
969 * device level exception event.
972 void __iomem *mmio_base;
974 /* Virtual memory reference */
975 struct utp_transfer_cmd_desc *ucdl_base_addr;
976 struct utp_transfer_req_desc *utrdl_base_addr;
977 struct utp_task_req_desc *utmrdl_base_addr;
979 /* DMA memory reference */
980 dma_addr_t ucdl_dma_addr;
981 dma_addr_t utrdl_dma_addr;
982 dma_addr_t utmrdl_dma_addr;
984 struct Scsi_Host *host;
986 struct scsi_device *ufs_device_wlun;
988 #ifdef CONFIG_SCSI_UFS_HWMON
989 struct device *hwmon_device;
992 enum ufs_dev_pwr_mode curr_dev_pwr_mode;
993 enum uic_link_state uic_link_state;
994 /* Desired UFS power management level during runtime PM */
995 enum ufs_pm_level rpm_lvl;
996 /* Desired UFS power management level during system PM */
997 enum ufs_pm_level spm_lvl;
998 int pm_op_in_progress;
1000 /* Auto-Hibernate Idle Timer register value */
1003 struct ufshcd_lrb *lrb;
1005 unsigned long outstanding_tasks;
1006 spinlock_t outstanding_lock;
1007 unsigned long outstanding_reqs;
1012 u32 mcq_capabilities;
1016 const struct ufs_hba_variant_ops *vops;
1017 struct ufs_hba_variant_params *vps;
1019 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
1020 size_t sg_entry_size;
1023 bool is_irq_enabled;
1024 enum ufs_ref_clk_freq dev_ref_clk_freq;
1026 unsigned int quirks; /* Deviations from standard UFSHCI spec. */
1028 /* Device deviations from standard UFS device spec. */
1029 unsigned int dev_quirks;
1031 struct blk_mq_tag_set tmf_tag_set;
1032 struct request_queue *tmf_queue;
1033 struct request **tmf_rqs;
1035 struct uic_command *active_uic_cmd;
1036 struct mutex uic_cmd_mutex;
1037 struct completion *uic_async_done;
1039 enum ufshcd_state ufshcd_state;
1045 struct mutex ee_ctrl_mutex;
1048 struct semaphore host_sem;
1051 struct workqueue_struct *eh_wq;
1052 struct work_struct eh_work;
1053 struct work_struct eeh_work;
1060 struct ufs_stats ufs_stats;
1063 bool silence_err_logs;
1065 /* Device management request data */
1066 struct ufs_dev_cmd dev_cmd;
1067 ktime_t last_dme_cmd_tstamp;
1068 int nop_out_timeout;
1070 /* Keeps information of the UFS device connected to this host */
1071 struct ufs_dev_info dev_info;
1072 bool auto_bkops_enabled;
1073 struct ufs_vreg_info vreg_info;
1074 struct list_head clk_list_head;
1077 /* Number of requests aborts */
1078 int req_abort_count;
1080 /* Number of lanes available (1 or 2) for Rx/Tx */
1081 u32 lanes_per_direction;
1082 struct ufs_pa_layer_attr pwr_info;
1083 struct ufs_pwr_mode_info max_pwr_info;
1085 struct ufs_clk_gating clk_gating;
1086 /* Control to enable/disable host capabilities */
1089 struct devfreq *devfreq;
1090 struct ufs_clk_scaling clk_scaling;
1091 bool system_suspending;
1092 bool is_sys_suspended;
1094 enum bkops_status urgent_bkops_lvl;
1095 bool is_urgent_bkops_lvl_checked;
1097 struct mutex wb_mutex;
1098 struct rw_semaphore clk_scaling_lock;
1100 struct device bsg_dev;
1101 struct request_queue *bsg_queue;
1102 struct delayed_work rpm_dev_flush_recheck_work;
1104 struct ufs_hba_monitor monitor;
1106 #ifdef CONFIG_SCSI_UFS_CRYPTO
1107 union ufs_crypto_capabilities crypto_capabilities;
1108 union ufs_crypto_cap_entry *crypto_cap_array;
1109 u32 crypto_cfg_register;
1110 struct blk_crypto_profile crypto_profile;
1112 #ifdef CONFIG_DEBUG_FS
1113 struct dentry *debugfs_root;
1114 struct delayed_work debugfs_ee_work;
1115 u32 debugfs_ee_rate_limit_ms;
1117 #ifdef CONFIG_SCSI_UFS_FAULT_INJECTION
1118 struct fault_attr trigger_eh_attr;
1119 struct fault_attr timeout_attr;
1122 unsigned int nr_hw_queues;
1123 unsigned int nr_queues[HCTX_MAX_TYPES];
1125 bool scsi_host_added;
1129 bool mcq_esi_enabled;
1130 struct ufshcd_res_info res[RES_MAX];
1131 void __iomem *mcq_base;
1132 struct ufs_hw_queue *uhq;
1133 struct ufs_hw_queue *dev_cmd_queue;
1134 struct ufshcd_mcq_opr_info_t mcq_opr[OPR_MAX];
1136 struct delayed_work ufs_rtc_update_work;
1137 struct pm_qos_request pm_qos_req;
1138 bool pm_qos_enabled;
1140 int critical_health_count;
1141 atomic_t dev_lvl_exception_count;
1142 u64 dev_lvl_exception_id;
1146 * struct ufs_hw_queue - per hardware queue structure
1147 * @mcq_sq_head: base address of submission queue head pointer
1148 * @mcq_sq_tail: base address of submission queue tail pointer
1149 * @mcq_cq_head: base address of completion queue head pointer
1150 * @mcq_cq_tail: base address of completion queue tail pointer
1151 * @sqe_base_addr: submission queue entry base address
1152 * @sqe_dma_addr: submission queue dma address
1153 * @cqe_base_addr: completion queue base address
1154 * @cqe_dma_addr: completion queue dma address
1155 * @max_entries: max number of slots in this hardware queue
1156 * @id: hardware queue ID
1157 * @sq_tp_slot: current slot to which SQ tail pointer is pointing
1158 * @sq_lock: serialize submission queue access
1159 * @cq_tail_slot: current slot to which CQ tail pointer is pointing
1160 * @cq_head_slot: current slot to which CQ head pointer is pointing
1161 * @cq_lock: Synchronize between multiple polling instances
1162 * @sq_mutex: prevent submission queue concurrent access
1164 struct ufs_hw_queue {
1165 void __iomem *mcq_sq_head;
1166 void __iomem *mcq_sq_tail;
1167 void __iomem *mcq_cq_head;
1168 void __iomem *mcq_cq_tail;
1170 struct utp_transfer_req_desc *sqe_base_addr;
1171 dma_addr_t sqe_dma_addr;
1172 struct cq_entry *cqe_base_addr;
1173 dma_addr_t cqe_dma_addr;
1181 /* prevent concurrent access to submission queue */
1182 struct mutex sq_mutex;
1185 #define MCQ_QCFG_SIZE 0x40
1187 static inline unsigned int ufshcd_mcq_opr_offset(struct ufs_hba *hba,
1188 enum ufshcd_mcq_opr opr, int idx)
1190 return hba->mcq_opr[opr].offset + hba->mcq_opr[opr].stride * idx;
1193 static inline unsigned int ufshcd_mcq_cfg_offset(unsigned int reg, int idx)
1195 return reg + MCQ_QCFG_SIZE * idx;
1198 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
1199 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1201 return hba->sg_entry_size;
1204 static inline void ufshcd_set_sg_entry_size(struct ufs_hba *hba, size_t sg_entry_size)
1206 WARN_ON_ONCE(sg_entry_size < sizeof(struct ufshcd_sg_entry));
1207 hba->sg_entry_size = sg_entry_size;
1210 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1212 return sizeof(struct ufshcd_sg_entry);
1215 #define ufshcd_set_sg_entry_size(hba, sg_entry_size) \
1216 ({ (void)(hba); BUILD_BUG_ON(sg_entry_size != sizeof(struct ufshcd_sg_entry)); })
1219 #ifdef CONFIG_SCSI_UFS_CRYPTO
1220 static inline struct ufs_hba *
1221 ufs_hba_from_crypto_profile(struct blk_crypto_profile *profile)
1223 return container_of(profile, struct ufs_hba, crypto_profile);
1227 static inline size_t ufshcd_get_ucd_size(const struct ufs_hba *hba)
1229 return sizeof(struct utp_transfer_cmd_desc) + SG_ALL * ufshcd_sg_entry_size(hba);
1232 /* Returns true if clocks can be gated. Otherwise false */
1233 static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba)
1235 return hba->caps & UFSHCD_CAP_CLK_GATING;
1237 static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba)
1239 return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
1241 static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba)
1243 return hba->caps & UFSHCD_CAP_CLK_SCALING;
1245 static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba)
1247 return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
1249 static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba)
1251 return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND;
1254 static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba)
1256 return (hba->caps & UFSHCD_CAP_INTR_AGGR) &&
1257 !(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR);
1260 static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba)
1262 return !!(ufshcd_is_link_hibern8(hba) &&
1263 (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE));
1266 static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba)
1268 return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) &&
1269 !(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8);
1272 static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba)
1274 return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit);
1277 static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba)
1279 return hba->caps & UFSHCD_CAP_WB_EN;
1282 static inline bool ufshcd_enable_wb_if_scaling_up(struct ufs_hba *hba)
1284 return hba->caps & UFSHCD_CAP_WB_WITH_CLK_SCALING;
1287 #define ufsmcq_writel(hba, val, reg) \
1288 writel((val), (hba)->mcq_base + (reg))
1289 #define ufsmcq_readl(hba, reg) \
1290 readl((hba)->mcq_base + (reg))
1292 #define ufsmcq_writelx(hba, val, reg) \
1293 writel_relaxed((val), (hba)->mcq_base + (reg))
1294 #define ufsmcq_readlx(hba, reg) \
1295 readl_relaxed((hba)->mcq_base + (reg))
1297 #define ufshcd_writel(hba, val, reg) \
1298 writel((val), (hba)->mmio_base + (reg))
1299 #define ufshcd_readl(hba, reg) \
1300 readl((hba)->mmio_base + (reg))
1303 * ufshcd_rmwl - perform read/modify/write for a controller register
1304 * @hba: per adapter instance
1305 * @mask: mask to apply on read value
1306 * @val: actual value to write
1307 * @reg: register address
1309 static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg)
1313 tmp = ufshcd_readl(hba, reg);
1315 tmp |= (val & mask);
1316 ufshcd_writel(hba, tmp, reg);
1319 void ufshcd_enable_irq(struct ufs_hba *hba);
1320 void ufshcd_disable_irq(struct ufs_hba *hba);
1321 int ufshcd_alloc_host(struct device *, struct ufs_hba **);
1322 int ufshcd_hba_enable(struct ufs_hba *hba);
1323 int ufshcd_init(struct ufs_hba *, void __iomem *, unsigned int);
1324 int ufshcd_link_recovery(struct ufs_hba *hba);
1325 int ufshcd_make_hba_operational(struct ufs_hba *hba);
1326 void ufshcd_remove(struct ufs_hba *);
1327 int ufshcd_uic_hibern8_enter(struct ufs_hba *hba);
1328 int ufshcd_uic_hibern8_exit(struct ufs_hba *hba);
1329 void ufshcd_delay_us(unsigned long us, unsigned long tolerance);
1330 void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk);
1331 void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val);
1332 void ufshcd_hba_stop(struct ufs_hba *hba);
1333 void ufshcd_schedule_eh_work(struct ufs_hba *hba);
1334 void ufshcd_mcq_config_mac(struct ufs_hba *hba, u32 max_active_cmds);
1335 unsigned int ufshcd_mcq_queue_cfg_addr(struct ufs_hba *hba);
1336 u32 ufshcd_mcq_read_cqis(struct ufs_hba *hba, int i);
1337 void ufshcd_mcq_write_cqis(struct ufs_hba *hba, u32 val, int i);
1338 unsigned long ufshcd_mcq_poll_cqe_lock(struct ufs_hba *hba,
1339 struct ufs_hw_queue *hwq);
1340 void ufshcd_mcq_make_queues_operational(struct ufs_hba *hba);
1341 void ufshcd_mcq_enable(struct ufs_hba *hba);
1342 void ufshcd_mcq_enable_esi(struct ufs_hba *hba);
1343 void ufshcd_mcq_config_esi(struct ufs_hba *hba, struct msi_msg *msg);
1345 int ufshcd_opp_config_clks(struct device *dev, struct opp_table *opp_table,
1346 struct dev_pm_opp *opp, void *data,
1349 * ufshcd_set_variant - set variant specific data to the hba
1350 * @hba: per adapter instance
1351 * @variant: pointer to variant specific data
1353 static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant)
1356 hba->priv = variant;
1360 * ufshcd_get_variant - get variant specific data from the hba
1361 * @hba: per adapter instance
1363 static inline void *ufshcd_get_variant(struct ufs_hba *hba)
1370 extern int ufshcd_runtime_suspend(struct device *dev);
1371 extern int ufshcd_runtime_resume(struct device *dev);
1373 #ifdef CONFIG_PM_SLEEP
1374 extern int ufshcd_system_suspend(struct device *dev);
1375 extern int ufshcd_system_resume(struct device *dev);
1376 extern int ufshcd_system_freeze(struct device *dev);
1377 extern int ufshcd_system_thaw(struct device *dev);
1378 extern int ufshcd_system_restore(struct device *dev);
1381 extern int ufshcd_dme_reset(struct ufs_hba *hba);
1382 extern int ufshcd_dme_enable(struct ufs_hba *hba);
1383 extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba,
1386 extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
1387 u8 attr_set, u32 mib_val, u8 peer);
1388 extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
1389 u32 *mib_val, u8 peer);
1390 extern int ufshcd_config_pwr_mode(struct ufs_hba *hba,
1391 struct ufs_pa_layer_attr *desired_pwr_mode);
1392 extern int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode);
1394 /* UIC command interfaces for DME primitives */
1397 #define ATTR_SET_NOR 0 /* NORMAL */
1398 #define ATTR_SET_ST 1 /* STATIC */
1400 static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
1403 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1404 mib_val, DME_LOCAL);
1407 static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel,
1410 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1411 mib_val, DME_LOCAL);
1414 static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
1417 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1421 static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel,
1424 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1428 static inline int ufshcd_dme_get(struct ufs_hba *hba,
1429 u32 attr_sel, u32 *mib_val)
1431 return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
1434 static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
1435 u32 attr_sel, u32 *mib_val)
1437 return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
1440 static inline bool ufshcd_is_hs_mode(const struct ufs_pa_layer_attr *pwr_info)
1442 return (pwr_info->pwr_rx == FAST_MODE ||
1443 pwr_info->pwr_rx == FASTAUTO_MODE) &&
1444 (pwr_info->pwr_tx == FAST_MODE ||
1445 pwr_info->pwr_tx == FASTAUTO_MODE);
1448 static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba)
1450 return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0);
1453 void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit);
1454 void ufshcd_fixup_dev_quirks(struct ufs_hba *hba,
1455 const struct ufs_dev_quirk *fixups);
1456 #define SD_ASCII_STD true
1457 #define SD_RAW false
1458 int ufshcd_read_string_desc(struct ufs_hba *hba, u8 desc_index,
1459 u8 **buf, bool ascii);
1461 void ufshcd_hold(struct ufs_hba *hba);
1462 void ufshcd_release(struct ufs_hba *hba);
1464 void ufshcd_clkgate_delay_set(struct device *dev, unsigned long value);
1466 int ufshcd_get_vreg(struct device *dev, struct ufs_vreg *vreg);
1468 int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd);
1470 int ufshcd_advanced_rpmb_req_handler(struct ufs_hba *hba, struct utp_upiu_req *req_upiu,
1471 struct utp_upiu_req *rsp_upiu, struct ufs_ehs *ehs_req,
1472 struct ufs_ehs *ehs_rsp, int sg_cnt,
1473 struct scatterlist *sg_list, enum dma_data_direction dir);
1474 int ufshcd_wb_toggle(struct ufs_hba *hba, bool enable);
1475 int ufshcd_wb_toggle_buf_flush(struct ufs_hba *hba, bool enable);
1476 int ufshcd_wb_set_resize_en(struct ufs_hba *hba, enum wb_resize_en en_mode);
1477 int ufshcd_suspend_prepare(struct device *dev);
1478 int __ufshcd_suspend_prepare(struct device *dev, bool rpm_ok_for_spm);
1479 void ufshcd_resume_complete(struct device *dev);
1480 bool ufshcd_is_hba_active(struct ufs_hba *hba);
1481 void ufshcd_pm_qos_init(struct ufs_hba *hba);
1482 void ufshcd_pm_qos_exit(struct ufs_hba *hba);
1484 /* Wrapper functions for safely calling variant operations */
1485 static inline int ufshcd_vops_init(struct ufs_hba *hba)
1487 if (hba->vops && hba->vops->init)
1488 return hba->vops->init(hba);
1493 static inline int ufshcd_vops_phy_initialization(struct ufs_hba *hba)
1495 if (hba->vops && hba->vops->phy_initialization)
1496 return hba->vops->phy_initialization(hba);
1501 extern const struct ufs_pm_lvl_states ufs_pm_lvl_states[];
1503 int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len,
1504 const char *prefix);
1506 int __ufshcd_write_ee_control(struct ufs_hba *hba, u32 ee_ctrl_mask);
1507 int ufshcd_write_ee_control(struct ufs_hba *hba);
1508 int ufshcd_update_ee_control(struct ufs_hba *hba, u16 *mask,
1509 const u16 *other_mask, u16 set, u16 clr);
1511 #endif /* End of Header */