2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
36 #include <linux/kernel.h>
37 #include <linux/completion.h>
38 #include <linux/pci.h>
39 #include <linux/spinlock_types.h>
40 #include <linux/semaphore.h>
41 #include <linux/slab.h>
42 #include <linux/vmalloc.h>
43 #include <linux/radix-tree.h>
44 #include <linux/workqueue.h>
45 #include <linux/mempool.h>
46 #include <linux/interrupt.h>
47 #include <linux/idr.h>
49 #include <linux/mlx5/device.h>
50 #include <linux/mlx5/doorbell.h>
51 #include <linux/mlx5/srq.h>
54 MLX5_BOARD_ID_LEN = 64,
55 MLX5_MAX_NAME_LEN = 16,
59 /* one minute for the sake of bringup. Generally, commands must always
60 * complete and we may need to increase this timeout value
62 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
63 MLX5_CMD_WQ_MAX_NAME = 32,
69 CMD_STATUS_SUCCESS = 0,
75 MLX5_SQP_IEEE_1588 = 2,
77 MLX5_SQP_SYNC_UMR = 4,
85 MLX5_EQ_VEC_PAGES = 0,
87 MLX5_EQ_VEC_ASYNC = 2,
88 MLX5_EQ_VEC_PFAULT = 3,
89 MLX5_EQ_VEC_COMP_BASE,
93 MLX5_MAX_IRQ_NAME = 32
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
114 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
115 MLX5_REG_PCAP = 0x5001,
116 MLX5_REG_PMTU = 0x5003,
117 MLX5_REG_PTYS = 0x5004,
118 MLX5_REG_PAOS = 0x5006,
119 MLX5_REG_PFCC = 0x5007,
120 MLX5_REG_PPCNT = 0x5008,
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
125 MLX5_REG_PVLC = 0x500f,
126 MLX5_REG_PCMR = 0x5041,
127 MLX5_REG_PMLP = 0x5002,
128 MLX5_REG_PCAM = 0x507f,
129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
131 MLX5_REG_MCIA = 0x9014,
132 MLX5_REG_MLCR = 0x902b,
133 MLX5_REG_MPCNT = 0x9051,
134 MLX5_REG_MTPPS = 0x9053,
135 MLX5_REG_MTPPSE = 0x9054,
136 MLX5_REG_MCQI = 0x9061,
137 MLX5_REG_MCC = 0x9062,
138 MLX5_REG_MCDA = 0x9063,
139 MLX5_REG_MCAM = 0x907f,
142 enum mlx5_dcbx_oper_mode {
143 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
144 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
148 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
149 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
152 enum mlx5_page_fault_resume_flags {
153 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
154 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
155 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
156 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
165 struct mlx5_field_desc {
170 struct mlx5_rsc_debug {
171 struct mlx5_core_dev *dev;
173 enum dbg_rsc_type type;
175 struct mlx5_field_desc fields[0];
178 enum mlx5_dev_event {
179 MLX5_DEV_EVENT_SYS_ERROR,
180 MLX5_DEV_EVENT_PORT_UP,
181 MLX5_DEV_EVENT_PORT_DOWN,
182 MLX5_DEV_EVENT_PORT_INITIALIZED,
183 MLX5_DEV_EVENT_LID_CHANGE,
184 MLX5_DEV_EVENT_PKEY_CHANGE,
185 MLX5_DEV_EVENT_GUID_CHANGE,
186 MLX5_DEV_EVENT_CLIENT_REREG,
190 enum mlx5_port_status {
198 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
203 struct mlx5_bfreg_info {
205 int num_low_latency_bfregs;
209 * protect bfreg allocation data structs
217 struct mlx5_cmd_first {
221 struct mlx5_cmd_msg {
222 struct list_head list;
223 struct cmd_msg_cache *parent;
225 struct mlx5_cmd_first first;
226 struct mlx5_cmd_mailbox *next;
229 struct mlx5_cmd_debug {
230 struct dentry *dbg_root;
231 struct dentry *dbg_in;
232 struct dentry *dbg_out;
233 struct dentry *dbg_outlen;
234 struct dentry *dbg_status;
235 struct dentry *dbg_run;
243 struct cmd_msg_cache {
244 /* protect block chain allocations
247 struct list_head head;
248 unsigned int max_inbox_size;
249 unsigned int num_ent;
253 MLX5_NUM_COMMAND_CACHES = 5,
256 struct mlx5_cmd_stats {
261 struct dentry *count;
262 /* protect command average calculations */
268 dma_addr_t alloc_dma;
279 /* protect command queue allocations
281 spinlock_t alloc_lock;
283 /* protect token allocations
285 spinlock_t token_lock;
287 unsigned long bitmask;
288 char wq_name[MLX5_CMD_WQ_MAX_NAME];
289 struct workqueue_struct *wq;
290 struct semaphore sem;
291 struct semaphore pages_sem;
293 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
294 struct pci_pool *pool;
295 struct mlx5_cmd_debug dbg;
296 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
297 int checksum_disabled;
298 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
301 struct mlx5_port_caps {
308 struct mlx5_cmd_mailbox {
311 struct mlx5_cmd_mailbox *next;
314 struct mlx5_buf_list {
320 struct mlx5_buf_list direct;
326 struct mlx5_frag_buf {
327 struct mlx5_buf_list *frags;
333 struct mlx5_eq_tasklet {
334 struct list_head list;
335 struct list_head process_list;
336 struct tasklet_struct task;
337 /* lock on completion tasklet list */
341 struct mlx5_eq_pagefault {
342 struct work_struct work;
343 /* Pagefaults lock */
345 struct workqueue_struct *wq;
350 struct mlx5_core_dev *dev;
351 __be32 __iomem *doorbell;
359 struct list_head list;
361 struct mlx5_rsc_debug *dbg;
362 enum mlx5_eq_type type;
364 struct mlx5_eq_tasklet tasklet_ctx;
365 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
366 struct mlx5_eq_pagefault pf_ctx;
371 struct mlx5_core_psv {
383 struct mlx5_core_sig_ctx {
384 struct mlx5_core_psv psv_memory;
385 struct mlx5_core_psv psv_wire;
386 struct ib_sig_err err_item;
387 bool sig_status_checked;
397 struct mlx5_core_mkey {
405 #define MLX5_24BIT_MASK ((1 << 24) - 1)
408 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
409 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
410 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
415 struct mlx5_core_rsc_common {
416 enum mlx5_res_type res;
418 struct completion free;
421 struct mlx5_core_srq {
422 struct mlx5_core_rsc_common common; /* must be first */
426 int max_avail_gather;
428 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
431 struct completion free;
434 struct mlx5_eq_table {
435 void __iomem *update_ci;
436 void __iomem *update_arm_ci;
437 struct list_head comp_eqs_list;
438 struct mlx5_eq pages_eq;
439 struct mlx5_eq async_eq;
440 struct mlx5_eq cmd_eq;
441 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
442 struct mlx5_eq pfault_eq;
444 int num_comp_vectors;
450 struct mlx5_uars_page {
454 struct list_head list;
456 unsigned long *reg_bitmap; /* for non fast path bf regs */
457 unsigned long *fp_bitmap;
458 unsigned int reg_avail;
459 unsigned int fp_avail;
460 struct kref ref_count;
461 struct mlx5_core_dev *mdev;
464 struct mlx5_bfreg_head {
465 /* protect blue flame registers allocations */
467 struct list_head list;
470 struct mlx5_bfreg_data {
471 struct mlx5_bfreg_head reg_head;
472 struct mlx5_bfreg_head wc_head;
475 struct mlx5_sq_bfreg {
477 struct mlx5_uars_page *up;
483 struct mlx5_core_health {
484 struct health_buffer __iomem *health;
485 __be32 __iomem *health_counter;
486 struct timer_list timer;
490 /* wq spinlock to synchronize draining */
492 struct workqueue_struct *wq;
494 struct work_struct work;
495 struct delayed_work recover_work;
498 struct mlx5_cq_table {
499 /* protect radix tree
502 struct radix_tree_root tree;
505 struct mlx5_qp_table {
506 /* protect radix tree
509 struct radix_tree_root tree;
512 struct mlx5_srq_table {
513 /* protect radix tree
516 struct radix_tree_root tree;
519 struct mlx5_mkey_table {
520 /* protect radix tree
523 struct radix_tree_root tree;
526 struct mlx5_vf_context {
530 struct mlx5_core_sriov {
531 struct mlx5_vf_context *vfs_ctx;
536 struct mlx5_irq_info {
538 char name[MLX5_MAX_IRQ_NAME];
541 struct mlx5_fc_stats {
542 struct rb_root counters;
543 struct list_head addlist;
544 /* protect addlist add/splice operations */
545 spinlock_t addlist_lock;
547 struct workqueue_struct *wq;
548 struct delayed_work work;
549 unsigned long next_query;
550 unsigned long sampling_interval; /* jiffies */
555 struct mlx5_pagefault;
557 struct mlx5_rl_entry {
563 struct mlx5_rl_table {
564 /* protect rate limit table */
565 struct mutex rl_lock;
569 struct mlx5_rl_entry *rl_entry;
572 enum port_module_event_status_type {
573 MLX5_MODULE_STATUS_PLUGGED = 0x1,
574 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
575 MLX5_MODULE_STATUS_ERROR = 0x3,
576 MLX5_MODULE_STATUS_NUM = 0x3,
579 enum port_module_event_error_type {
580 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
581 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
582 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
583 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
584 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
585 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
586 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
587 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
588 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
589 MLX5_MODULE_EVENT_ERROR_NUM,
592 struct mlx5_port_module_event_stats {
593 u64 status_counters[MLX5_MODULE_STATUS_NUM];
594 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
598 char name[MLX5_MAX_NAME_LEN];
599 struct mlx5_eq_table eq_table;
600 struct msix_entry *msix_arr;
601 struct mlx5_irq_info *irq_info;
604 struct workqueue_struct *pg_wq;
605 struct rb_root page_root;
608 struct list_head free_list;
611 struct mlx5_core_health health;
613 struct mlx5_srq_table srq_table;
615 /* start: qp staff */
616 struct mlx5_qp_table qp_table;
617 struct dentry *qp_debugfs;
618 struct dentry *eq_debugfs;
619 struct dentry *cq_debugfs;
620 struct dentry *cmdif_debugfs;
623 /* start: cq staff */
624 struct mlx5_cq_table cq_table;
627 /* start: mkey staff */
628 struct mlx5_mkey_table mkey_table;
629 /* end: mkey staff */
631 /* start: alloc staff */
632 /* protect buffer alocation according to numa node */
633 struct mutex alloc_mutex;
636 struct mutex pgdir_mutex;
637 struct list_head pgdir_list;
638 /* end: alloc staff */
639 struct dentry *dbg_root;
641 /* protect mkey key part */
642 spinlock_t mkey_lock;
645 struct list_head dev_list;
646 struct list_head ctx_list;
649 struct mlx5_flow_steering *steering;
650 struct mlx5_eswitch *eswitch;
651 struct mlx5_core_sriov sriov;
652 struct mlx5_lag *lag;
653 unsigned long pci_dev_data;
654 struct mlx5_fc_stats fc_stats;
655 struct mlx5_rl_table rl_table;
657 struct mlx5_port_module_event_stats pme_stats;
659 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
660 void (*pfault)(struct mlx5_core_dev *dev,
662 struct mlx5_pagefault *pfault);
664 struct srcu_struct pfault_srcu;
666 struct mlx5_bfreg_data bfregs;
667 struct mlx5_uars_page *uar;
670 enum mlx5_device_state {
671 MLX5_DEVICE_STATE_UP,
672 MLX5_DEVICE_STATE_INTERNAL_ERROR,
675 enum mlx5_interface_state {
676 MLX5_INTERFACE_STATE_DOWN = BIT(0),
677 MLX5_INTERFACE_STATE_UP = BIT(1),
678 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
681 enum mlx5_pci_status {
682 MLX5_PCI_STATUS_DISABLED,
683 MLX5_PCI_STATUS_ENABLED,
686 enum mlx5_pagefault_type_flags {
687 MLX5_PFAULT_REQUESTOR = 1 << 0,
688 MLX5_PFAULT_WRITE = 1 << 1,
689 MLX5_PFAULT_RDMA = 1 << 2,
692 /* Contains the details of a pagefault. */
693 struct mlx5_pagefault {
699 /* Initiator or send message responder pagefault details. */
701 /* Received packet size, only valid for responders. */
704 * Number of resource holding WQE, depends on type.
708 * WQE index. Refers to either the send queue or
709 * receive queue, according to event_subtype.
713 /* RDMA responder pagefault details */
717 * Received packet size, minimal size page fault
718 * resolution required for forward progress.
727 struct work_struct work;
731 struct list_head tirs_list;
735 struct mlx5e_resources {
738 struct mlx5_core_mkey mkey;
739 struct mlx5_sq_bfreg bfreg;
742 #define MLX5_MAX_RESERVED_GIDS 8
744 struct mlx5_rsvd_gids {
750 struct mlx5_core_dev {
751 struct pci_dev *pdev;
753 struct mutex pci_status_mutex;
754 enum mlx5_pci_status pci_status;
756 char board_id[MLX5_BOARD_ID_LEN];
758 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
760 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
761 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
762 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
763 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
765 phys_addr_t iseg_base;
766 struct mlx5_init_seg __iomem *iseg;
767 enum mlx5_device_state state;
768 /* sync interface state */
769 struct mutex intf_state_mutex;
770 unsigned long intf_state;
771 void (*event) (struct mlx5_core_dev *dev,
772 enum mlx5_dev_event event,
773 unsigned long param);
774 struct mlx5_priv priv;
775 struct mlx5_profile *profile;
778 struct mlx5e_resources mlx5e_res;
780 struct mlx5_rsvd_gids reserved_gids;
783 #ifdef CONFIG_MLX5_FPGA
784 struct mlx5_fpga_device *fpga;
786 #ifdef CONFIG_RFS_ACCEL
787 struct cpu_rmap *rmap;
794 struct mlx5_db_pgdir *pgdir;
795 struct mlx5_ib_user_db_page *user_page;
802 MLX5_COMP_EQ_SIZE = 1024,
806 MLX5_PTYS_IB = 1 << 0,
807 MLX5_PTYS_EN = 1 << 2,
810 typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
813 MLX5_CMD_ENT_STATE_PENDING_COMP,
816 struct mlx5_cmd_work_ent {
818 struct mlx5_cmd_msg *in;
819 struct mlx5_cmd_msg *out;
822 mlx5_cmd_cbk_t callback;
823 struct delayed_work cb_timeout_work;
826 struct completion done;
827 struct mlx5_cmd *cmd;
828 struct work_struct work;
829 struct mlx5_cmd_layout *lay;
845 enum port_state_policy {
846 MLX5_POLICY_DOWN = 0,
848 MLX5_POLICY_FOLLOW = 2,
849 MLX5_POLICY_INVALID = 0xffffffff
852 enum phy_port_state {
856 struct mlx5_hca_vport_context {
861 enum port_state_policy policy;
862 enum phy_port_state phys_state;
863 enum ib_port_state vport_state;
864 u8 port_physical_state;
873 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
878 u16 qkey_violation_counter;
879 u16 pkey_violation_counter;
883 static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
885 return buf->direct.buf + offset;
888 extern struct workqueue_struct *mlx5_core_wq;
890 #define STRUCT_FIELD(header, field) \
891 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
892 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
894 static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
896 return pci_get_drvdata(pdev);
899 extern struct dentry *mlx5_debugfs_root;
901 static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
903 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
906 static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
908 return ioread32be(&dev->iseg->fw_rev) >> 16;
911 static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
913 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
916 static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
918 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
921 static inline u32 mlx5_base_mkey(const u32 key)
923 return key & 0xffffff00u;
926 int mlx5_cmd_init(struct mlx5_core_dev *dev);
927 void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
928 void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
929 void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
931 int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
933 int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
934 void *out, int out_size, mlx5_cmd_cbk_t callback,
936 int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
937 void *out, int out_size);
938 void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
940 int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
941 int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
942 int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
943 void mlx5_health_cleanup(struct mlx5_core_dev *dev);
944 int mlx5_health_init(struct mlx5_core_dev *dev);
945 void mlx5_start_health_poll(struct mlx5_core_dev *dev);
946 void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
947 void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
948 void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
949 void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
950 int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
951 struct mlx5_buf *buf, int node);
952 int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
953 void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
954 int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
955 struct mlx5_frag_buf *buf, int node);
956 void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
957 struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
958 gfp_t flags, int npages);
959 void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
960 struct mlx5_cmd_mailbox *head);
961 int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
962 struct mlx5_srq_attr *in);
963 int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
964 int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
965 struct mlx5_srq_attr *out);
966 int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
967 u16 lwm, int is_srq);
968 void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
969 void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
970 int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
971 struct mlx5_core_mkey *mkey,
973 u32 *out, int outlen,
974 mlx5_cmd_cbk_t callback, void *context);
975 int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
976 struct mlx5_core_mkey *mkey,
978 int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
979 struct mlx5_core_mkey *mkey);
980 int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
981 u32 *out, int outlen);
982 int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
984 int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
985 int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
986 int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
988 void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
989 void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
990 int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
991 void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
992 void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
994 int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
995 int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
996 void mlx5_register_debugfs(void);
997 void mlx5_unregister_debugfs(void);
998 int mlx5_eq_init(struct mlx5_core_dev *dev);
999 void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1000 void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1001 void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
1002 void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
1003 void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
1004 void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1005 struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
1006 void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
1007 void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1008 int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
1009 int nent, u64 mask, const char *name,
1010 enum mlx5_eq_type type);
1011 int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1012 int mlx5_start_eqs(struct mlx5_core_dev *dev);
1013 int mlx5_stop_eqs(struct mlx5_core_dev *dev);
1014 int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1015 unsigned int *irqn);
1016 int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1017 int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1019 int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1020 void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1021 int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1022 int size_in, void *data_out, int size_out,
1023 u16 reg_num, int arg, int write);
1025 int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1026 void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1027 int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
1028 u32 *out, int outlen);
1029 int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1030 void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1031 int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1032 void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1033 int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
1034 int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1036 void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1038 const char *mlx5_command_str(int command);
1039 int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1040 void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
1041 int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1042 int npsvs, u32 *sig_index);
1043 int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
1044 void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
1045 int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1046 struct mlx5_odp_caps *odp_caps);
1047 int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1048 u8 port_num, void *out, size_t sz);
1049 #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1050 int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1051 u32 wq_num, u8 type, int error);
1054 int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1055 void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1056 int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1057 void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1058 bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
1059 int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1060 bool map_wc, bool fast_path);
1061 void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1063 unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1064 int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1065 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1066 const u8 *mac, bool vlan, u16 vlan_id);
1068 static inline int fw_initializing(struct mlx5_core_dev *dev)
1070 return ioread32be(&dev->iseg->initializing) >> 31;
1073 static inline u32 mlx5_mkey_to_idx(u32 mkey)
1078 static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1080 return mkey_idx << 8;
1083 static inline u8 mlx5_mkey_variant(u32 mkey)
1089 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
1090 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
1094 MAX_UMR_CACHE_ENTRY = 20,
1095 MLX5_IMR_MTT_CACHE_ENTRY,
1096 MLX5_IMR_KSM_CACHE_ENTRY,
1097 MAX_MR_CACHE_ENTRIES
1101 MLX5_INTERFACE_PROTOCOL_IB = 0,
1102 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1105 struct mlx5_interface {
1106 void * (*add)(struct mlx5_core_dev *dev);
1107 void (*remove)(struct mlx5_core_dev *dev, void *context);
1108 int (*attach)(struct mlx5_core_dev *dev, void *context);
1109 void (*detach)(struct mlx5_core_dev *dev, void *context);
1110 void (*event)(struct mlx5_core_dev *dev, void *context,
1111 enum mlx5_dev_event event, unsigned long param);
1112 void (*pfault)(struct mlx5_core_dev *dev,
1114 struct mlx5_pagefault *pfault);
1115 void * (*get_dev)(void *context);
1117 struct list_head list;
1120 void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
1121 int mlx5_register_interface(struct mlx5_interface *intf);
1122 void mlx5_unregister_interface(struct mlx5_interface *intf);
1123 int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
1125 int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1126 int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
1127 bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
1128 struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
1129 struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1130 void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
1132 #ifndef CONFIG_MLX5_CORE_IPOIB
1134 struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1135 struct ib_device *ibdev,
1137 void (*setup)(struct net_device *))
1139 return ERR_PTR(-EOPNOTSUPP);
1142 static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1144 struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1145 struct ib_device *ibdev,
1147 void (*setup)(struct net_device *));
1148 void mlx5_rdma_netdev_free(struct net_device *netdev);
1149 #endif /* CONFIG_MLX5_CORE_IPOIB */
1151 struct mlx5_profile {
1157 } mr_cache[MAX_MR_CACHE_ENTRIES];
1161 MLX5_PCI_DEV_IS_VF = 1 << 0,
1164 static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1166 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1169 static inline int mlx5_get_gid_table_len(u16 param)
1172 pr_warn("gid table length is zero\n");
1176 return 8 * (1 << param);
1179 static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1181 return !!(dev->priv.rl_table.max_size);
1185 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1188 #endif /* MLX5_DRIVER_H */