1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) Maxime Coquelin 2015
4 * Copyright (C) STMicroelectronics SA 2017
5 * Authors: Maxime Coquelin <mcoquelin.stm32@gmail.com>
6 * Gerald Baeza <gerald.baeza@foss.st.com>
7 * Erwan Le Ray <erwan.leray@foss.st.com>
9 * Inspired by st-asc.c from STMicroelectronics (c)
12 #include <linux/bitfield.h>
13 #include <linux/clk.h>
14 #include <linux/console.h>
15 #include <linux/delay.h>
16 #include <linux/dma-direction.h>
17 #include <linux/dmaengine.h>
18 #include <linux/dma-mapping.h>
20 #include <linux/iopoll.h>
21 #include <linux/irq.h>
22 #include <linux/module.h>
24 #include <linux/of_platform.h>
25 #include <linux/pinctrl/consumer.h>
26 #include <linux/platform_device.h>
27 #include <linux/pm_runtime.h>
28 #include <linux/pm_wakeirq.h>
29 #include <linux/serial_core.h>
30 #include <linux/serial.h>
31 #include <linux/spinlock.h>
32 #include <linux/sysrq.h>
33 #include <linux/tty_flip.h>
34 #include <linux/tty.h>
36 #include "serial_mctrl_gpio.h"
37 #include "stm32-usart.h"
40 /* Register offsets */
41 static struct stm32_usart_info __maybe_unused stm32f4_info = {
58 .uart_enable_bit = 13,
59 .has_7bits_data = false,
63 static struct stm32_usart_info __maybe_unused stm32f7_info = {
81 .has_7bits_data = true,
86 static struct stm32_usart_info __maybe_unused stm32h7_info = {
103 .uart_enable_bit = 0,
104 .has_7bits_data = true,
111 static void stm32_usart_stop_tx(struct uart_port *port);
112 static void stm32_usart_transmit_chars(struct uart_port *port);
113 static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch);
115 static inline struct stm32_port *to_stm32_port(struct uart_port *port)
117 return container_of(port, struct stm32_port, port);
120 static void stm32_usart_set_bits(struct uart_port *port, u32 reg, u32 bits)
124 val = readl_relaxed(port->membase + reg);
126 writel_relaxed(val, port->membase + reg);
129 static void stm32_usart_clr_bits(struct uart_port *port, u32 reg, u32 bits)
133 val = readl_relaxed(port->membase + reg);
135 writel_relaxed(val, port->membase + reg);
138 static unsigned int stm32_usart_tx_empty(struct uart_port *port)
140 struct stm32_port *stm32_port = to_stm32_port(port);
141 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
143 if (readl_relaxed(port->membase + ofs->isr) & USART_SR_TC)
149 static void stm32_usart_rs485_rts_enable(struct uart_port *port)
151 struct stm32_port *stm32_port = to_stm32_port(port);
152 struct serial_rs485 *rs485conf = &port->rs485;
154 if (stm32_port->hw_flow_control ||
155 !(rs485conf->flags & SER_RS485_ENABLED))
158 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
159 mctrl_gpio_set(stm32_port->gpios,
160 stm32_port->port.mctrl | TIOCM_RTS);
162 mctrl_gpio_set(stm32_port->gpios,
163 stm32_port->port.mctrl & ~TIOCM_RTS);
167 static void stm32_usart_rs485_rts_disable(struct uart_port *port)
169 struct stm32_port *stm32_port = to_stm32_port(port);
170 struct serial_rs485 *rs485conf = &port->rs485;
172 if (stm32_port->hw_flow_control ||
173 !(rs485conf->flags & SER_RS485_ENABLED))
176 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
177 mctrl_gpio_set(stm32_port->gpios,
178 stm32_port->port.mctrl & ~TIOCM_RTS);
180 mctrl_gpio_set(stm32_port->gpios,
181 stm32_port->port.mctrl | TIOCM_RTS);
185 static void stm32_usart_config_reg_rs485(u32 *cr1, u32 *cr3, u32 delay_ADE,
186 u32 delay_DDE, u32 baud)
189 u32 rs485_deat_dedt_max = (USART_CR1_DEAT_MASK >> USART_CR1_DEAT_SHIFT);
192 *cr3 |= USART_CR3_DEM;
193 over8 = *cr1 & USART_CR1_OVER8;
195 *cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
198 rs485_deat_dedt = delay_ADE * baud * 8;
200 rs485_deat_dedt = delay_ADE * baud * 16;
202 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
203 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
204 rs485_deat_dedt_max : rs485_deat_dedt;
205 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEAT_SHIFT) &
207 *cr1 |= rs485_deat_dedt;
210 rs485_deat_dedt = delay_DDE * baud * 8;
212 rs485_deat_dedt = delay_DDE * baud * 16;
214 rs485_deat_dedt = DIV_ROUND_CLOSEST(rs485_deat_dedt, 1000);
215 rs485_deat_dedt = rs485_deat_dedt > rs485_deat_dedt_max ?
216 rs485_deat_dedt_max : rs485_deat_dedt;
217 rs485_deat_dedt = (rs485_deat_dedt << USART_CR1_DEDT_SHIFT) &
219 *cr1 |= rs485_deat_dedt;
222 static int stm32_usart_config_rs485(struct uart_port *port, struct ktermios *termios,
223 struct serial_rs485 *rs485conf)
225 struct stm32_port *stm32_port = to_stm32_port(port);
226 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
227 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
228 u32 usartdiv, baud, cr1, cr3;
231 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
233 if (rs485conf->flags & SER_RS485_ENABLED) {
234 cr1 = readl_relaxed(port->membase + ofs->cr1);
235 cr3 = readl_relaxed(port->membase + ofs->cr3);
236 usartdiv = readl_relaxed(port->membase + ofs->brr);
237 usartdiv = usartdiv & GENMASK(15, 0);
238 over8 = cr1 & USART_CR1_OVER8;
241 usartdiv = usartdiv | (usartdiv & GENMASK(4, 0))
242 << USART_BRR_04_R_SHIFT;
244 baud = DIV_ROUND_CLOSEST(port->uartclk, usartdiv);
245 stm32_usart_config_reg_rs485(&cr1, &cr3,
246 rs485conf->delay_rts_before_send,
247 rs485conf->delay_rts_after_send,
250 if (rs485conf->flags & SER_RS485_RTS_ON_SEND)
251 cr3 &= ~USART_CR3_DEP;
253 cr3 |= USART_CR3_DEP;
255 writel_relaxed(cr3, port->membase + ofs->cr3);
256 writel_relaxed(cr1, port->membase + ofs->cr1);
258 if (!port->rs485_rx_during_tx_gpio)
259 rs485conf->flags |= SER_RS485_RX_DURING_TX;
262 stm32_usart_clr_bits(port, ofs->cr3,
263 USART_CR3_DEM | USART_CR3_DEP);
264 stm32_usart_clr_bits(port, ofs->cr1,
265 USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
268 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
270 /* Adjust RTS polarity in case it's driven in software */
271 if (stm32_usart_tx_empty(port))
272 stm32_usart_rs485_rts_disable(port);
274 stm32_usart_rs485_rts_enable(port);
279 static int stm32_usart_init_rs485(struct uart_port *port,
280 struct platform_device *pdev)
282 struct serial_rs485 *rs485conf = &port->rs485;
284 rs485conf->flags = 0;
285 rs485conf->delay_rts_before_send = 0;
286 rs485conf->delay_rts_after_send = 0;
288 if (!pdev->dev.of_node)
291 return uart_get_rs485_mode(port);
294 static bool stm32_usart_rx_dma_started(struct stm32_port *stm32_port)
296 return stm32_port->rx_ch ? stm32_port->rx_dma_busy : false;
299 static void stm32_usart_rx_dma_terminate(struct stm32_port *stm32_port)
301 dmaengine_terminate_async(stm32_port->rx_ch);
302 stm32_port->rx_dma_busy = false;
305 static int stm32_usart_dma_pause_resume(struct stm32_port *stm32_port,
306 struct dma_chan *chan,
307 enum dma_status expected_status,
308 int dmaengine_pause_or_resume(struct dma_chan *),
309 bool stm32_usart_xx_dma_started(struct stm32_port *),
310 void stm32_usart_xx_dma_terminate(struct stm32_port *))
312 struct uart_port *port = &stm32_port->port;
313 enum dma_status dma_status;
316 if (!stm32_usart_xx_dma_started(stm32_port))
319 dma_status = dmaengine_tx_status(chan, chan->cookie, NULL);
320 if (dma_status != expected_status)
323 ret = dmaengine_pause_or_resume(chan);
325 dev_err(port->dev, "DMA failed with error code: %d\n", ret);
326 stm32_usart_xx_dma_terminate(stm32_port);
331 static int stm32_usart_rx_dma_pause(struct stm32_port *stm32_port)
333 return stm32_usart_dma_pause_resume(stm32_port, stm32_port->rx_ch,
334 DMA_IN_PROGRESS, dmaengine_pause,
335 stm32_usart_rx_dma_started,
336 stm32_usart_rx_dma_terminate);
339 static int stm32_usart_rx_dma_resume(struct stm32_port *stm32_port)
341 return stm32_usart_dma_pause_resume(stm32_port, stm32_port->rx_ch,
342 DMA_PAUSED, dmaengine_resume,
343 stm32_usart_rx_dma_started,
344 stm32_usart_rx_dma_terminate);
347 /* Return true when data is pending (in pio mode), and false when no data is pending. */
348 static bool stm32_usart_pending_rx_pio(struct uart_port *port, u32 *sr)
350 struct stm32_port *stm32_port = to_stm32_port(port);
351 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
353 *sr = readl_relaxed(port->membase + ofs->isr);
354 /* Get pending characters in RDR or FIFO */
355 if (*sr & USART_SR_RXNE) {
356 /* Get all pending characters from the RDR or the FIFO when using interrupts */
357 if (!stm32_usart_rx_dma_started(stm32_port))
360 /* Handle only RX data errors when using DMA */
361 if (*sr & USART_SR_ERR_MASK)
368 static u8 stm32_usart_get_char_pio(struct uart_port *port)
370 struct stm32_port *stm32_port = to_stm32_port(port);
371 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
374 c = readl_relaxed(port->membase + ofs->rdr);
375 /* Apply RDR data mask */
376 c &= stm32_port->rdr_mask;
381 static unsigned int stm32_usart_receive_chars_pio(struct uart_port *port)
383 struct stm32_port *stm32_port = to_stm32_port(port);
384 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
385 unsigned int size = 0;
389 while (stm32_usart_pending_rx_pio(port, &sr)) {
390 sr |= USART_SR_DUMMY_RX;
394 * Status bits has to be cleared before reading the RDR:
395 * In FIFO mode, reading the RDR will pop the next data
396 * (if any) along with its status bits into the SR.
397 * Not doing so leads to misalignement between RDR and SR,
398 * and clear status bits of the next rx data.
400 * Clear errors flags for stm32f7 and stm32h7 compatible
401 * devices. On stm32f4 compatible devices, the error bit is
402 * cleared by the sequence [read SR - read DR].
404 if ((sr & USART_SR_ERR_MASK) && ofs->icr != UNDEF_REG)
405 writel_relaxed(sr & USART_SR_ERR_MASK,
406 port->membase + ofs->icr);
408 c = stm32_usart_get_char_pio(port);
411 if (sr & USART_SR_ERR_MASK) {
412 if (sr & USART_SR_ORE) {
413 port->icount.overrun++;
414 } else if (sr & USART_SR_PE) {
415 port->icount.parity++;
416 } else if (sr & USART_SR_FE) {
417 /* Break detection if character is null */
420 if (uart_handle_break(port))
423 port->icount.frame++;
427 sr &= port->read_status_mask;
429 if (sr & USART_SR_PE) {
431 } else if (sr & USART_SR_FE) {
439 if (uart_prepare_sysrq_char(port, c))
441 uart_insert_char(port, sr, USART_SR_ORE, c, flag);
447 static void stm32_usart_push_buffer_dma(struct uart_port *port, unsigned int dma_size)
449 struct stm32_port *stm32_port = to_stm32_port(port);
450 struct tty_port *ttyport = &stm32_port->port.state->port;
451 unsigned char *dma_start;
454 dma_start = stm32_port->rx_buf + (RX_BUF_L - stm32_port->last_res);
457 * Apply rdr_mask on buffer in order to mask parity bit.
458 * This loop is useless in cs8 mode because DMA copies only
459 * 8 bits and already ignores parity bit.
461 if (!(stm32_port->rdr_mask == (BIT(8) - 1)))
462 for (i = 0; i < dma_size; i++)
463 *(dma_start + i) &= stm32_port->rdr_mask;
465 dma_count = tty_insert_flip_string(ttyport, dma_start, dma_size);
466 port->icount.rx += dma_count;
467 if (dma_count != dma_size)
468 port->icount.buf_overrun++;
469 stm32_port->last_res -= dma_count;
470 if (stm32_port->last_res == 0)
471 stm32_port->last_res = RX_BUF_L;
474 static unsigned int stm32_usart_receive_chars_dma(struct uart_port *port)
476 struct stm32_port *stm32_port = to_stm32_port(port);
477 unsigned int dma_size, size = 0;
479 /* DMA buffer is configured in cyclic mode and handles the rollback of the buffer. */
480 if (stm32_port->rx_dma_state.residue > stm32_port->last_res) {
481 /* Conditional first part: from last_res to end of DMA buffer */
482 dma_size = stm32_port->last_res;
483 stm32_usart_push_buffer_dma(port, dma_size);
487 dma_size = stm32_port->last_res - stm32_port->rx_dma_state.residue;
488 stm32_usart_push_buffer_dma(port, dma_size);
494 static unsigned int stm32_usart_receive_chars(struct uart_port *port, bool force_dma_flush)
496 struct stm32_port *stm32_port = to_stm32_port(port);
497 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
498 enum dma_status rx_dma_status;
500 unsigned int size = 0;
502 if (stm32_usart_rx_dma_started(stm32_port) || force_dma_flush) {
503 rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
504 stm32_port->rx_ch->cookie,
505 &stm32_port->rx_dma_state);
506 if (rx_dma_status == DMA_IN_PROGRESS ||
507 rx_dma_status == DMA_PAUSED) {
508 /* Empty DMA buffer */
509 size = stm32_usart_receive_chars_dma(port);
510 sr = readl_relaxed(port->membase + ofs->isr);
511 if (sr & USART_SR_ERR_MASK) {
512 /* Disable DMA request line */
513 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAR);
515 /* Switch to PIO mode to handle the errors */
516 size += stm32_usart_receive_chars_pio(port);
518 /* Switch back to DMA mode */
519 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_DMAR);
523 stm32_usart_rx_dma_terminate(stm32_port);
524 /* Fall back to interrupt mode */
525 dev_dbg(port->dev, "DMA error, fallback to irq mode\n");
526 size = stm32_usart_receive_chars_pio(port);
529 size = stm32_usart_receive_chars_pio(port);
535 static void stm32_usart_rx_dma_complete(void *arg)
537 struct uart_port *port = arg;
538 struct tty_port *tport = &port->state->port;
542 uart_port_lock_irqsave(port, &flags);
543 size = stm32_usart_receive_chars(port, false);
544 uart_unlock_and_check_sysrq_irqrestore(port, flags);
546 tty_flip_buffer_push(tport);
549 static int stm32_usart_rx_dma_start_or_resume(struct uart_port *port)
551 struct stm32_port *stm32_port = to_stm32_port(port);
552 struct dma_async_tx_descriptor *desc;
553 enum dma_status rx_dma_status;
556 if (stm32_port->throttled)
559 if (stm32_port->rx_dma_busy) {
560 rx_dma_status = dmaengine_tx_status(stm32_port->rx_ch,
561 stm32_port->rx_ch->cookie,
563 if (rx_dma_status == DMA_IN_PROGRESS)
566 if (rx_dma_status == DMA_PAUSED && !stm32_usart_rx_dma_resume(stm32_port))
569 dev_err(port->dev, "DMA failed : status error.\n");
570 stm32_usart_rx_dma_terminate(stm32_port);
573 stm32_port->rx_dma_busy = true;
575 stm32_port->last_res = RX_BUF_L;
576 /* Prepare a DMA cyclic transaction */
577 desc = dmaengine_prep_dma_cyclic(stm32_port->rx_ch,
578 stm32_port->rx_dma_buf,
583 dev_err(port->dev, "rx dma prep cyclic failed\n");
584 stm32_port->rx_dma_busy = false;
588 desc->callback = stm32_usart_rx_dma_complete;
589 desc->callback_param = port;
591 /* Push current DMA transaction in the pending queue */
592 ret = dma_submit_error(dmaengine_submit(desc));
594 dmaengine_terminate_sync(stm32_port->rx_ch);
595 stm32_port->rx_dma_busy = false;
599 /* Issue pending DMA requests */
600 dma_async_issue_pending(stm32_port->rx_ch);
605 static void stm32_usart_tx_dma_terminate(struct stm32_port *stm32_port)
607 dmaengine_terminate_async(stm32_port->tx_ch);
608 stm32_port->tx_dma_busy = false;
611 static bool stm32_usart_tx_dma_started(struct stm32_port *stm32_port)
614 * We cannot use the function "dmaengine_tx_status" to know the
615 * status of DMA. This function does not show if the "dma complete"
616 * callback of the DMA transaction has been called. So we prefer
617 * to use "tx_dma_busy" flag to prevent dual DMA transaction at the
620 return stm32_port->tx_dma_busy;
623 static int stm32_usart_tx_dma_pause(struct stm32_port *stm32_port)
625 return stm32_usart_dma_pause_resume(stm32_port, stm32_port->tx_ch,
626 DMA_IN_PROGRESS, dmaengine_pause,
627 stm32_usart_tx_dma_started,
628 stm32_usart_tx_dma_terminate);
631 static int stm32_usart_tx_dma_resume(struct stm32_port *stm32_port)
633 return stm32_usart_dma_pause_resume(stm32_port, stm32_port->tx_ch,
634 DMA_PAUSED, dmaengine_resume,
635 stm32_usart_tx_dma_started,
636 stm32_usart_tx_dma_terminate);
639 static void stm32_usart_tx_dma_complete(void *arg)
641 struct uart_port *port = arg;
642 struct stm32_port *stm32port = to_stm32_port(port);
645 stm32_usart_tx_dma_terminate(stm32port);
647 /* Let's see if we have pending data to send */
648 uart_port_lock_irqsave(port, &flags);
649 stm32_usart_transmit_chars(port);
650 uart_port_unlock_irqrestore(port, flags);
653 static void stm32_usart_tx_interrupt_enable(struct uart_port *port)
655 struct stm32_port *stm32_port = to_stm32_port(port);
656 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
659 * Enables TX FIFO threashold irq when FIFO is enabled,
660 * or TX empty irq when FIFO is disabled
662 if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
663 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_TXFTIE);
665 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TXEIE);
668 static void stm32_usart_tc_interrupt_enable(struct uart_port *port)
670 struct stm32_port *stm32_port = to_stm32_port(port);
671 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
673 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_TCIE);
676 static void stm32_usart_tx_interrupt_disable(struct uart_port *port)
678 struct stm32_port *stm32_port = to_stm32_port(port);
679 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
681 if (stm32_port->fifoen && stm32_port->txftcfg >= 0)
682 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_TXFTIE);
684 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TXEIE);
687 static void stm32_usart_tc_interrupt_disable(struct uart_port *port)
689 struct stm32_port *stm32_port = to_stm32_port(port);
690 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
692 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_TCIE);
695 static void stm32_usart_transmit_chars_pio(struct uart_port *port)
697 struct stm32_port *stm32_port = to_stm32_port(port);
698 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
699 struct circ_buf *xmit = &port->state->xmit;
701 while (!uart_circ_empty(xmit)) {
702 /* Check that TDR is empty before filling FIFO */
703 if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_TXE))
705 writel_relaxed(xmit->buf[xmit->tail], port->membase + ofs->tdr);
706 uart_xmit_advance(port, 1);
709 /* rely on TXE irq (mask or unmask) for sending remaining data */
710 if (uart_circ_empty(xmit))
711 stm32_usart_tx_interrupt_disable(port);
713 stm32_usart_tx_interrupt_enable(port);
716 static void stm32_usart_transmit_chars_dma(struct uart_port *port)
718 struct stm32_port *stm32port = to_stm32_port(port);
719 struct circ_buf *xmit = &port->state->xmit;
720 struct dma_async_tx_descriptor *desc = NULL;
724 if (stm32_usart_tx_dma_started(stm32port)) {
725 ret = stm32_usart_tx_dma_resume(stm32port);
726 if (ret < 0 && ret != -EAGAIN)
731 count = uart_circ_chars_pending(xmit);
733 if (count > TX_BUF_L)
736 if (xmit->tail < xmit->head) {
737 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], count);
739 size_t one = UART_XMIT_SIZE - xmit->tail;
746 memcpy(&stm32port->tx_buf[0], &xmit->buf[xmit->tail], one);
748 memcpy(&stm32port->tx_buf[one], &xmit->buf[0], two);
751 desc = dmaengine_prep_slave_single(stm32port->tx_ch,
752 stm32port->tx_dma_buf,
761 * Set "tx_dma_busy" flag. This flag will be released when
762 * dmaengine_terminate_async will be called. This flag helps
763 * transmit_chars_dma not to start another DMA transaction
764 * if the callback of the previous is not yet called.
766 stm32port->tx_dma_busy = true;
768 desc->callback = stm32_usart_tx_dma_complete;
769 desc->callback_param = port;
771 /* Push current DMA TX transaction in the pending queue */
772 /* DMA no yet started, safe to free resources */
773 ret = dma_submit_error(dmaengine_submit(desc));
775 dev_err(port->dev, "DMA failed with error code: %d\n", ret);
776 stm32_usart_tx_dma_terminate(stm32port);
780 /* Issue pending DMA TX requests */
781 dma_async_issue_pending(stm32port->tx_ch);
783 uart_xmit_advance(port, count);
788 stm32_usart_transmit_chars_pio(port);
791 static void stm32_usart_transmit_chars(struct uart_port *port)
793 struct stm32_port *stm32_port = to_stm32_port(port);
794 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
795 struct circ_buf *xmit = &port->state->xmit;
799 if (!stm32_port->hw_flow_control &&
800 port->rs485.flags & SER_RS485_ENABLED &&
802 !(uart_circ_empty(xmit) || uart_tx_stopped(port)))) {
803 stm32_usart_tc_interrupt_disable(port);
804 stm32_usart_rs485_rts_enable(port);
808 /* dma terminate may have been called in case of dma pause failure */
809 stm32_usart_tx_dma_pause(stm32_port);
811 /* Check that TDR is empty before filling FIFO */
813 readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
815 (isr & USART_SR_TXE),
818 dev_warn(port->dev, "1 character may be erased\n");
820 writel_relaxed(port->x_char, port->membase + ofs->tdr);
824 /* dma terminate may have been called in case of dma resume failure */
825 stm32_usart_tx_dma_resume(stm32_port);
829 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
830 stm32_usart_tx_interrupt_disable(port);
834 if (ofs->icr == UNDEF_REG)
835 stm32_usart_clr_bits(port, ofs->isr, USART_SR_TC);
837 writel_relaxed(USART_ICR_TCCF, port->membase + ofs->icr);
839 if (stm32_port->tx_ch)
840 stm32_usart_transmit_chars_dma(port);
842 stm32_usart_transmit_chars_pio(port);
844 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
845 uart_write_wakeup(port);
847 if (uart_circ_empty(xmit)) {
848 stm32_usart_tx_interrupt_disable(port);
849 if (!stm32_port->hw_flow_control &&
850 port->rs485.flags & SER_RS485_ENABLED) {
851 stm32_usart_tc_interrupt_enable(port);
856 static irqreturn_t stm32_usart_interrupt(int irq, void *ptr)
858 struct uart_port *port = ptr;
859 struct tty_port *tport = &port->state->port;
860 struct stm32_port *stm32_port = to_stm32_port(port);
861 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
864 irqreturn_t ret = IRQ_NONE;
866 sr = readl_relaxed(port->membase + ofs->isr);
868 if (!stm32_port->hw_flow_control &&
869 port->rs485.flags & SER_RS485_ENABLED &&
870 (sr & USART_SR_TC)) {
871 stm32_usart_tc_interrupt_disable(port);
872 stm32_usart_rs485_rts_disable(port);
876 if ((sr & USART_SR_RTOF) && ofs->icr != UNDEF_REG) {
877 writel_relaxed(USART_ICR_RTOCF,
878 port->membase + ofs->icr);
882 if ((sr & USART_SR_WUF) && ofs->icr != UNDEF_REG) {
883 /* Clear wake up flag and disable wake up interrupt */
884 writel_relaxed(USART_ICR_WUCF,
885 port->membase + ofs->icr);
886 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
887 if (irqd_is_wakeup_set(irq_get_irq_data(port->irq)))
888 pm_wakeup_event(tport->tty->dev, 0);
893 * rx errors in dma mode has to be handled ASAP to avoid overrun as the DMA request
894 * line has been masked by HW and rx data are stacking in FIFO.
896 if (!stm32_port->throttled) {
897 if (((sr & USART_SR_RXNE) && !stm32_usart_rx_dma_started(stm32_port)) ||
898 ((sr & USART_SR_ERR_MASK) && stm32_usart_rx_dma_started(stm32_port))) {
899 uart_port_lock(port);
900 size = stm32_usart_receive_chars(port, false);
901 uart_unlock_and_check_sysrq(port);
903 tty_flip_buffer_push(tport);
908 if ((sr & USART_SR_TXE) && !(stm32_port->tx_ch)) {
909 uart_port_lock(port);
910 stm32_usart_transmit_chars(port);
911 uart_port_unlock(port);
915 /* Receiver timeout irq for DMA RX */
916 if (stm32_usart_rx_dma_started(stm32_port) && !stm32_port->throttled) {
917 uart_port_lock(port);
918 size = stm32_usart_receive_chars(port, false);
919 uart_unlock_and_check_sysrq(port);
921 tty_flip_buffer_push(tport);
928 static void stm32_usart_set_mctrl(struct uart_port *port, unsigned int mctrl)
930 struct stm32_port *stm32_port = to_stm32_port(port);
931 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
933 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
934 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_RTSE);
936 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_RTSE);
938 mctrl_gpio_set(stm32_port->gpios, mctrl);
941 static unsigned int stm32_usart_get_mctrl(struct uart_port *port)
943 struct stm32_port *stm32_port = to_stm32_port(port);
946 /* This routine is used to get signals of: DCD, DSR, RI, and CTS */
947 ret = TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
949 return mctrl_gpio_get(stm32_port->gpios, &ret);
952 static void stm32_usart_enable_ms(struct uart_port *port)
954 mctrl_gpio_enable_ms(to_stm32_port(port)->gpios);
957 static void stm32_usart_disable_ms(struct uart_port *port)
959 mctrl_gpio_disable_ms(to_stm32_port(port)->gpios);
963 static void stm32_usart_stop_tx(struct uart_port *port)
965 struct stm32_port *stm32_port = to_stm32_port(port);
967 stm32_usart_tx_interrupt_disable(port);
969 /* dma terminate may have been called in case of dma pause failure */
970 stm32_usart_tx_dma_pause(stm32_port);
972 stm32_usart_rs485_rts_disable(port);
975 /* There are probably characters waiting to be transmitted. */
976 static void stm32_usart_start_tx(struct uart_port *port)
978 struct circ_buf *xmit = &port->state->xmit;
980 if (uart_circ_empty(xmit) && !port->x_char) {
981 stm32_usart_rs485_rts_disable(port);
985 stm32_usart_rs485_rts_enable(port);
987 stm32_usart_transmit_chars(port);
990 /* Flush the transmit buffer. */
991 static void stm32_usart_flush_buffer(struct uart_port *port)
993 struct stm32_port *stm32_port = to_stm32_port(port);
995 if (stm32_port->tx_ch)
996 stm32_usart_tx_dma_terminate(stm32_port);
999 /* Throttle the remote when input buffer is about to overflow. */
1000 static void stm32_usart_throttle(struct uart_port *port)
1002 struct stm32_port *stm32_port = to_stm32_port(port);
1003 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1004 unsigned long flags;
1006 uart_port_lock_irqsave(port, &flags);
1009 * Pause DMA transfer, so the RX data gets queued into the FIFO.
1010 * Hardware flow control is triggered when RX FIFO is full.
1012 stm32_usart_rx_dma_pause(stm32_port);
1014 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
1015 if (stm32_port->cr3_irq)
1016 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
1018 stm32_port->throttled = true;
1019 uart_port_unlock_irqrestore(port, flags);
1022 /* Unthrottle the remote, the input buffer can now accept data. */
1023 static void stm32_usart_unthrottle(struct uart_port *port)
1025 struct stm32_port *stm32_port = to_stm32_port(port);
1026 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1027 unsigned long flags;
1029 uart_port_lock_irqsave(port, &flags);
1030 stm32_usart_set_bits(port, ofs->cr1, stm32_port->cr1_irq);
1031 if (stm32_port->cr3_irq)
1032 stm32_usart_set_bits(port, ofs->cr3, stm32_port->cr3_irq);
1034 stm32_port->throttled = false;
1037 * Switch back to DMA mode (resume DMA).
1038 * Hardware flow control is stopped when FIFO is not full any more.
1040 if (stm32_port->rx_ch)
1041 stm32_usart_rx_dma_start_or_resume(port);
1043 uart_port_unlock_irqrestore(port, flags);
1047 static void stm32_usart_stop_rx(struct uart_port *port)
1049 struct stm32_port *stm32_port = to_stm32_port(port);
1050 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1052 /* Disable DMA request line. */
1053 stm32_usart_rx_dma_pause(stm32_port);
1055 stm32_usart_clr_bits(port, ofs->cr1, stm32_port->cr1_irq);
1056 if (stm32_port->cr3_irq)
1057 stm32_usart_clr_bits(port, ofs->cr3, stm32_port->cr3_irq);
1060 static void stm32_usart_break_ctl(struct uart_port *port, int break_state)
1062 struct stm32_port *stm32_port = to_stm32_port(port);
1063 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1064 unsigned long flags;
1066 spin_lock_irqsave(&port->lock, flags);
1069 stm32_usart_set_bits(port, ofs->rqr, USART_RQR_SBKRQ);
1071 stm32_usart_clr_bits(port, ofs->rqr, USART_RQR_SBKRQ);
1073 spin_unlock_irqrestore(&port->lock, flags);
1076 static int stm32_usart_startup(struct uart_port *port)
1078 struct stm32_port *stm32_port = to_stm32_port(port);
1079 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1080 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1081 const char *name = to_platform_device(port->dev)->name;
1085 ret = request_irq(port->irq, stm32_usart_interrupt,
1086 IRQF_NO_SUSPEND, name, port);
1090 if (stm32_port->swap) {
1091 val = readl_relaxed(port->membase + ofs->cr2);
1092 val |= USART_CR2_SWAP;
1093 writel_relaxed(val, port->membase + ofs->cr2);
1095 stm32_port->throttled = false;
1098 if (ofs->rqr != UNDEF_REG)
1099 writel_relaxed(USART_RQR_RXFRQ, port->membase + ofs->rqr);
1101 if (stm32_port->rx_ch) {
1102 ret = stm32_usart_rx_dma_start_or_resume(port);
1104 free_irq(port->irq, port);
1110 val = stm32_port->cr1_irq | USART_CR1_RE | BIT(cfg->uart_enable_bit);
1111 stm32_usart_set_bits(port, ofs->cr1, val);
1116 static void stm32_usart_shutdown(struct uart_port *port)
1118 struct stm32_port *stm32_port = to_stm32_port(port);
1119 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1120 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1124 if (stm32_usart_tx_dma_started(stm32_port))
1125 stm32_usart_tx_dma_terminate(stm32_port);
1127 if (stm32_port->tx_ch)
1128 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_DMAT);
1130 /* Disable modem control interrupts */
1131 stm32_usart_disable_ms(port);
1133 val = USART_CR1_TXEIE | USART_CR1_TE;
1134 val |= stm32_port->cr1_irq | USART_CR1_RE;
1135 val |= BIT(cfg->uart_enable_bit);
1136 if (stm32_port->fifoen)
1137 val |= USART_CR1_FIFOEN;
1139 ret = readl_relaxed_poll_timeout(port->membase + ofs->isr,
1140 isr, (isr & USART_SR_TC),
1143 /* Send the TC error message only when ISR_TC is not set */
1145 dev_err(port->dev, "Transmission is not complete\n");
1147 /* Disable RX DMA. */
1148 if (stm32_port->rx_ch) {
1149 stm32_usart_rx_dma_terminate(stm32_port);
1150 dmaengine_synchronize(stm32_port->rx_ch);
1153 /* flush RX & TX FIFO */
1154 if (ofs->rqr != UNDEF_REG)
1155 writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1156 port->membase + ofs->rqr);
1158 stm32_usart_clr_bits(port, ofs->cr1, val);
1160 free_irq(port->irq, port);
1163 static const unsigned int stm32_usart_presc_val[] = {1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128, 256};
1165 static void stm32_usart_set_termios(struct uart_port *port,
1166 struct ktermios *termios,
1167 const struct ktermios *old)
1169 struct stm32_port *stm32_port = to_stm32_port(port);
1170 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1171 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1172 struct serial_rs485 *rs485conf = &port->rs485;
1173 unsigned int baud, bits, uart_clk, uart_clk_pres;
1174 u32 usartdiv, mantissa, fraction, oversampling;
1175 tcflag_t cflag = termios->c_cflag;
1176 u32 cr1, cr2, cr3, isr, brr, presc;
1177 unsigned long flags;
1180 if (!stm32_port->hw_flow_control)
1183 uart_clk = clk_get_rate(stm32_port->clk);
1185 baud = uart_get_baud_rate(port, termios, old, 0, uart_clk / 8);
1187 uart_port_lock_irqsave(port, &flags);
1189 ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr,
1191 (isr & USART_SR_TC),
1194 /* Send the TC error message only when ISR_TC is not set. */
1196 dev_err(port->dev, "Transmission is not complete\n");
1198 /* Stop serial port and reset value */
1199 writel_relaxed(0, port->membase + ofs->cr1);
1201 /* flush RX & TX FIFO */
1202 if (ofs->rqr != UNDEF_REG)
1203 writel_relaxed(USART_RQR_TXFRQ | USART_RQR_RXFRQ,
1204 port->membase + ofs->rqr);
1206 cr1 = USART_CR1_TE | USART_CR1_RE;
1207 if (stm32_port->fifoen)
1208 cr1 |= USART_CR1_FIFOEN;
1209 cr2 = stm32_port->swap ? USART_CR2_SWAP : 0;
1211 /* Tx and RX FIFO configuration */
1212 cr3 = readl_relaxed(port->membase + ofs->cr3);
1213 cr3 &= USART_CR3_TXFTIE | USART_CR3_RXFTIE;
1214 if (stm32_port->fifoen) {
1215 if (stm32_port->txftcfg >= 0)
1216 cr3 |= stm32_port->txftcfg << USART_CR3_TXFTCFG_SHIFT;
1217 if (stm32_port->rxftcfg >= 0)
1218 cr3 |= stm32_port->rxftcfg << USART_CR3_RXFTCFG_SHIFT;
1222 cr2 |= USART_CR2_STOP_2B;
1224 bits = tty_get_char_size(cflag);
1225 stm32_port->rdr_mask = (BIT(bits) - 1);
1227 if (cflag & PARENB) {
1229 cr1 |= USART_CR1_PCE;
1233 * Word length configuration:
1234 * CS8 + parity, 9 bits word aka [M1:M0] = 0b01
1235 * CS7 or (CS6 + parity), 7 bits word aka [M1:M0] = 0b10
1236 * CS8 or (CS7 + parity), 8 bits word aka [M1:M0] = 0b00
1237 * M0 and M1 already cleared by cr1 initialization.
1240 cr1 |= USART_CR1_M0;
1241 } else if ((bits == 7) && cfg->has_7bits_data) {
1242 cr1 |= USART_CR1_M1;
1243 } else if (bits != 8) {
1244 dev_dbg(port->dev, "Unsupported data bits config: %u bits\n"
1248 termios->c_cflag = cflag;
1250 if (cflag & PARENB) {
1252 cr1 |= USART_CR1_M0;
1256 if (ofs->rtor != UNDEF_REG && (stm32_port->rx_ch ||
1257 (stm32_port->fifoen &&
1258 stm32_port->rxftcfg >= 0))) {
1260 bits = bits + 3; /* 1 start bit + 2 stop bits */
1262 bits = bits + 2; /* 1 start bit + 1 stop bit */
1264 /* RX timeout irq to occur after last stop bit + bits */
1265 stm32_port->cr1_irq = USART_CR1_RTOIE;
1266 writel_relaxed(bits, port->membase + ofs->rtor);
1267 cr2 |= USART_CR2_RTOEN;
1269 * Enable fifo threshold irq in two cases, either when there is no DMA, or when
1270 * wake up over usart, from low power until the DMA gets re-enabled by resume.
1272 stm32_port->cr3_irq = USART_CR3_RXFTIE;
1275 cr1 |= stm32_port->cr1_irq;
1276 cr3 |= stm32_port->cr3_irq;
1279 cr1 |= USART_CR1_PS;
1281 port->status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS);
1282 if (cflag & CRTSCTS) {
1283 port->status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
1284 cr3 |= USART_CR3_CTSE | USART_CR3_RTSE;
1287 for (presc = 0; presc <= USART_PRESC_MAX; presc++) {
1288 uart_clk_pres = DIV_ROUND_CLOSEST(uart_clk, stm32_usart_presc_val[presc]);
1289 usartdiv = DIV_ROUND_CLOSEST(uart_clk_pres, baud);
1292 * The USART supports 16 or 8 times oversampling.
1293 * By default we prefer 16 times oversampling, so that the receiver
1294 * has a better tolerance to clock deviations.
1295 * 8 times oversampling is only used to achieve higher speeds.
1297 if (usartdiv < 16) {
1299 cr1 |= USART_CR1_OVER8;
1300 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_OVER8);
1303 cr1 &= ~USART_CR1_OVER8;
1304 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_OVER8);
1307 mantissa = (usartdiv / oversampling) << USART_BRR_DIV_M_SHIFT;
1308 fraction = usartdiv % oversampling;
1309 brr = mantissa | fraction;
1311 if (FIELD_FIT(USART_BRR_MASK, brr)) {
1312 if (ofs->presc != UNDEF_REG) {
1313 port->uartclk = uart_clk_pres;
1314 writel_relaxed(presc, port->membase + ofs->presc);
1316 /* We need a prescaler but we don't have it (STM32F4, STM32F7) */
1318 "unable to set baudrate, input clock is too high");
1321 } else if (presc == USART_PRESC_MAX) {
1322 /* Even with prescaler and brr at max value we can't set baudrate */
1323 dev_err(port->dev, "unable to set baudrate, input clock is too high");
1328 writel_relaxed(brr, port->membase + ofs->brr);
1330 uart_update_timeout(port, cflag, baud);
1332 port->read_status_mask = USART_SR_ORE;
1333 if (termios->c_iflag & INPCK)
1334 port->read_status_mask |= USART_SR_PE | USART_SR_FE;
1335 if (termios->c_iflag & (IGNBRK | BRKINT | PARMRK))
1336 port->read_status_mask |= USART_SR_FE;
1338 /* Characters to ignore */
1339 port->ignore_status_mask = 0;
1340 if (termios->c_iflag & IGNPAR)
1341 port->ignore_status_mask = USART_SR_PE | USART_SR_FE;
1342 if (termios->c_iflag & IGNBRK) {
1343 port->ignore_status_mask |= USART_SR_FE;
1345 * If we're ignoring parity and break indicators,
1346 * ignore overruns too (for real raw support).
1348 if (termios->c_iflag & IGNPAR)
1349 port->ignore_status_mask |= USART_SR_ORE;
1352 /* Ignore all characters if CREAD is not set */
1353 if ((termios->c_cflag & CREAD) == 0)
1354 port->ignore_status_mask |= USART_SR_DUMMY_RX;
1356 if (stm32_port->rx_ch) {
1358 * Setup DMA to collect only valid data and enable error irqs.
1359 * This also enables break reception when using DMA.
1361 cr1 |= USART_CR1_PEIE;
1362 cr3 |= USART_CR3_EIE;
1363 cr3 |= USART_CR3_DMAR;
1364 cr3 |= USART_CR3_DDRE;
1367 if (stm32_port->tx_ch)
1368 cr3 |= USART_CR3_DMAT;
1370 if (rs485conf->flags & SER_RS485_ENABLED) {
1371 stm32_usart_config_reg_rs485(&cr1, &cr3,
1372 rs485conf->delay_rts_before_send,
1373 rs485conf->delay_rts_after_send,
1375 if (rs485conf->flags & SER_RS485_RTS_ON_SEND) {
1376 cr3 &= ~USART_CR3_DEP;
1377 rs485conf->flags &= ~SER_RS485_RTS_AFTER_SEND;
1379 cr3 |= USART_CR3_DEP;
1380 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1384 cr3 &= ~(USART_CR3_DEM | USART_CR3_DEP);
1385 cr1 &= ~(USART_CR1_DEDT_MASK | USART_CR1_DEAT_MASK);
1388 /* Configure wake up from low power on start bit detection */
1389 if (stm32_port->wakeup_src) {
1390 cr3 &= ~USART_CR3_WUS_MASK;
1391 cr3 |= USART_CR3_WUS_START_BIT;
1394 writel_relaxed(cr3, port->membase + ofs->cr3);
1395 writel_relaxed(cr2, port->membase + ofs->cr2);
1396 writel_relaxed(cr1, port->membase + ofs->cr1);
1398 stm32_usart_set_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1399 uart_port_unlock_irqrestore(port, flags);
1401 /* Handle modem control interrupts */
1402 if (UART_ENABLE_MS(port, termios->c_cflag))
1403 stm32_usart_enable_ms(port);
1405 stm32_usart_disable_ms(port);
1408 static const char *stm32_usart_type(struct uart_port *port)
1410 return (port->type == PORT_STM32) ? DRIVER_NAME : NULL;
1413 static void stm32_usart_release_port(struct uart_port *port)
1417 static int stm32_usart_request_port(struct uart_port *port)
1422 static void stm32_usart_config_port(struct uart_port *port, int flags)
1424 if (flags & UART_CONFIG_TYPE)
1425 port->type = PORT_STM32;
1429 stm32_usart_verify_port(struct uart_port *port, struct serial_struct *ser)
1431 /* No user changeable parameters */
1435 static void stm32_usart_pm(struct uart_port *port, unsigned int state,
1436 unsigned int oldstate)
1438 struct stm32_port *stm32port = container_of(port,
1439 struct stm32_port, port);
1440 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1441 const struct stm32_usart_config *cfg = &stm32port->info->cfg;
1442 unsigned long flags;
1445 case UART_PM_STATE_ON:
1446 pm_runtime_get_sync(port->dev);
1448 case UART_PM_STATE_OFF:
1449 uart_port_lock_irqsave(port, &flags);
1450 stm32_usart_clr_bits(port, ofs->cr1, BIT(cfg->uart_enable_bit));
1451 uart_port_unlock_irqrestore(port, flags);
1452 pm_runtime_put_sync(port->dev);
1457 #if defined(CONFIG_CONSOLE_POLL)
1459 /* Callbacks for characters polling in debug context (i.e. KGDB). */
1460 static int stm32_usart_poll_init(struct uart_port *port)
1462 struct stm32_port *stm32_port = to_stm32_port(port);
1464 return clk_prepare_enable(stm32_port->clk);
1467 static int stm32_usart_poll_get_char(struct uart_port *port)
1469 struct stm32_port *stm32_port = to_stm32_port(port);
1470 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1472 if (!(readl_relaxed(port->membase + ofs->isr) & USART_SR_RXNE))
1473 return NO_POLL_CHAR;
1475 return readl_relaxed(port->membase + ofs->rdr) & stm32_port->rdr_mask;
1478 static void stm32_usart_poll_put_char(struct uart_port *port, unsigned char ch)
1480 stm32_usart_console_putchar(port, ch);
1482 #endif /* CONFIG_CONSOLE_POLL */
1484 static const struct uart_ops stm32_uart_ops = {
1485 .tx_empty = stm32_usart_tx_empty,
1486 .set_mctrl = stm32_usart_set_mctrl,
1487 .get_mctrl = stm32_usart_get_mctrl,
1488 .stop_tx = stm32_usart_stop_tx,
1489 .start_tx = stm32_usart_start_tx,
1490 .throttle = stm32_usart_throttle,
1491 .unthrottle = stm32_usart_unthrottle,
1492 .stop_rx = stm32_usart_stop_rx,
1493 .enable_ms = stm32_usart_enable_ms,
1494 .break_ctl = stm32_usart_break_ctl,
1495 .startup = stm32_usart_startup,
1496 .shutdown = stm32_usart_shutdown,
1497 .flush_buffer = stm32_usart_flush_buffer,
1498 .set_termios = stm32_usart_set_termios,
1499 .pm = stm32_usart_pm,
1500 .type = stm32_usart_type,
1501 .release_port = stm32_usart_release_port,
1502 .request_port = stm32_usart_request_port,
1503 .config_port = stm32_usart_config_port,
1504 .verify_port = stm32_usart_verify_port,
1505 #if defined(CONFIG_CONSOLE_POLL)
1506 .poll_init = stm32_usart_poll_init,
1507 .poll_get_char = stm32_usart_poll_get_char,
1508 .poll_put_char = stm32_usart_poll_put_char,
1509 #endif /* CONFIG_CONSOLE_POLL */
1512 struct stm32_usart_thresh_ratio {
1517 static const struct stm32_usart_thresh_ratio stm32h7_usart_fifo_thresh_cfg[] = {
1518 {1, 8}, {1, 4}, {1, 2}, {3, 4}, {7, 8}, {1, 1} };
1520 static int stm32_usart_get_thresh_value(u32 fifo_size, int index)
1522 return fifo_size * stm32h7_usart_fifo_thresh_cfg[index].mul /
1523 stm32h7_usart_fifo_thresh_cfg[index].div;
1526 static int stm32_usart_get_ftcfg(struct platform_device *pdev, struct stm32_port *stm32port,
1527 const char *p, int *ftcfg)
1529 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1533 if (WARN_ON(ofs->hwcfgr1 == UNDEF_REG))
1536 cfg8 = FIELD_GET(USART_HWCFGR1_CFG8,
1537 readl_relaxed(stm32port->port.membase + ofs->hwcfgr1));
1539 /* On STM32H7, hwcfgr is not present, so returned value will be 0 */
1540 fifo_size = cfg8 ? 1 << cfg8 : STM32H7_USART_FIFO_SIZE;
1542 /* DT option to get RX & TX FIFO threshold (default to half fifo size) */
1543 if (of_property_read_u32(pdev->dev.of_node, p, &bytes))
1544 bytes = fifo_size / 2;
1546 if (bytes < stm32_usart_get_thresh_value(fifo_size, 0)) {
1551 for (i = 0; i < ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg); i++) {
1552 if (stm32_usart_get_thresh_value(fifo_size, i) >= bytes)
1555 if (i >= ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg))
1556 i = ARRAY_SIZE(stm32h7_usart_fifo_thresh_cfg) - 1;
1558 dev_dbg(&pdev->dev, "%s set to %d/%d bytes\n", p,
1559 stm32_usart_get_thresh_value(fifo_size, i), fifo_size);
1565 static void stm32_usart_deinit_port(struct stm32_port *stm32port)
1567 clk_disable_unprepare(stm32port->clk);
1570 static const struct serial_rs485 stm32_rs485_supported = {
1571 .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND | SER_RS485_RTS_AFTER_SEND |
1572 SER_RS485_RX_DURING_TX,
1573 .delay_rts_before_send = 1,
1574 .delay_rts_after_send = 1,
1577 static int stm32_usart_init_port(struct stm32_port *stm32port,
1578 struct platform_device *pdev)
1580 struct uart_port *port = &stm32port->port;
1581 struct resource *res;
1584 irq = platform_get_irq(pdev, 0);
1588 port->iotype = UPIO_MEM;
1589 port->flags = UPF_BOOT_AUTOCONF;
1590 port->ops = &stm32_uart_ops;
1591 port->dev = &pdev->dev;
1592 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_STM32_CONSOLE);
1594 port->rs485_config = stm32_usart_config_rs485;
1595 port->rs485_supported = stm32_rs485_supported;
1597 ret = stm32_usart_init_rs485(port, pdev);
1601 stm32port->wakeup_src = stm32port->info->cfg.has_wakeup &&
1602 of_property_read_bool(pdev->dev.of_node, "wakeup-source");
1604 stm32port->swap = stm32port->info->cfg.has_swap &&
1605 of_property_read_bool(pdev->dev.of_node, "rx-tx-swap");
1607 port->membase = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
1608 if (IS_ERR(port->membase))
1609 return PTR_ERR(port->membase);
1610 port->mapbase = res->start;
1612 spin_lock_init(&port->lock);
1614 stm32port->clk = devm_clk_get(&pdev->dev, NULL);
1615 if (IS_ERR(stm32port->clk))
1616 return PTR_ERR(stm32port->clk);
1618 /* Ensure that clk rate is correct by enabling the clk */
1619 ret = clk_prepare_enable(stm32port->clk);
1623 stm32port->port.uartclk = clk_get_rate(stm32port->clk);
1624 if (!stm32port->port.uartclk) {
1629 stm32port->fifoen = stm32port->info->cfg.has_fifo;
1630 if (stm32port->fifoen) {
1631 stm32_usart_get_ftcfg(pdev, stm32port, "rx-threshold", &stm32port->rxftcfg);
1632 port->fifosize = stm32_usart_get_ftcfg(pdev, stm32port, "tx-threshold",
1633 &stm32port->txftcfg);
1638 stm32port->gpios = mctrl_gpio_init(&stm32port->port, 0);
1639 if (IS_ERR(stm32port->gpios)) {
1640 ret = PTR_ERR(stm32port->gpios);
1645 * Both CTS/RTS gpios and "st,hw-flow-ctrl" (deprecated) or "uart-has-rtscts"
1646 * properties should not be specified.
1648 if (stm32port->hw_flow_control) {
1649 if (mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_CTS) ||
1650 mctrl_gpio_to_gpiod(stm32port->gpios, UART_GPIO_RTS)) {
1651 dev_err(&pdev->dev, "Conflicting RTS/CTS config\n");
1660 clk_disable_unprepare(stm32port->clk);
1665 static struct stm32_port *stm32_usart_of_get_port(struct platform_device *pdev)
1667 struct device_node *np = pdev->dev.of_node;
1673 id = of_alias_get_id(np, "serial");
1675 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", id);
1679 if (WARN_ON(id >= STM32_MAX_PORTS))
1682 stm32_ports[id].hw_flow_control =
1683 of_property_read_bool (np, "st,hw-flow-ctrl") /*deprecated*/ ||
1684 of_property_read_bool (np, "uart-has-rtscts");
1685 stm32_ports[id].port.line = id;
1686 stm32_ports[id].cr1_irq = USART_CR1_RXNEIE;
1687 stm32_ports[id].cr3_irq = 0;
1688 stm32_ports[id].last_res = RX_BUF_L;
1689 return &stm32_ports[id];
1693 static const struct of_device_id stm32_match[] = {
1694 { .compatible = "st,stm32-uart", .data = &stm32f4_info},
1695 { .compatible = "st,stm32f7-uart", .data = &stm32f7_info},
1696 { .compatible = "st,stm32h7-uart", .data = &stm32h7_info},
1700 MODULE_DEVICE_TABLE(of, stm32_match);
1703 static void stm32_usart_of_dma_rx_remove(struct stm32_port *stm32port,
1704 struct platform_device *pdev)
1706 if (stm32port->rx_buf)
1707 dma_free_coherent(&pdev->dev, RX_BUF_L, stm32port->rx_buf,
1708 stm32port->rx_dma_buf);
1711 static int stm32_usart_of_dma_rx_probe(struct stm32_port *stm32port,
1712 struct platform_device *pdev)
1714 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1715 struct uart_port *port = &stm32port->port;
1716 struct device *dev = &pdev->dev;
1717 struct dma_slave_config config;
1720 stm32port->rx_buf = dma_alloc_coherent(dev, RX_BUF_L,
1721 &stm32port->rx_dma_buf,
1723 if (!stm32port->rx_buf)
1726 /* Configure DMA channel */
1727 memset(&config, 0, sizeof(config));
1728 config.src_addr = port->mapbase + ofs->rdr;
1729 config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1731 ret = dmaengine_slave_config(stm32port->rx_ch, &config);
1733 dev_err(dev, "rx dma channel config failed\n");
1734 stm32_usart_of_dma_rx_remove(stm32port, pdev);
1741 static void stm32_usart_of_dma_tx_remove(struct stm32_port *stm32port,
1742 struct platform_device *pdev)
1744 if (stm32port->tx_buf)
1745 dma_free_coherent(&pdev->dev, TX_BUF_L, stm32port->tx_buf,
1746 stm32port->tx_dma_buf);
1749 static int stm32_usart_of_dma_tx_probe(struct stm32_port *stm32port,
1750 struct platform_device *pdev)
1752 const struct stm32_usart_offsets *ofs = &stm32port->info->ofs;
1753 struct uart_port *port = &stm32port->port;
1754 struct device *dev = &pdev->dev;
1755 struct dma_slave_config config;
1758 stm32port->tx_buf = dma_alloc_coherent(dev, TX_BUF_L,
1759 &stm32port->tx_dma_buf,
1761 if (!stm32port->tx_buf)
1764 /* Configure DMA channel */
1765 memset(&config, 0, sizeof(config));
1766 config.dst_addr = port->mapbase + ofs->tdr;
1767 config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1769 ret = dmaengine_slave_config(stm32port->tx_ch, &config);
1771 dev_err(dev, "tx dma channel config failed\n");
1772 stm32_usart_of_dma_tx_remove(stm32port, pdev);
1779 static int stm32_usart_serial_probe(struct platform_device *pdev)
1781 struct stm32_port *stm32port;
1784 stm32port = stm32_usart_of_get_port(pdev);
1788 stm32port->info = of_device_get_match_data(&pdev->dev);
1789 if (!stm32port->info)
1792 stm32port->rx_ch = dma_request_chan(&pdev->dev, "rx");
1793 if (PTR_ERR(stm32port->rx_ch) == -EPROBE_DEFER)
1794 return -EPROBE_DEFER;
1796 /* Fall back in interrupt mode for any non-deferral error */
1797 if (IS_ERR(stm32port->rx_ch))
1798 stm32port->rx_ch = NULL;
1800 stm32port->tx_ch = dma_request_chan(&pdev->dev, "tx");
1801 if (PTR_ERR(stm32port->tx_ch) == -EPROBE_DEFER) {
1802 ret = -EPROBE_DEFER;
1805 /* Fall back in interrupt mode for any non-deferral error */
1806 if (IS_ERR(stm32port->tx_ch))
1807 stm32port->tx_ch = NULL;
1809 ret = stm32_usart_init_port(stm32port, pdev);
1813 if (stm32port->wakeup_src) {
1814 device_set_wakeup_capable(&pdev->dev, true);
1815 ret = dev_pm_set_wake_irq(&pdev->dev, stm32port->port.irq);
1817 goto err_deinit_port;
1820 if (stm32port->rx_ch && stm32_usart_of_dma_rx_probe(stm32port, pdev)) {
1821 /* Fall back in interrupt mode */
1822 dma_release_channel(stm32port->rx_ch);
1823 stm32port->rx_ch = NULL;
1826 if (stm32port->tx_ch && stm32_usart_of_dma_tx_probe(stm32port, pdev)) {
1827 /* Fall back in interrupt mode */
1828 dma_release_channel(stm32port->tx_ch);
1829 stm32port->tx_ch = NULL;
1832 if (!stm32port->rx_ch)
1833 dev_info(&pdev->dev, "interrupt mode for rx (no dma)\n");
1834 if (!stm32port->tx_ch)
1835 dev_info(&pdev->dev, "interrupt mode for tx (no dma)\n");
1837 platform_set_drvdata(pdev, &stm32port->port);
1839 pm_runtime_get_noresume(&pdev->dev);
1840 pm_runtime_set_active(&pdev->dev);
1841 pm_runtime_enable(&pdev->dev);
1843 ret = uart_add_one_port(&stm32_usart_driver, &stm32port->port);
1847 pm_runtime_put_sync(&pdev->dev);
1852 pm_runtime_disable(&pdev->dev);
1853 pm_runtime_set_suspended(&pdev->dev);
1854 pm_runtime_put_noidle(&pdev->dev);
1856 if (stm32port->tx_ch)
1857 stm32_usart_of_dma_tx_remove(stm32port, pdev);
1858 if (stm32port->rx_ch)
1859 stm32_usart_of_dma_rx_remove(stm32port, pdev);
1861 if (stm32port->wakeup_src)
1862 dev_pm_clear_wake_irq(&pdev->dev);
1865 if (stm32port->wakeup_src)
1866 device_set_wakeup_capable(&pdev->dev, false);
1868 stm32_usart_deinit_port(stm32port);
1871 if (stm32port->tx_ch)
1872 dma_release_channel(stm32port->tx_ch);
1875 if (stm32port->rx_ch)
1876 dma_release_channel(stm32port->rx_ch);
1881 static void stm32_usart_serial_remove(struct platform_device *pdev)
1883 struct uart_port *port = platform_get_drvdata(pdev);
1884 struct stm32_port *stm32_port = to_stm32_port(port);
1885 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1888 pm_runtime_get_sync(&pdev->dev);
1889 uart_remove_one_port(&stm32_usart_driver, port);
1891 pm_runtime_disable(&pdev->dev);
1892 pm_runtime_set_suspended(&pdev->dev);
1893 pm_runtime_put_noidle(&pdev->dev);
1895 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_PEIE);
1897 if (stm32_port->tx_ch) {
1898 stm32_usart_of_dma_tx_remove(stm32_port, pdev);
1899 dma_release_channel(stm32_port->tx_ch);
1902 if (stm32_port->rx_ch) {
1903 stm32_usart_of_dma_rx_remove(stm32_port, pdev);
1904 dma_release_channel(stm32_port->rx_ch);
1907 cr3 = readl_relaxed(port->membase + ofs->cr3);
1908 cr3 &= ~USART_CR3_EIE;
1909 cr3 &= ~USART_CR3_DMAR;
1910 cr3 &= ~USART_CR3_DMAT;
1911 cr3 &= ~USART_CR3_DDRE;
1912 writel_relaxed(cr3, port->membase + ofs->cr3);
1914 if (stm32_port->wakeup_src) {
1915 dev_pm_clear_wake_irq(&pdev->dev);
1916 device_init_wakeup(&pdev->dev, false);
1919 stm32_usart_deinit_port(stm32_port);
1922 static void __maybe_unused stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
1924 struct stm32_port *stm32_port = to_stm32_port(port);
1925 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1929 ret = readl_relaxed_poll_timeout_atomic(port->membase + ofs->isr, isr,
1930 (isr & USART_SR_TXE), 100,
1931 STM32_USART_TIMEOUT_USEC);
1933 dev_err(port->dev, "Error while sending data in UART TX : %d\n", ret);
1936 writel_relaxed(ch, port->membase + ofs->tdr);
1939 #ifdef CONFIG_SERIAL_STM32_CONSOLE
1940 static void stm32_usart_console_write(struct console *co, const char *s,
1943 struct uart_port *port = &stm32_ports[co->index].port;
1944 struct stm32_port *stm32_port = to_stm32_port(port);
1945 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
1946 const struct stm32_usart_config *cfg = &stm32_port->info->cfg;
1947 unsigned long flags;
1948 u32 old_cr1, new_cr1;
1951 if (oops_in_progress)
1952 locked = uart_port_trylock_irqsave(port, &flags);
1954 uart_port_lock_irqsave(port, &flags);
1956 /* Save and disable interrupts, enable the transmitter */
1957 old_cr1 = readl_relaxed(port->membase + ofs->cr1);
1958 new_cr1 = old_cr1 & ~USART_CR1_IE_MASK;
1959 new_cr1 |= USART_CR1_TE | BIT(cfg->uart_enable_bit);
1960 writel_relaxed(new_cr1, port->membase + ofs->cr1);
1962 uart_console_write(port, s, cnt, stm32_usart_console_putchar);
1964 /* Restore interrupt state */
1965 writel_relaxed(old_cr1, port->membase + ofs->cr1);
1968 uart_port_unlock_irqrestore(port, flags);
1971 static int stm32_usart_console_setup(struct console *co, char *options)
1973 struct stm32_port *stm32port;
1979 if (co->index >= STM32_MAX_PORTS)
1982 stm32port = &stm32_ports[co->index];
1985 * This driver does not support early console initialization
1986 * (use ARM early printk support instead), so we only expect
1987 * this to be called during the uart port registration when the
1988 * driver gets probed and the port should be mapped at that point.
1990 if (stm32port->port.mapbase == 0 || !stm32port->port.membase)
1994 uart_parse_options(options, &baud, &parity, &bits, &flow);
1996 return uart_set_options(&stm32port->port, co, baud, parity, bits, flow);
1999 static struct console stm32_console = {
2000 .name = STM32_SERIAL_NAME,
2001 .device = uart_console_device,
2002 .write = stm32_usart_console_write,
2003 .setup = stm32_usart_console_setup,
2004 .flags = CON_PRINTBUFFER,
2006 .data = &stm32_usart_driver,
2009 #define STM32_SERIAL_CONSOLE (&stm32_console)
2012 #define STM32_SERIAL_CONSOLE NULL
2013 #endif /* CONFIG_SERIAL_STM32_CONSOLE */
2015 #ifdef CONFIG_SERIAL_EARLYCON
2016 static void early_stm32_usart_console_putchar(struct uart_port *port, unsigned char ch)
2018 struct stm32_usart_info *info = port->private_data;
2020 while (!(readl_relaxed(port->membase + info->ofs.isr) & USART_SR_TXE))
2023 writel_relaxed(ch, port->membase + info->ofs.tdr);
2026 static void early_stm32_serial_write(struct console *console, const char *s, unsigned int count)
2028 struct earlycon_device *device = console->data;
2029 struct uart_port *port = &device->port;
2031 uart_console_write(port, s, count, early_stm32_usart_console_putchar);
2034 static int __init early_stm32_h7_serial_setup(struct earlycon_device *device, const char *options)
2036 if (!(device->port.membase || device->port.iobase))
2038 device->port.private_data = &stm32h7_info;
2039 device->con->write = early_stm32_serial_write;
2043 static int __init early_stm32_f7_serial_setup(struct earlycon_device *device, const char *options)
2045 if (!(device->port.membase || device->port.iobase))
2047 device->port.private_data = &stm32f7_info;
2048 device->con->write = early_stm32_serial_write;
2052 static int __init early_stm32_f4_serial_setup(struct earlycon_device *device, const char *options)
2054 if (!(device->port.membase || device->port.iobase))
2056 device->port.private_data = &stm32f4_info;
2057 device->con->write = early_stm32_serial_write;
2061 OF_EARLYCON_DECLARE(stm32, "st,stm32h7-uart", early_stm32_h7_serial_setup);
2062 OF_EARLYCON_DECLARE(stm32, "st,stm32f7-uart", early_stm32_f7_serial_setup);
2063 OF_EARLYCON_DECLARE(stm32, "st,stm32-uart", early_stm32_f4_serial_setup);
2064 #endif /* CONFIG_SERIAL_EARLYCON */
2066 static struct uart_driver stm32_usart_driver = {
2067 .driver_name = DRIVER_NAME,
2068 .dev_name = STM32_SERIAL_NAME,
2071 .nr = STM32_MAX_PORTS,
2072 .cons = STM32_SERIAL_CONSOLE,
2075 static int __maybe_unused stm32_usart_serial_en_wakeup(struct uart_port *port,
2078 struct stm32_port *stm32_port = to_stm32_port(port);
2079 const struct stm32_usart_offsets *ofs = &stm32_port->info->ofs;
2080 struct tty_port *tport = &port->state->port;
2082 unsigned int size = 0;
2083 unsigned long flags;
2085 if (!stm32_port->wakeup_src || !tty_port_initialized(tport))
2089 * Enable low-power wake-up and wake-up irq if argument is set to
2090 * "enable", disable low-power wake-up and wake-up irq otherwise
2093 stm32_usart_set_bits(port, ofs->cr1, USART_CR1_UESM);
2094 stm32_usart_set_bits(port, ofs->cr3, USART_CR3_WUFIE);
2095 mctrl_gpio_enable_irq_wake(stm32_port->gpios);
2098 * When DMA is used for reception, it must be disabled before
2099 * entering low-power mode and re-enabled when exiting from
2102 if (stm32_port->rx_ch) {
2103 uart_port_lock_irqsave(port, &flags);
2104 /* Poll data from DMA RX buffer if any */
2105 if (!stm32_usart_rx_dma_pause(stm32_port))
2106 size += stm32_usart_receive_chars(port, true);
2107 stm32_usart_rx_dma_terminate(stm32_port);
2108 uart_unlock_and_check_sysrq_irqrestore(port, flags);
2110 tty_flip_buffer_push(tport);
2113 /* Poll data from RX FIFO if any */
2114 stm32_usart_receive_chars(port, false);
2116 if (stm32_port->rx_ch) {
2117 ret = stm32_usart_rx_dma_start_or_resume(port);
2121 mctrl_gpio_disable_irq_wake(stm32_port->gpios);
2122 stm32_usart_clr_bits(port, ofs->cr1, USART_CR1_UESM);
2123 stm32_usart_clr_bits(port, ofs->cr3, USART_CR3_WUFIE);
2129 static int __maybe_unused stm32_usart_serial_suspend(struct device *dev)
2131 struct uart_port *port = dev_get_drvdata(dev);
2134 uart_suspend_port(&stm32_usart_driver, port);
2136 if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
2137 ret = stm32_usart_serial_en_wakeup(port, true);
2143 * When "no_console_suspend" is enabled, keep the pinctrl default state
2144 * and rely on bootloader stage to restore this state upon resume.
2145 * Otherwise, apply the idle or sleep states depending on wakeup
2148 if (console_suspend_enabled || !uart_console(port)) {
2149 if (device_may_wakeup(dev) || device_wakeup_path(dev))
2150 pinctrl_pm_select_idle_state(dev);
2152 pinctrl_pm_select_sleep_state(dev);
2158 static int __maybe_unused stm32_usart_serial_resume(struct device *dev)
2160 struct uart_port *port = dev_get_drvdata(dev);
2163 pinctrl_pm_select_default_state(dev);
2165 if (device_may_wakeup(dev) || device_wakeup_path(dev)) {
2166 ret = stm32_usart_serial_en_wakeup(port, false);
2171 return uart_resume_port(&stm32_usart_driver, port);
2174 static int __maybe_unused stm32_usart_runtime_suspend(struct device *dev)
2176 struct uart_port *port = dev_get_drvdata(dev);
2177 struct stm32_port *stm32port = container_of(port,
2178 struct stm32_port, port);
2180 clk_disable_unprepare(stm32port->clk);
2185 static int __maybe_unused stm32_usart_runtime_resume(struct device *dev)
2187 struct uart_port *port = dev_get_drvdata(dev);
2188 struct stm32_port *stm32port = container_of(port,
2189 struct stm32_port, port);
2191 return clk_prepare_enable(stm32port->clk);
2194 static const struct dev_pm_ops stm32_serial_pm_ops = {
2195 SET_RUNTIME_PM_OPS(stm32_usart_runtime_suspend,
2196 stm32_usart_runtime_resume, NULL)
2197 SET_SYSTEM_SLEEP_PM_OPS(stm32_usart_serial_suspend,
2198 stm32_usart_serial_resume)
2201 static struct platform_driver stm32_serial_driver = {
2202 .probe = stm32_usart_serial_probe,
2203 .remove_new = stm32_usart_serial_remove,
2205 .name = DRIVER_NAME,
2206 .pm = &stm32_serial_pm_ops,
2207 .of_match_table = of_match_ptr(stm32_match),
2211 static int __init stm32_usart_init(void)
2213 static char banner[] __initdata = "STM32 USART driver initialized";
2216 pr_info("%s\n", banner);
2218 ret = uart_register_driver(&stm32_usart_driver);
2222 ret = platform_driver_register(&stm32_serial_driver);
2224 uart_unregister_driver(&stm32_usart_driver);
2229 static void __exit stm32_usart_exit(void)
2231 platform_driver_unregister(&stm32_serial_driver);
2232 uart_unregister_driver(&stm32_usart_driver);
2235 module_init(stm32_usart_init);
2236 module_exit(stm32_usart_exit);
2238 MODULE_ALIAS("platform:" DRIVER_NAME);
2239 MODULE_DESCRIPTION("STMicroelectronics STM32 serial port driver");
2240 MODULE_LICENSE("GPL v2");