1 // SPDX-License-Identifier: GPL-2.0
3 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
5 * Copyright (C) 2002 - 2011 Paul Mundt
6 * Copyright (C) 2015 Glider bvba
7 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
9 * based off of the old drivers/char/sh-sci.c by:
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
16 * Removed SH7300 support (Jul 2007).
20 #include <linux/clk.h>
21 #include <linux/console.h>
22 #include <linux/ctype.h>
23 #include <linux/cpufreq.h>
24 #include <linux/delay.h>
25 #include <linux/dmaengine.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/err.h>
28 #include <linux/errno.h>
29 #include <linux/init.h>
30 #include <linux/interrupt.h>
31 #include <linux/ioport.h>
32 #include <linux/ktime.h>
33 #include <linux/major.h>
34 #include <linux/minmax.h>
35 #include <linux/module.h>
38 #include <linux/platform_device.h>
39 #include <linux/pm_runtime.h>
40 #include <linux/reset.h>
41 #include <linux/scatterlist.h>
42 #include <linux/serial.h>
43 #include <linux/serial_sci.h>
44 #include <linux/sh_dma.h>
45 #include <linux/slab.h>
46 #include <linux/string.h>
47 #include <linux/sysrq.h>
48 #include <linux/timer.h>
49 #include <linux/tty.h>
50 #include <linux/tty_flip.h>
53 #include <asm/sh_bios.h>
54 #include <asm/platform_early.h>
57 #include "serial_mctrl_gpio.h"
60 /* Offsets into the sci_port->irqs array */
70 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
73 #define SCIx_IRQ_IS_MUXED(port) \
74 ((port)->irqs[SCIx_ERI_IRQ] == \
75 (port)->irqs[SCIx_RXI_IRQ]) || \
76 ((port)->irqs[SCIx_ERI_IRQ] && \
77 ((port)->irqs[SCIx_RXI_IRQ] < 0))
80 SCI_FCK, /* Functional Clock */
81 SCI_SCK, /* Optional External Clock */
82 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
83 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
87 /* Bit x set means sampling rate x + 1 is supported */
88 #define SCI_SR(x) BIT((x) - 1)
89 #define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91 #define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
92 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
93 SCI_SR(19) | SCI_SR(27)
95 #define min_sr(_port) ffs((_port)->sampling_rate_mask)
96 #define max_sr(_port) fls((_port)->sampling_rate_mask)
98 /* Iterate over all supported sampling rates, from high to low */
99 #define for_each_sr(_sr, _port) \
100 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
101 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103 struct plat_sci_reg {
107 struct sci_port_params {
108 const struct plat_sci_reg regs[SCIx_NR_REGS];
109 unsigned int fifosize;
110 unsigned int overrun_reg;
111 unsigned int overrun_mask;
112 unsigned int sampling_rate_mask;
113 unsigned int error_mask;
114 unsigned int error_clear;
118 struct uart_port port;
120 /* Platform configuration */
121 const struct sci_port_params *params;
122 const struct plat_sci_port *cfg;
123 unsigned int sampling_rate_mask;
124 resource_size_t reg_size;
125 struct mctrl_gpios *gpios;
128 struct clk *clks[SCI_NUM_CLKS];
129 unsigned long clk_rates[SCI_NUM_CLKS];
131 int irqs[SCIx_NR_IRQS];
132 char *irqstr[SCIx_NR_IRQS];
134 struct dma_chan *chan_tx;
135 struct dma_chan *chan_rx;
137 #ifdef CONFIG_SERIAL_SH_SCI_DMA
138 struct dma_chan *chan_tx_saved;
139 struct dma_chan *chan_rx_saved;
140 dma_cookie_t cookie_tx;
141 dma_cookie_t cookie_rx[2];
142 dma_cookie_t active_rx;
143 dma_addr_t tx_dma_addr;
144 unsigned int tx_dma_len;
145 struct scatterlist sg_rx[2];
148 struct work_struct work_tx;
149 struct hrtimer rx_timer;
150 unsigned int rx_timeout; /* microseconds */
152 unsigned int rx_frame;
154 struct timer_list rx_fifo_timer;
162 #define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
164 static struct sci_port sci_ports[SCI_NPORTS];
165 static unsigned long sci_ports_in_use;
166 static struct uart_driver sci_uart_driver;
168 static inline struct sci_port *
169 to_sci_port(struct uart_port *uart)
171 return container_of(uart, struct sci_port, port);
174 static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
176 * Common SCI definitions, dependent on the port's regshift
179 [SCIx_SCI_REGTYPE] = {
181 [SCSMR] = { 0x00, 8 },
182 [SCBRR] = { 0x01, 8 },
183 [SCSCR] = { 0x02, 8 },
184 [SCxTDR] = { 0x03, 8 },
185 [SCxSR] = { 0x04, 8 },
186 [SCxRDR] = { 0x05, 8 },
189 .overrun_reg = SCxSR,
190 .overrun_mask = SCI_ORER,
191 .sampling_rate_mask = SCI_SR(32),
192 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
193 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
197 * Common definitions for legacy IrDA ports.
199 [SCIx_IRDA_REGTYPE] = {
201 [SCSMR] = { 0x00, 8 },
202 [SCBRR] = { 0x02, 8 },
203 [SCSCR] = { 0x04, 8 },
204 [SCxTDR] = { 0x06, 8 },
205 [SCxSR] = { 0x08, 16 },
206 [SCxRDR] = { 0x0a, 8 },
207 [SCFCR] = { 0x0c, 8 },
208 [SCFDR] = { 0x0e, 16 },
211 .overrun_reg = SCxSR,
212 .overrun_mask = SCI_ORER,
213 .sampling_rate_mask = SCI_SR(32),
214 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
215 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
219 * Common SCIFA definitions.
221 [SCIx_SCIFA_REGTYPE] = {
223 [SCSMR] = { 0x00, 16 },
224 [SCBRR] = { 0x04, 8 },
225 [SCSCR] = { 0x08, 16 },
226 [SCxTDR] = { 0x20, 8 },
227 [SCxSR] = { 0x14, 16 },
228 [SCxRDR] = { 0x24, 8 },
229 [SCFCR] = { 0x18, 16 },
230 [SCFDR] = { 0x1c, 16 },
231 [SCPCR] = { 0x30, 16 },
232 [SCPDR] = { 0x34, 16 },
235 .overrun_reg = SCxSR,
236 .overrun_mask = SCIFA_ORER,
237 .sampling_rate_mask = SCI_SR_SCIFAB,
238 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
239 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
243 * Common SCIFB definitions.
245 [SCIx_SCIFB_REGTYPE] = {
247 [SCSMR] = { 0x00, 16 },
248 [SCBRR] = { 0x04, 8 },
249 [SCSCR] = { 0x08, 16 },
250 [SCxTDR] = { 0x40, 8 },
251 [SCxSR] = { 0x14, 16 },
252 [SCxRDR] = { 0x60, 8 },
253 [SCFCR] = { 0x18, 16 },
254 [SCTFDR] = { 0x38, 16 },
255 [SCRFDR] = { 0x3c, 16 },
256 [SCPCR] = { 0x30, 16 },
257 [SCPDR] = { 0x34, 16 },
260 .overrun_reg = SCxSR,
261 .overrun_mask = SCIFA_ORER,
262 .sampling_rate_mask = SCI_SR_SCIFAB,
263 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
264 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
268 * Common SH-2(A) SCIF definitions for ports with FIFO data
271 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
273 [SCSMR] = { 0x00, 16 },
274 [SCBRR] = { 0x04, 8 },
275 [SCSCR] = { 0x08, 16 },
276 [SCxTDR] = { 0x0c, 8 },
277 [SCxSR] = { 0x10, 16 },
278 [SCxRDR] = { 0x14, 8 },
279 [SCFCR] = { 0x18, 16 },
280 [SCFDR] = { 0x1c, 16 },
281 [SCSPTR] = { 0x20, 16 },
282 [SCLSR] = { 0x24, 16 },
285 .overrun_reg = SCLSR,
286 .overrun_mask = SCLSR_ORER,
287 .sampling_rate_mask = SCI_SR(32),
288 .error_mask = SCIF_DEFAULT_ERROR_MASK,
289 .error_clear = SCIF_ERROR_CLEAR,
293 * The "SCIFA" that is in RZ/A2, RZ/G2L and RZ/T.
294 * It looks like a normal SCIF with FIFO data, but with a
295 * compressed address space. Also, the break out of interrupts
296 * are different: ERI/BRI, RXI, TXI, TEI, DRI.
298 [SCIx_RZ_SCIFA_REGTYPE] = {
300 [SCSMR] = { 0x00, 16 },
301 [SCBRR] = { 0x02, 8 },
302 [SCSCR] = { 0x04, 16 },
303 [SCxTDR] = { 0x06, 8 },
304 [SCxSR] = { 0x08, 16 },
305 [SCxRDR] = { 0x0A, 8 },
306 [SCFCR] = { 0x0C, 16 },
307 [SCFDR] = { 0x0E, 16 },
308 [SCSPTR] = { 0x10, 16 },
309 [SCLSR] = { 0x12, 16 },
310 [SEMR] = { 0x14, 8 },
313 .overrun_reg = SCLSR,
314 .overrun_mask = SCLSR_ORER,
315 .sampling_rate_mask = SCI_SR(32),
316 .error_mask = SCIF_DEFAULT_ERROR_MASK,
317 .error_clear = SCIF_ERROR_CLEAR,
321 * Common SH-3 SCIF definitions.
323 [SCIx_SH3_SCIF_REGTYPE] = {
325 [SCSMR] = { 0x00, 8 },
326 [SCBRR] = { 0x02, 8 },
327 [SCSCR] = { 0x04, 8 },
328 [SCxTDR] = { 0x06, 8 },
329 [SCxSR] = { 0x08, 16 },
330 [SCxRDR] = { 0x0a, 8 },
331 [SCFCR] = { 0x0c, 8 },
332 [SCFDR] = { 0x0e, 16 },
335 .overrun_reg = SCLSR,
336 .overrun_mask = SCLSR_ORER,
337 .sampling_rate_mask = SCI_SR(32),
338 .error_mask = SCIF_DEFAULT_ERROR_MASK,
339 .error_clear = SCIF_ERROR_CLEAR,
343 * Common SH-4(A) SCIF(B) definitions.
345 [SCIx_SH4_SCIF_REGTYPE] = {
347 [SCSMR] = { 0x00, 16 },
348 [SCBRR] = { 0x04, 8 },
349 [SCSCR] = { 0x08, 16 },
350 [SCxTDR] = { 0x0c, 8 },
351 [SCxSR] = { 0x10, 16 },
352 [SCxRDR] = { 0x14, 8 },
353 [SCFCR] = { 0x18, 16 },
354 [SCFDR] = { 0x1c, 16 },
355 [SCSPTR] = { 0x20, 16 },
356 [SCLSR] = { 0x24, 16 },
359 .overrun_reg = SCLSR,
360 .overrun_mask = SCLSR_ORER,
361 .sampling_rate_mask = SCI_SR(32),
362 .error_mask = SCIF_DEFAULT_ERROR_MASK,
363 .error_clear = SCIF_ERROR_CLEAR,
367 * Common SCIF definitions for ports with a Baud Rate Generator for
368 * External Clock (BRG).
370 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
372 [SCSMR] = { 0x00, 16 },
373 [SCBRR] = { 0x04, 8 },
374 [SCSCR] = { 0x08, 16 },
375 [SCxTDR] = { 0x0c, 8 },
376 [SCxSR] = { 0x10, 16 },
377 [SCxRDR] = { 0x14, 8 },
378 [SCFCR] = { 0x18, 16 },
379 [SCFDR] = { 0x1c, 16 },
380 [SCSPTR] = { 0x20, 16 },
381 [SCLSR] = { 0x24, 16 },
382 [SCDL] = { 0x30, 16 },
383 [SCCKS] = { 0x34, 16 },
386 .overrun_reg = SCLSR,
387 .overrun_mask = SCLSR_ORER,
388 .sampling_rate_mask = SCI_SR(32),
389 .error_mask = SCIF_DEFAULT_ERROR_MASK,
390 .error_clear = SCIF_ERROR_CLEAR,
394 * Common HSCIF definitions.
396 [SCIx_HSCIF_REGTYPE] = {
398 [SCSMR] = { 0x00, 16 },
399 [SCBRR] = { 0x04, 8 },
400 [SCSCR] = { 0x08, 16 },
401 [SCxTDR] = { 0x0c, 8 },
402 [SCxSR] = { 0x10, 16 },
403 [SCxRDR] = { 0x14, 8 },
404 [SCFCR] = { 0x18, 16 },
405 [SCFDR] = { 0x1c, 16 },
406 [SCSPTR] = { 0x20, 16 },
407 [SCLSR] = { 0x24, 16 },
408 [HSSRR] = { 0x40, 16 },
409 [SCDL] = { 0x30, 16 },
410 [SCCKS] = { 0x34, 16 },
411 [HSRTRGR] = { 0x54, 16 },
412 [HSTTRGR] = { 0x58, 16 },
415 .overrun_reg = SCLSR,
416 .overrun_mask = SCLSR_ORER,
417 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
418 .error_mask = SCIF_DEFAULT_ERROR_MASK,
419 .error_clear = SCIF_ERROR_CLEAR,
423 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
426 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
428 [SCSMR] = { 0x00, 16 },
429 [SCBRR] = { 0x04, 8 },
430 [SCSCR] = { 0x08, 16 },
431 [SCxTDR] = { 0x0c, 8 },
432 [SCxSR] = { 0x10, 16 },
433 [SCxRDR] = { 0x14, 8 },
434 [SCFCR] = { 0x18, 16 },
435 [SCFDR] = { 0x1c, 16 },
436 [SCLSR] = { 0x24, 16 },
439 .overrun_reg = SCLSR,
440 .overrun_mask = SCLSR_ORER,
441 .sampling_rate_mask = SCI_SR(32),
442 .error_mask = SCIF_DEFAULT_ERROR_MASK,
443 .error_clear = SCIF_ERROR_CLEAR,
447 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
450 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
452 [SCSMR] = { 0x00, 16 },
453 [SCBRR] = { 0x04, 8 },
454 [SCSCR] = { 0x08, 16 },
455 [SCxTDR] = { 0x0c, 8 },
456 [SCxSR] = { 0x10, 16 },
457 [SCxRDR] = { 0x14, 8 },
458 [SCFCR] = { 0x18, 16 },
459 [SCFDR] = { 0x1c, 16 },
460 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
461 [SCRFDR] = { 0x20, 16 },
462 [SCSPTR] = { 0x24, 16 },
463 [SCLSR] = { 0x28, 16 },
466 .overrun_reg = SCLSR,
467 .overrun_mask = SCLSR_ORER,
468 .sampling_rate_mask = SCI_SR(32),
469 .error_mask = SCIF_DEFAULT_ERROR_MASK,
470 .error_clear = SCIF_ERROR_CLEAR,
474 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
477 [SCIx_SH7705_SCIF_REGTYPE] = {
479 [SCSMR] = { 0x00, 16 },
480 [SCBRR] = { 0x04, 8 },
481 [SCSCR] = { 0x08, 16 },
482 [SCxTDR] = { 0x20, 8 },
483 [SCxSR] = { 0x14, 16 },
484 [SCxRDR] = { 0x24, 8 },
485 [SCFCR] = { 0x18, 16 },
486 [SCFDR] = { 0x1c, 16 },
489 .overrun_reg = SCxSR,
490 .overrun_mask = SCIFA_ORER,
491 .sampling_rate_mask = SCI_SR(16),
492 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
493 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
497 #define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
500 * The "offset" here is rather misleading, in that it refers to an enum
501 * value relative to the port mapping rather than the fixed offset
502 * itself, which needs to be manually retrieved from the platform's
503 * register map for the given port.
505 static unsigned int sci_serial_in(struct uart_port *p, int offset)
507 const struct plat_sci_reg *reg = sci_getreg(p, offset);
510 return ioread8(p->membase + (reg->offset << p->regshift));
511 else if (reg->size == 16)
512 return ioread16(p->membase + (reg->offset << p->regshift));
514 WARN(1, "Invalid register access\n");
519 static void sci_serial_out(struct uart_port *p, int offset, int value)
521 const struct plat_sci_reg *reg = sci_getreg(p, offset);
524 iowrite8(value, p->membase + (reg->offset << p->regshift));
525 else if (reg->size == 16)
526 iowrite16(value, p->membase + (reg->offset << p->regshift));
528 WARN(1, "Invalid register access\n");
531 static void sci_port_enable(struct sci_port *sci_port)
535 if (!sci_port->port.dev)
538 pm_runtime_get_sync(sci_port->port.dev);
540 for (i = 0; i < SCI_NUM_CLKS; i++) {
541 clk_prepare_enable(sci_port->clks[i]);
542 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
544 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
547 static void sci_port_disable(struct sci_port *sci_port)
551 if (!sci_port->port.dev)
554 for (i = SCI_NUM_CLKS; i-- > 0; )
555 clk_disable_unprepare(sci_port->clks[i]);
557 pm_runtime_put_sync(sci_port->port.dev);
560 static inline unsigned long port_rx_irq_mask(struct uart_port *port)
563 * Not all ports (such as SCIFA) will support REIE. Rather than
564 * special-casing the port type, we check the port initialization
565 * IRQ enable mask to see whether the IRQ is desired at all. If
566 * it's unset, it's logically inferred that there's no point in
569 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
572 static void sci_start_tx(struct uart_port *port)
574 struct sci_port *s = to_sci_port(port);
577 #ifdef CONFIG_SERIAL_SH_SCI_DMA
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
579 u16 new, scr = serial_port_in(port, SCSCR);
581 new = scr | SCSCR_TDRQE;
583 new = scr & ~SCSCR_TDRQE;
585 serial_port_out(port, SCSCR, new);
588 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
589 dma_submit_error(s->cookie_tx)) {
590 if (s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE)
591 /* Switch irq from SCIF to DMA */
592 disable_irq_nosync(s->irqs[SCIx_TXI_IRQ]);
595 schedule_work(&s->work_tx);
599 if (!s->chan_tx || s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE ||
600 port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
601 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
602 ctrl = serial_port_in(port, SCSCR);
605 * For SCI, TE (transmit enable) must be set after setting TIE
606 * (transmit interrupt enable) or in the same instruction to start
607 * the transmit process.
609 if (port->type == PORT_SCI)
612 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
616 static void sci_stop_tx(struct uart_port *port)
620 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
621 ctrl = serial_port_in(port, SCSCR);
623 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
624 ctrl &= ~SCSCR_TDRQE;
628 serial_port_out(port, SCSCR, ctrl);
630 #ifdef CONFIG_SERIAL_SH_SCI_DMA
631 if (to_sci_port(port)->chan_tx &&
632 !dma_submit_error(to_sci_port(port)->cookie_tx)) {
633 dmaengine_terminate_async(to_sci_port(port)->chan_tx);
634 to_sci_port(port)->cookie_tx = -EINVAL;
639 static void sci_start_rx(struct uart_port *port)
643 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
645 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
646 ctrl &= ~SCSCR_RDRQE;
648 serial_port_out(port, SCSCR, ctrl);
651 static void sci_stop_rx(struct uart_port *port)
655 ctrl = serial_port_in(port, SCSCR);
657 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
658 ctrl &= ~SCSCR_RDRQE;
660 ctrl &= ~port_rx_irq_mask(port);
662 serial_port_out(port, SCSCR, ctrl);
665 static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
667 if (port->type == PORT_SCI) {
668 /* Just store the mask */
669 serial_port_out(port, SCxSR, mask);
670 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
671 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
672 /* Only clear the status bits we want to clear */
673 serial_port_out(port, SCxSR,
674 serial_port_in(port, SCxSR) & mask);
676 /* Store the mask, clear parity/framing errors */
677 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
681 #if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
682 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
684 #ifdef CONFIG_CONSOLE_POLL
685 static int sci_poll_get_char(struct uart_port *port)
687 unsigned short status;
691 status = serial_port_in(port, SCxSR);
692 if (status & SCxSR_ERRORS(port)) {
693 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
699 if (!(status & SCxSR_RDxF(port)))
702 c = serial_port_in(port, SCxRDR);
705 serial_port_in(port, SCxSR);
706 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
712 static void sci_poll_put_char(struct uart_port *port, unsigned char c)
714 unsigned short status;
717 status = serial_port_in(port, SCxSR);
718 } while (!(status & SCxSR_TDxE(port)));
720 serial_port_out(port, SCxTDR, c);
721 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
723 #endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
724 CONFIG_SERIAL_SH_SCI_EARLYCON */
726 static void sci_init_pins(struct uart_port *port, unsigned int cflag)
728 struct sci_port *s = to_sci_port(port);
731 * Use port-specific handler if provided.
733 if (s->cfg->ops && s->cfg->ops->init_pins) {
734 s->cfg->ops->init_pins(port, cflag);
738 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
739 u16 data = serial_port_in(port, SCPDR);
740 u16 ctrl = serial_port_in(port, SCPCR);
742 /* Enable RXD and TXD pin functions */
743 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
744 if (to_sci_port(port)->has_rtscts) {
745 /* RTS# is output, active low, unless autorts */
746 if (!(port->mctrl & TIOCM_RTS)) {
749 } else if (!s->autorts) {
753 /* Enable RTS# pin function */
756 /* Enable CTS# pin function */
759 serial_port_out(port, SCPDR, data);
760 serial_port_out(port, SCPCR, ctrl);
761 } else if (sci_getreg(port, SCSPTR)->size) {
762 u16 status = serial_port_in(port, SCSPTR);
764 /* RTS# is always output; and active low, unless autorts */
765 status |= SCSPTR_RTSIO;
766 if (!(port->mctrl & TIOCM_RTS))
767 status |= SCSPTR_RTSDT;
768 else if (!s->autorts)
769 status &= ~SCSPTR_RTSDT;
770 /* CTS# and SCK are inputs */
771 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
772 serial_port_out(port, SCSPTR, status);
776 static int sci_txfill(struct uart_port *port)
778 struct sci_port *s = to_sci_port(port);
779 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
780 const struct plat_sci_reg *reg;
782 reg = sci_getreg(port, SCTFDR);
784 return serial_port_in(port, SCTFDR) & fifo_mask;
786 reg = sci_getreg(port, SCFDR);
788 return serial_port_in(port, SCFDR) >> 8;
790 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
793 static int sci_txroom(struct uart_port *port)
795 return port->fifosize - sci_txfill(port);
798 static int sci_rxfill(struct uart_port *port)
800 struct sci_port *s = to_sci_port(port);
801 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
802 const struct plat_sci_reg *reg;
804 reg = sci_getreg(port, SCRFDR);
806 return serial_port_in(port, SCRFDR) & fifo_mask;
808 reg = sci_getreg(port, SCFDR);
810 return serial_port_in(port, SCFDR) & fifo_mask;
812 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
815 /* ********************************************************************** *
816 * the interrupt related routines *
817 * ********************************************************************** */
819 static void sci_transmit_chars(struct uart_port *port)
821 struct circ_buf *xmit = &port->state->xmit;
822 unsigned int stopped = uart_tx_stopped(port);
823 unsigned short status;
827 status = serial_port_in(port, SCxSR);
828 if (!(status & SCxSR_TDxE(port))) {
829 ctrl = serial_port_in(port, SCSCR);
830 if (uart_circ_empty(xmit))
834 serial_port_out(port, SCSCR, ctrl);
838 count = sci_txroom(port);
846 } else if (!uart_circ_empty(xmit) && !stopped) {
847 c = xmit->buf[xmit->tail];
848 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
849 } else if (port->type == PORT_SCI && uart_circ_empty(xmit)) {
850 ctrl = serial_port_in(port, SCSCR);
852 serial_port_out(port, SCSCR, ctrl);
858 serial_port_out(port, SCxTDR, c);
861 } while (--count > 0);
863 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
865 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
866 uart_write_wakeup(port);
867 if (uart_circ_empty(xmit)) {
868 if (port->type == PORT_SCI) {
869 ctrl = serial_port_in(port, SCSCR);
872 serial_port_out(port, SCSCR, ctrl);
879 static void sci_receive_chars(struct uart_port *port)
881 struct tty_port *tport = &port->state->port;
882 int i, count, copied = 0;
883 unsigned short status;
886 status = serial_port_in(port, SCxSR);
887 if (!(status & SCxSR_RDxF(port)))
891 /* Don't copy more bytes than there is room for in the buffer */
892 count = tty_buffer_request_room(tport, sci_rxfill(port));
894 /* If for any reason we can't copy more data, we're done! */
898 if (port->type == PORT_SCI) {
899 char c = serial_port_in(port, SCxRDR);
900 if (uart_handle_sysrq_char(port, c))
903 tty_insert_flip_char(tport, c, TTY_NORMAL);
905 for (i = 0; i < count; i++) {
908 if (port->type == PORT_SCIF ||
909 port->type == PORT_HSCIF) {
910 status = serial_port_in(port, SCxSR);
911 c = serial_port_in(port, SCxRDR);
913 c = serial_port_in(port, SCxRDR);
914 status = serial_port_in(port, SCxSR);
916 if (uart_handle_sysrq_char(port, c)) {
921 /* Store data and status */
922 if (status & SCxSR_FER(port)) {
924 port->icount.frame++;
925 } else if (status & SCxSR_PER(port)) {
927 port->icount.parity++;
931 tty_insert_flip_char(tport, c, flag);
935 serial_port_in(port, SCxSR); /* dummy read */
936 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
939 port->icount.rx += count;
943 /* Tell the rest of the system the news. New characters! */
944 tty_flip_buffer_push(tport);
946 /* TTY buffers full; read from RX reg to prevent lockup */
947 serial_port_in(port, SCxRDR);
948 serial_port_in(port, SCxSR); /* dummy read */
949 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
953 static int sci_handle_errors(struct uart_port *port)
956 unsigned short status = serial_port_in(port, SCxSR);
957 struct tty_port *tport = &port->state->port;
958 struct sci_port *s = to_sci_port(port);
960 /* Handle overruns */
961 if (status & s->params->overrun_mask) {
962 port->icount.overrun++;
965 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
969 if (status & SCxSR_FER(port)) {
971 port->icount.frame++;
973 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
977 if (status & SCxSR_PER(port)) {
979 port->icount.parity++;
981 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
986 tty_flip_buffer_push(tport);
991 static int sci_handle_fifo_overrun(struct uart_port *port)
993 struct tty_port *tport = &port->state->port;
994 struct sci_port *s = to_sci_port(port);
995 const struct plat_sci_reg *reg;
999 reg = sci_getreg(port, s->params->overrun_reg);
1003 status = serial_port_in(port, s->params->overrun_reg);
1004 if (status & s->params->overrun_mask) {
1005 status &= ~s->params->overrun_mask;
1006 serial_port_out(port, s->params->overrun_reg, status);
1008 port->icount.overrun++;
1010 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
1011 tty_flip_buffer_push(tport);
1018 static int sci_handle_breaks(struct uart_port *port)
1021 unsigned short status = serial_port_in(port, SCxSR);
1022 struct tty_port *tport = &port->state->port;
1024 if (uart_handle_break(port))
1027 if (status & SCxSR_BRK(port)) {
1030 /* Notify of BREAK */
1031 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
1036 tty_flip_buffer_push(tport);
1038 copied += sci_handle_fifo_overrun(port);
1043 static int scif_set_rtrg(struct uart_port *port, int rx_trig)
1047 if (rx_trig >= port->fifosize)
1048 rx_trig = port->fifosize - 1;
1052 /* HSCIF can be set to an arbitrary level. */
1053 if (sci_getreg(port, HSRTRGR)->size) {
1054 serial_port_out(port, HSRTRGR, rx_trig);
1058 switch (port->type) {
1063 } else if (rx_trig < 8) {
1066 } else if (rx_trig < 14) {
1070 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1079 } else if (rx_trig < 32) {
1082 } else if (rx_trig < 48) {
1086 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1091 WARN(1, "unknown FIFO configuration");
1095 serial_port_out(port, SCFCR,
1096 (serial_port_in(port, SCFCR) &
1097 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1102 static int scif_rtrg_enabled(struct uart_port *port)
1104 if (sci_getreg(port, HSRTRGR)->size)
1105 return serial_port_in(port, HSRTRGR) != 0;
1107 return (serial_port_in(port, SCFCR) &
1108 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1111 static void rx_fifo_timer_fn(struct timer_list *t)
1113 struct sci_port *s = from_timer(s, t, rx_fifo_timer);
1114 struct uart_port *port = &s->port;
1116 dev_dbg(port->dev, "Rx timed out\n");
1117 scif_set_rtrg(port, 1);
1120 static ssize_t rx_fifo_trigger_show(struct device *dev,
1121 struct device_attribute *attr, char *buf)
1123 struct uart_port *port = dev_get_drvdata(dev);
1124 struct sci_port *sci = to_sci_port(port);
1126 return sprintf(buf, "%d\n", sci->rx_trigger);
1129 static ssize_t rx_fifo_trigger_store(struct device *dev,
1130 struct device_attribute *attr,
1131 const char *buf, size_t count)
1133 struct uart_port *port = dev_get_drvdata(dev);
1134 struct sci_port *sci = to_sci_port(port);
1138 ret = kstrtol(buf, 0, &r);
1142 sci->rx_trigger = scif_set_rtrg(port, r);
1143 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1144 scif_set_rtrg(port, 1);
1149 static DEVICE_ATTR_RW(rx_fifo_trigger);
1151 static ssize_t rx_fifo_timeout_show(struct device *dev,
1152 struct device_attribute *attr,
1155 struct uart_port *port = dev_get_drvdata(dev);
1156 struct sci_port *sci = to_sci_port(port);
1159 if (port->type == PORT_HSCIF)
1160 v = sci->hscif_tot >> HSSCR_TOT_SHIFT;
1162 v = sci->rx_fifo_timeout;
1164 return sprintf(buf, "%d\n", v);
1167 static ssize_t rx_fifo_timeout_store(struct device *dev,
1168 struct device_attribute *attr,
1172 struct uart_port *port = dev_get_drvdata(dev);
1173 struct sci_port *sci = to_sci_port(port);
1177 ret = kstrtol(buf, 0, &r);
1181 if (port->type == PORT_HSCIF) {
1184 sci->hscif_tot = r << HSSCR_TOT_SHIFT;
1186 sci->rx_fifo_timeout = r;
1187 scif_set_rtrg(port, 1);
1189 timer_setup(&sci->rx_fifo_timer, rx_fifo_timer_fn, 0);
1195 static DEVICE_ATTR_RW(rx_fifo_timeout);
1198 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1199 static void sci_dma_tx_complete(void *arg)
1201 struct sci_port *s = arg;
1202 struct uart_port *port = &s->port;
1203 struct circ_buf *xmit = &port->state->xmit;
1204 unsigned long flags;
1206 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1208 uart_port_lock_irqsave(port, &flags);
1210 uart_xmit_advance(port, s->tx_dma_len);
1212 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1213 uart_write_wakeup(port);
1215 if (!uart_circ_empty(xmit)) {
1217 schedule_work(&s->work_tx);
1219 s->cookie_tx = -EINVAL;
1220 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB ||
1221 s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE) {
1222 u16 ctrl = serial_port_in(port, SCSCR);
1223 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1224 if (s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE) {
1225 /* Switch irq from DMA to SCIF */
1226 dmaengine_pause(s->chan_tx_saved);
1227 enable_irq(s->irqs[SCIx_TXI_IRQ]);
1232 uart_port_unlock_irqrestore(port, flags);
1235 /* Locking: called with port lock held */
1236 static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1238 struct uart_port *port = &s->port;
1239 struct tty_port *tport = &port->state->port;
1242 copied = tty_insert_flip_string(tport, buf, count);
1244 port->icount.buf_overrun++;
1246 port->icount.rx += copied;
1251 static int sci_dma_rx_find_active(struct sci_port *s)
1255 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1256 if (s->active_rx == s->cookie_rx[i])
1262 static void sci_dma_rx_chan_invalidate(struct sci_port *s)
1267 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1268 s->cookie_rx[i] = -EINVAL;
1272 static void sci_dma_rx_release(struct sci_port *s)
1274 struct dma_chan *chan = s->chan_rx_saved;
1276 s->chan_rx_saved = NULL;
1277 sci_dma_rx_chan_invalidate(s);
1278 dmaengine_terminate_sync(chan);
1279 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1280 sg_dma_address(&s->sg_rx[0]));
1281 dma_release_channel(chan);
1284 static void start_hrtimer_us(struct hrtimer *hrt, unsigned long usec)
1286 long sec = usec / 1000000;
1287 long nsec = (usec % 1000000) * 1000;
1288 ktime_t t = ktime_set(sec, nsec);
1290 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
1293 static void sci_dma_rx_reenable_irq(struct sci_port *s)
1295 struct uart_port *port = &s->port;
1298 /* Direct new serial port interrupts back to CPU */
1299 scr = serial_port_in(port, SCSCR);
1300 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB ||
1301 s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE) {
1302 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1303 if (s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE)
1304 scif_set_rtrg(port, s->rx_trigger);
1306 scr &= ~SCSCR_RDRQE;
1308 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1311 static void sci_dma_rx_complete(void *arg)
1313 struct sci_port *s = arg;
1314 struct dma_chan *chan = s->chan_rx;
1315 struct uart_port *port = &s->port;
1316 struct dma_async_tx_descriptor *desc;
1317 unsigned long flags;
1318 int active, count = 0;
1320 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1323 uart_port_lock_irqsave(port, &flags);
1325 active = sci_dma_rx_find_active(s);
1327 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1329 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
1332 tty_flip_buffer_push(&port->state->port);
1334 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1336 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1340 desc->callback = sci_dma_rx_complete;
1341 desc->callback_param = s;
1342 s->cookie_rx[active] = dmaengine_submit(desc);
1343 if (dma_submit_error(s->cookie_rx[active]))
1346 s->active_rx = s->cookie_rx[!active];
1348 dma_async_issue_pending(chan);
1350 uart_port_unlock_irqrestore(port, flags);
1351 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1352 __func__, s->cookie_rx[active], active, s->active_rx);
1356 uart_port_unlock_irqrestore(port, flags);
1357 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1359 uart_port_lock_irqsave(port, &flags);
1360 dmaengine_terminate_async(chan);
1361 sci_dma_rx_chan_invalidate(s);
1362 sci_dma_rx_reenable_irq(s);
1363 uart_port_unlock_irqrestore(port, flags);
1366 static void sci_dma_tx_release(struct sci_port *s)
1368 struct dma_chan *chan = s->chan_tx_saved;
1370 cancel_work_sync(&s->work_tx);
1371 s->chan_tx_saved = s->chan_tx = NULL;
1372 s->cookie_tx = -EINVAL;
1373 dmaengine_terminate_sync(chan);
1374 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1376 dma_release_channel(chan);
1379 static int sci_dma_rx_submit(struct sci_port *s, bool port_lock_held)
1381 struct dma_chan *chan = s->chan_rx;
1382 struct uart_port *port = &s->port;
1383 unsigned long flags;
1386 for (i = 0; i < 2; i++) {
1387 struct scatterlist *sg = &s->sg_rx[i];
1388 struct dma_async_tx_descriptor *desc;
1390 desc = dmaengine_prep_slave_sg(chan,
1391 sg, 1, DMA_DEV_TO_MEM,
1392 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1396 desc->callback = sci_dma_rx_complete;
1397 desc->callback_param = s;
1398 s->cookie_rx[i] = dmaengine_submit(desc);
1399 if (dma_submit_error(s->cookie_rx[i]))
1404 s->active_rx = s->cookie_rx[0];
1406 dma_async_issue_pending(chan);
1411 if (!port_lock_held)
1412 uart_port_lock_irqsave(port, &flags);
1414 dmaengine_terminate_async(chan);
1415 sci_dma_rx_chan_invalidate(s);
1417 if (!port_lock_held)
1418 uart_port_unlock_irqrestore(port, flags);
1422 static void sci_dma_tx_work_fn(struct work_struct *work)
1424 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1425 struct dma_async_tx_descriptor *desc;
1426 struct dma_chan *chan = s->chan_tx;
1427 struct uart_port *port = &s->port;
1428 struct circ_buf *xmit = &port->state->xmit;
1429 unsigned long flags;
1435 * Port xmit buffer is already mapped, and it is one page... Just adjust
1436 * offsets and lengths. Since it is a circular buffer, we have to
1437 * transmit till the end, and then the rest. Take the port lock to get a
1438 * consistent xmit buffer state.
1440 uart_port_lock_irq(port);
1443 buf = s->tx_dma_addr + tail;
1444 s->tx_dma_len = CIRC_CNT_TO_END(head, tail, UART_XMIT_SIZE);
1445 if (!s->tx_dma_len) {
1446 /* Transmit buffer has been flushed */
1447 uart_port_unlock_irq(port);
1451 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1453 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1455 uart_port_unlock_irq(port);
1456 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1460 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1463 desc->callback = sci_dma_tx_complete;
1464 desc->callback_param = s;
1465 s->cookie_tx = dmaengine_submit(desc);
1466 if (dma_submit_error(s->cookie_tx)) {
1467 uart_port_unlock_irq(port);
1468 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1472 uart_port_unlock_irq(port);
1473 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1474 __func__, xmit->buf, tail, head, s->cookie_tx);
1476 dma_async_issue_pending(chan);
1480 uart_port_lock_irqsave(port, &flags);
1483 uart_port_unlock_irqrestore(port, flags);
1487 static enum hrtimer_restart sci_dma_rx_timer_fn(struct hrtimer *t)
1489 struct sci_port *s = container_of(t, struct sci_port, rx_timer);
1490 struct dma_chan *chan = s->chan_rx;
1491 struct uart_port *port = &s->port;
1492 struct dma_tx_state state;
1493 enum dma_status status;
1494 unsigned long flags;
1498 dev_dbg(port->dev, "DMA Rx timed out\n");
1500 uart_port_lock_irqsave(port, &flags);
1502 active = sci_dma_rx_find_active(s);
1504 uart_port_unlock_irqrestore(port, flags);
1505 return HRTIMER_NORESTART;
1508 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1509 if (status == DMA_COMPLETE) {
1510 uart_port_unlock_irqrestore(port, flags);
1511 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1512 s->active_rx, active);
1514 /* Let packet complete handler take care of the packet */
1515 return HRTIMER_NORESTART;
1518 dmaengine_pause(chan);
1521 * sometimes DMA transfer doesn't stop even if it is stopped and
1522 * data keeps on coming until transaction is complete so check
1523 * for DMA_COMPLETE again
1524 * Let packet complete handler take care of the packet
1526 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1527 if (status == DMA_COMPLETE) {
1528 uart_port_unlock_irqrestore(port, flags);
1529 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1530 return HRTIMER_NORESTART;
1533 /* Handle incomplete DMA receive */
1534 dmaengine_terminate_async(s->chan_rx);
1535 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
1538 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1540 tty_flip_buffer_push(&port->state->port);
1543 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB ||
1544 s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE)
1545 sci_dma_rx_submit(s, true);
1547 sci_dma_rx_reenable_irq(s);
1549 uart_port_unlock_irqrestore(port, flags);
1551 return HRTIMER_NORESTART;
1554 static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1555 enum dma_transfer_direction dir)
1557 struct dma_chan *chan;
1558 struct dma_slave_config cfg;
1561 chan = dma_request_chan(port->dev, dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1563 dev_dbg(port->dev, "dma_request_chan failed\n");
1567 memset(&cfg, 0, sizeof(cfg));
1568 cfg.direction = dir;
1569 cfg.dst_addr = port->mapbase +
1570 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1571 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1572 cfg.src_addr = port->mapbase +
1573 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1574 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1576 ret = dmaengine_slave_config(chan, &cfg);
1578 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1579 dma_release_channel(chan);
1586 static void sci_request_dma(struct uart_port *port)
1588 struct sci_port *s = to_sci_port(port);
1589 struct dma_chan *chan;
1591 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1594 * DMA on console may interfere with Kernel log messages which use
1595 * plain putchar(). So, simply don't use it with a console.
1597 if (uart_console(port))
1600 if (!port->dev->of_node)
1603 s->cookie_tx = -EINVAL;
1606 * Don't request a dma channel if no channel was specified
1607 * in the device tree.
1609 if (!of_property_present(port->dev->of_node, "dmas"))
1612 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
1613 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1615 /* UART circular tx buffer is an aligned page. */
1616 s->tx_dma_addr = dma_map_single(chan->device->dev,
1617 port->state->xmit.buf,
1620 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1621 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1622 dma_release_channel(chan);
1624 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1625 __func__, UART_XMIT_SIZE,
1626 port->state->xmit.buf, &s->tx_dma_addr);
1628 INIT_WORK(&s->work_tx, sci_dma_tx_work_fn);
1629 s->chan_tx_saved = s->chan_tx = chan;
1633 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
1634 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1640 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1641 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1645 "Failed to allocate Rx dma buffer, using PIO\n");
1646 dma_release_channel(chan);
1650 for (i = 0; i < 2; i++) {
1651 struct scatterlist *sg = &s->sg_rx[i];
1653 sg_init_table(sg, 1);
1655 sg_dma_address(sg) = dma;
1656 sg_dma_len(sg) = s->buf_len_rx;
1658 buf += s->buf_len_rx;
1659 dma += s->buf_len_rx;
1662 hrtimer_init(&s->rx_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1663 s->rx_timer.function = sci_dma_rx_timer_fn;
1665 s->chan_rx_saved = s->chan_rx = chan;
1667 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB ||
1668 s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE)
1669 sci_dma_rx_submit(s, false);
1673 static void sci_free_dma(struct uart_port *port)
1675 struct sci_port *s = to_sci_port(port);
1677 if (s->chan_tx_saved)
1678 sci_dma_tx_release(s);
1679 if (s->chan_rx_saved)
1680 sci_dma_rx_release(s);
1683 static void sci_flush_buffer(struct uart_port *port)
1685 struct sci_port *s = to_sci_port(port);
1688 * In uart_flush_buffer(), the xmit circular buffer has just been
1689 * cleared, so we have to reset tx_dma_len accordingly, and stop any
1694 dmaengine_terminate_async(s->chan_tx);
1695 s->cookie_tx = -EINVAL;
1698 #else /* !CONFIG_SERIAL_SH_SCI_DMA */
1699 static inline void sci_request_dma(struct uart_port *port)
1703 static inline void sci_free_dma(struct uart_port *port)
1707 #define sci_flush_buffer NULL
1708 #endif /* !CONFIG_SERIAL_SH_SCI_DMA */
1710 static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
1712 struct uart_port *port = ptr;
1713 struct sci_port *s = to_sci_port(port);
1715 #ifdef CONFIG_SERIAL_SH_SCI_DMA
1717 u16 scr = serial_port_in(port, SCSCR);
1718 u16 ssr = serial_port_in(port, SCxSR);
1720 /* Disable future Rx interrupts */
1721 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB ||
1722 s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE) {
1723 disable_irq_nosync(s->irqs[SCIx_RXI_IRQ]);
1724 if (s->cfg->regtype == SCIx_RZ_SCIFA_REGTYPE) {
1725 scif_set_rtrg(port, 1);
1731 if (sci_dma_rx_submit(s, false) < 0)
1736 serial_port_out(port, SCSCR, scr);
1737 /* Clear current interrupt */
1738 serial_port_out(port, SCxSR,
1739 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
1740 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u us\n",
1741 jiffies, s->rx_timeout);
1742 start_hrtimer_us(&s->rx_timer, s->rx_timeout);
1750 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1751 if (!scif_rtrg_enabled(port))
1752 scif_set_rtrg(port, s->rx_trigger);
1754 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1755 s->rx_frame * HZ * s->rx_fifo_timeout, 1000000));
1758 /* I think sci_receive_chars has to be called irrespective
1759 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1762 sci_receive_chars(port);
1767 static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1769 struct uart_port *port = ptr;
1770 unsigned long flags;
1772 uart_port_lock_irqsave(port, &flags);
1773 sci_transmit_chars(port);
1774 uart_port_unlock_irqrestore(port, flags);
1779 static irqreturn_t sci_tx_end_interrupt(int irq, void *ptr)
1781 struct uart_port *port = ptr;
1782 unsigned long flags;
1783 unsigned short ctrl;
1785 if (port->type != PORT_SCI)
1786 return sci_tx_interrupt(irq, ptr);
1788 uart_port_lock_irqsave(port, &flags);
1789 ctrl = serial_port_in(port, SCSCR);
1790 ctrl &= ~(SCSCR_TE | SCSCR_TEIE);
1791 serial_port_out(port, SCSCR, ctrl);
1792 uart_port_unlock_irqrestore(port, flags);
1797 static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1799 struct uart_port *port = ptr;
1802 sci_handle_breaks(port);
1804 /* drop invalid character received before break was detected */
1805 serial_port_in(port, SCxRDR);
1807 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
1812 static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1814 struct uart_port *port = ptr;
1815 struct sci_port *s = to_sci_port(port);
1817 if (s->irqs[SCIx_ERI_IRQ] == s->irqs[SCIx_BRI_IRQ]) {
1818 /* Break and Error interrupts are muxed */
1819 unsigned short ssr_status = serial_port_in(port, SCxSR);
1821 /* Break Interrupt */
1822 if (ssr_status & SCxSR_BRK(port))
1823 sci_br_interrupt(irq, ptr);
1826 if (!(ssr_status & SCxSR_ERRORS(port)))
1831 if (port->type == PORT_SCI) {
1832 if (sci_handle_errors(port)) {
1833 /* discard character in rx buffer */
1834 serial_port_in(port, SCxSR);
1835 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
1838 sci_handle_fifo_overrun(port);
1840 sci_receive_chars(port);
1843 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
1845 /* Kick the transmission */
1847 sci_tx_interrupt(irq, ptr);
1852 static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
1854 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
1855 struct uart_port *port = ptr;
1856 struct sci_port *s = to_sci_port(port);
1857 irqreturn_t ret = IRQ_NONE;
1859 ssr_status = serial_port_in(port, SCxSR);
1860 scr_status = serial_port_in(port, SCSCR);
1861 if (s->params->overrun_reg == SCxSR)
1862 orer_status = ssr_status;
1863 else if (sci_getreg(port, s->params->overrun_reg)->size)
1864 orer_status = serial_port_in(port, s->params->overrun_reg);
1866 err_enabled = scr_status & port_rx_irq_mask(port);
1869 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
1871 ret = sci_tx_interrupt(irq, ptr);
1874 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1877 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
1878 (scr_status & SCSCR_RIE))
1879 ret = sci_rx_interrupt(irq, ptr);
1881 /* Error Interrupt */
1882 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
1883 ret = sci_er_interrupt(irq, ptr);
1885 /* Break Interrupt */
1886 if (s->irqs[SCIx_ERI_IRQ] != s->irqs[SCIx_BRI_IRQ] &&
1887 (ssr_status & SCxSR_BRK(port)) && err_enabled)
1888 ret = sci_br_interrupt(irq, ptr);
1890 /* Overrun Interrupt */
1891 if (orer_status & s->params->overrun_mask) {
1892 sci_handle_fifo_overrun(port);
1899 static const struct sci_irq_desc {
1901 irq_handler_t handler;
1902 } sci_irq_desc[] = {
1904 * Split out handlers, the default case.
1908 .handler = sci_er_interrupt,
1913 .handler = sci_rx_interrupt,
1918 .handler = sci_tx_interrupt,
1923 .handler = sci_br_interrupt,
1928 .handler = sci_rx_interrupt,
1933 .handler = sci_tx_end_interrupt,
1937 * Special muxed handler.
1941 .handler = sci_mpxed_interrupt,
1945 static int sci_request_irq(struct sci_port *port)
1947 struct uart_port *up = &port->port;
1948 int i, j, w, ret = 0;
1950 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
1951 const struct sci_irq_desc *desc;
1954 /* Check if already registered (muxed) */
1955 for (w = 0; w < i; w++)
1956 if (port->irqs[w] == port->irqs[i])
1961 if (SCIx_IRQ_IS_MUXED(port)) {
1965 irq = port->irqs[i];
1968 * Certain port types won't support all of the
1969 * available interrupt sources.
1971 if (unlikely(irq < 0))
1975 desc = sci_irq_desc + i;
1976 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1977 dev_name(up->dev), desc->desc);
1978 if (!port->irqstr[j]) {
1983 ret = request_irq(irq, desc->handler, up->irqflags,
1984 port->irqstr[j], port);
1985 if (unlikely(ret)) {
1986 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1995 free_irq(port->irqs[i], port);
1999 kfree(port->irqstr[j]);
2004 static void sci_free_irq(struct sci_port *port)
2009 * Intentionally in reverse order so we iterate over the muxed
2012 for (i = 0; i < SCIx_NR_IRQS; i++) {
2013 int irq = port->irqs[i];
2016 * Certain port types won't support all of the available
2017 * interrupt sources.
2019 if (unlikely(irq < 0))
2022 /* Check if already freed (irq was muxed) */
2023 for (j = 0; j < i; j++)
2024 if (port->irqs[j] == irq)
2029 free_irq(port->irqs[i], port);
2030 kfree(port->irqstr[i]);
2032 if (SCIx_IRQ_IS_MUXED(port)) {
2033 /* If there's only one IRQ, we're done. */
2039 static unsigned int sci_tx_empty(struct uart_port *port)
2041 unsigned short status = serial_port_in(port, SCxSR);
2042 unsigned short in_tx_fifo = sci_txfill(port);
2044 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
2047 static void sci_set_rts(struct uart_port *port, bool state)
2049 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2050 u16 data = serial_port_in(port, SCPDR);
2054 data &= ~SCPDR_RTSD;
2057 serial_port_out(port, SCPDR, data);
2059 /* RTS# is output */
2060 serial_port_out(port, SCPCR,
2061 serial_port_in(port, SCPCR) | SCPCR_RTSC);
2062 } else if (sci_getreg(port, SCSPTR)->size) {
2063 u16 ctrl = serial_port_in(port, SCSPTR);
2067 ctrl &= ~SCSPTR_RTSDT;
2069 ctrl |= SCSPTR_RTSDT;
2070 serial_port_out(port, SCSPTR, ctrl);
2074 static bool sci_get_cts(struct uart_port *port)
2076 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2078 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
2079 } else if (sci_getreg(port, SCSPTR)->size) {
2081 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
2088 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
2089 * CTS/RTS is supported in hardware by at least one port and controlled
2090 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
2091 * handled via the ->init_pins() op, which is a bit of a one-way street,
2092 * lacking any ability to defer pin control -- this will later be
2093 * converted over to the GPIO framework).
2095 * Other modes (such as loopback) are supported generically on certain
2096 * port types, but not others. For these it's sufficient to test for the
2097 * existence of the support register and simply ignore the port type.
2099 static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
2101 struct sci_port *s = to_sci_port(port);
2103 if (mctrl & TIOCM_LOOP) {
2104 const struct plat_sci_reg *reg;
2107 * Standard loopback mode for SCFCR ports.
2109 reg = sci_getreg(port, SCFCR);
2111 serial_port_out(port, SCFCR,
2112 serial_port_in(port, SCFCR) |
2116 mctrl_gpio_set(s->gpios, mctrl);
2121 if (!(mctrl & TIOCM_RTS)) {
2122 /* Disable Auto RTS */
2123 serial_port_out(port, SCFCR,
2124 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
2127 sci_set_rts(port, 0);
2128 } else if (s->autorts) {
2129 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
2130 /* Enable RTS# pin function */
2131 serial_port_out(port, SCPCR,
2132 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
2135 /* Enable Auto RTS */
2136 serial_port_out(port, SCFCR,
2137 serial_port_in(port, SCFCR) | SCFCR_MCE);
2140 sci_set_rts(port, 1);
2144 static unsigned int sci_get_mctrl(struct uart_port *port)
2146 struct sci_port *s = to_sci_port(port);
2147 struct mctrl_gpios *gpios = s->gpios;
2148 unsigned int mctrl = 0;
2150 mctrl_gpio_get(gpios, &mctrl);
2153 * CTS/RTS is handled in hardware when supported, while nothing
2157 if (sci_get_cts(port))
2159 } else if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS)) {
2162 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR))
2164 if (!mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD))
2170 static void sci_enable_ms(struct uart_port *port)
2172 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
2175 static void sci_break_ctl(struct uart_port *port, int break_state)
2177 unsigned short scscr, scsptr;
2178 unsigned long flags;
2180 /* check whether the port has SCSPTR */
2181 if (!sci_getreg(port, SCSPTR)->size) {
2183 * Not supported by hardware. Most parts couple break and rx
2184 * interrupts together, with break detection always enabled.
2189 uart_port_lock_irqsave(port, &flags);
2190 scsptr = serial_port_in(port, SCSPTR);
2191 scscr = serial_port_in(port, SCSCR);
2193 if (break_state == -1) {
2194 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
2197 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
2201 serial_port_out(port, SCSPTR, scsptr);
2202 serial_port_out(port, SCSCR, scscr);
2203 uart_port_unlock_irqrestore(port, flags);
2206 static int sci_startup(struct uart_port *port)
2208 struct sci_port *s = to_sci_port(port);
2211 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2213 sci_request_dma(port);
2215 ret = sci_request_irq(s);
2216 if (unlikely(ret < 0)) {
2224 static void sci_shutdown(struct uart_port *port)
2226 struct sci_port *s = to_sci_port(port);
2227 unsigned long flags;
2230 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2233 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2235 uart_port_lock_irqsave(port, &flags);
2239 * Stop RX and TX, disable related interrupts, keep clock source
2240 * and HSCIF TOT bits
2242 scr = serial_port_in(port, SCSCR);
2243 serial_port_out(port, SCSCR, scr &
2244 (SCSCR_CKE1 | SCSCR_CKE0 | s->hscif_tot));
2245 uart_port_unlock_irqrestore(port, flags);
2247 #ifdef CONFIG_SERIAL_SH_SCI_DMA
2248 if (s->chan_rx_saved) {
2249 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2251 hrtimer_cancel(&s->rx_timer);
2255 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0)
2256 del_timer_sync(&s->rx_fifo_timer);
2261 static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2264 unsigned long freq = s->clk_rates[SCI_SCK];
2265 int err, min_err = INT_MAX;
2268 if (s->port.type != PORT_HSCIF)
2271 for_each_sr(sr, s) {
2272 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2273 if (abs(err) >= abs(min_err))
2283 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2288 static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2289 unsigned long freq, unsigned int *dlr,
2292 int err, min_err = INT_MAX;
2293 unsigned int sr, dl;
2295 if (s->port.type != PORT_HSCIF)
2298 for_each_sr(sr, s) {
2299 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2300 dl = clamp(dl, 1U, 65535U);
2302 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2303 if (abs(err) >= abs(min_err))
2314 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2315 min_err, *dlr, *srr + 1);
2319 /* calculate sample rate, BRR, and clock select */
2320 static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2321 unsigned int *brr, unsigned int *srr,
2324 unsigned long freq = s->clk_rates[SCI_FCK];
2325 unsigned int sr, br, prediv, scrate, c;
2326 int err, min_err = INT_MAX;
2328 if (s->port.type != PORT_HSCIF)
2332 * Find the combination of sample rate and clock select with the
2333 * smallest deviation from the desired baud rate.
2334 * Prefer high sample rates to maximise the receive margin.
2336 * M: Receive margin (%)
2337 * N: Ratio of bit rate to clock (N = sampling rate)
2338 * D: Clock duty (D = 0 to 1.0)
2339 * L: Frame length (L = 9 to 12)
2340 * F: Absolute value of clock frequency deviation
2342 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2343 * (|D - 0.5| / N * (1 + F))|
2344 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2346 for_each_sr(sr, s) {
2347 for (c = 0; c <= 3; c++) {
2348 /* integerized formulas from HSCIF documentation */
2349 prediv = sr << (2 * c + 1);
2352 * We need to calculate:
2354 * br = freq / (prediv * bps) clamped to [1..256]
2355 * err = freq / (br * prediv) - bps
2357 * Watch out for overflow when calculating the desired
2358 * sampling clock rate!
2360 if (bps > UINT_MAX / prediv)
2363 scrate = prediv * bps;
2364 br = DIV_ROUND_CLOSEST(freq, scrate);
2365 br = clamp(br, 1U, 256U);
2367 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
2368 if (abs(err) >= abs(min_err))
2382 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2383 min_err, *brr, *srr + 1, *cks);
2387 static void sci_reset(struct uart_port *port)
2389 const struct plat_sci_reg *reg;
2390 unsigned int status;
2391 struct sci_port *s = to_sci_port(port);
2393 serial_port_out(port, SCSCR, s->hscif_tot); /* TE=0, RE=0, CKE1=0 */
2395 reg = sci_getreg(port, SCFCR);
2397 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
2399 sci_clear_SCxSR(port,
2400 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2401 SCxSR_BREAK_CLEAR(port));
2402 if (sci_getreg(port, SCLSR)->size) {
2403 status = serial_port_in(port, SCLSR);
2404 status &= ~(SCLSR_TO | SCLSR_ORER);
2405 serial_port_out(port, SCLSR, status);
2408 if (s->rx_trigger > 1) {
2409 if (s->rx_fifo_timeout) {
2410 scif_set_rtrg(port, 1);
2411 timer_setup(&s->rx_fifo_timer, rx_fifo_timer_fn, 0);
2413 if (port->type == PORT_SCIFA ||
2414 port->type == PORT_SCIFB)
2415 scif_set_rtrg(port, 1);
2417 scif_set_rtrg(port, s->rx_trigger);
2422 static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2423 const struct ktermios *old)
2425 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
2426 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2427 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
2428 struct sci_port *s = to_sci_port(port);
2429 const struct plat_sci_reg *reg;
2430 int min_err = INT_MAX, err;
2431 unsigned long max_freq = 0;
2433 unsigned long flags;
2435 if ((termios->c_cflag & CSIZE) == CS7) {
2436 smr_val |= SCSMR_CHR;
2438 termios->c_cflag &= ~CSIZE;
2439 termios->c_cflag |= CS8;
2441 if (termios->c_cflag & PARENB)
2442 smr_val |= SCSMR_PE;
2443 if (termios->c_cflag & PARODD)
2444 smr_val |= SCSMR_PE | SCSMR_ODD;
2445 if (termios->c_cflag & CSTOPB)
2446 smr_val |= SCSMR_STOP;
2449 * earlyprintk comes here early on with port->uartclk set to zero.
2450 * the clock framework is not up and running at this point so here
2451 * we assume that 115200 is the maximum baud rate. please note that
2452 * the baud rate is not programmed during earlyprintk - it is assumed
2453 * that the previous boot loader has enabled required clocks and
2454 * setup the baud rate generator hardware for us already.
2456 if (!port->uartclk) {
2457 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2461 for (i = 0; i < SCI_NUM_CLKS; i++)
2462 max_freq = max(max_freq, s->clk_rates[i]);
2464 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
2469 * There can be multiple sources for the sampling clock. Find the one
2470 * that gives us the smallest deviation from the desired baud rate.
2473 /* Optional Undivided External Clock */
2474 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2475 port->type != PORT_SCIFB) {
2476 err = sci_sck_calc(s, baud, &srr1);
2477 if (abs(err) < abs(min_err)) {
2479 scr_val = SCSCR_CKE1;
2488 /* Optional BRG Frequency Divided External Clock */
2489 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2490 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2492 if (abs(err) < abs(min_err)) {
2493 best_clk = SCI_SCIF_CLK;
2494 scr_val = SCSCR_CKE1;
2504 /* Optional BRG Frequency Divided Internal Clock */
2505 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2506 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2508 if (abs(err) < abs(min_err)) {
2509 best_clk = SCI_BRG_INT;
2510 scr_val = SCSCR_CKE1;
2520 /* Divided Functional Clock using standard Bit Rate Register */
2521 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2522 if (abs(err) < abs(min_err)) {
2533 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2534 s->clks[best_clk], baud, min_err);
2539 * Program the optional External Baud Rate Generator (BRG) first.
2540 * It controls the mux to select (H)SCK or frequency divided clock.
2542 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2543 serial_port_out(port, SCDL, dl);
2544 serial_port_out(port, SCCKS, sccks);
2547 uart_port_lock_irqsave(port, &flags);
2551 uart_update_timeout(port, termios->c_cflag, baud);
2553 /* byte size and parity */
2554 bits = tty_get_frame_size(termios->c_cflag);
2556 if (sci_getreg(port, SEMR)->size)
2557 serial_port_out(port, SEMR, 0);
2559 if (best_clk >= 0) {
2560 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2562 case 5: smr_val |= SCSMR_SRC_5; break;
2563 case 7: smr_val |= SCSMR_SRC_7; break;
2564 case 11: smr_val |= SCSMR_SRC_11; break;
2565 case 13: smr_val |= SCSMR_SRC_13; break;
2566 case 16: smr_val |= SCSMR_SRC_16; break;
2567 case 17: smr_val |= SCSMR_SRC_17; break;
2568 case 19: smr_val |= SCSMR_SRC_19; break;
2569 case 27: smr_val |= SCSMR_SRC_27; break;
2572 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2573 serial_port_out(port, SCSMR, smr_val);
2574 serial_port_out(port, SCBRR, brr);
2575 if (sci_getreg(port, HSSRR)->size) {
2576 unsigned int hssrr = srr | HSCIF_SRE;
2577 /* Calculate deviation from intended rate at the
2578 * center of the last stop bit in sampling clocks.
2580 int last_stop = bits * 2 - 1;
2581 int deviation = DIV_ROUND_CLOSEST(min_err * last_stop *
2585 if (abs(deviation) >= 2) {
2586 /* At least two sampling clocks off at the
2587 * last stop bit; we can increase the error
2588 * margin by shifting the sampling point.
2590 int shift = clamp(deviation / 2, -8, 7);
2592 hssrr |= (shift << HSCIF_SRHP_SHIFT) &
2594 hssrr |= HSCIF_SRDE;
2596 serial_port_out(port, HSSRR, hssrr);
2599 /* Wait one bit interval */
2600 udelay((1000000 + (baud - 1)) / baud);
2602 /* Don't touch the bit rate configuration */
2603 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
2604 smr_val |= serial_port_in(port, SCSMR) &
2605 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
2606 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2607 serial_port_out(port, SCSMR, smr_val);
2610 sci_init_pins(port, termios->c_cflag);
2612 port->status &= ~UPSTAT_AUTOCTS;
2614 reg = sci_getreg(port, SCFCR);
2616 unsigned short ctrl = serial_port_in(port, SCFCR);
2618 if ((port->flags & UPF_HARD_FLOW) &&
2619 (termios->c_cflag & CRTSCTS)) {
2620 /* There is no CTS interrupt to restart the hardware */
2621 port->status |= UPSTAT_AUTOCTS;
2622 /* MCE is enabled when RTS is raised */
2627 * As we've done a sci_reset() above, ensure we don't
2628 * interfere with the FIFOs while toggling MCE. As the
2629 * reset values could still be set, simply mask them out.
2631 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2633 serial_port_out(port, SCFCR, ctrl);
2635 if (port->flags & UPF_HARD_FLOW) {
2636 /* Refresh (Auto) RTS */
2637 sci_set_mctrl(port, port->mctrl);
2641 * For SCI, TE (transmit enable) must be set after setting TIE
2642 * (transmit interrupt enable) or in the same instruction to
2643 * start the transmitting process. So skip setting TE here for SCI.
2645 if (port->type != PORT_SCI)
2646 scr_val |= SCSCR_TE;
2647 scr_val |= SCSCR_RE | (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
2648 serial_port_out(port, SCSCR, scr_val | s->hscif_tot);
2649 if ((srr + 1 == 5) &&
2650 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2652 * In asynchronous mode, when the sampling rate is 1/5, first
2653 * received data may become invalid on some SCIFA and SCIFB.
2654 * To avoid this problem wait more than 1 serial data time (1
2655 * bit time x serial data number) after setting SCSCR.RE = 1.
2657 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2660 /* Calculate delay for 2 DMA buffers (4 FIFO). */
2661 s->rx_frame = (10000 * bits) / (baud / 100);
2662 #ifdef CONFIG_SERIAL_SH_SCI_DMA
2663 s->rx_timeout = s->buf_len_rx * 2 * s->rx_frame;
2666 if ((termios->c_cflag & CREAD) != 0)
2669 uart_port_unlock_irqrestore(port, flags);
2671 sci_port_disable(s);
2673 if (UART_ENABLE_MS(port, termios->c_cflag))
2674 sci_enable_ms(port);
2677 static void sci_pm(struct uart_port *port, unsigned int state,
2678 unsigned int oldstate)
2680 struct sci_port *sci_port = to_sci_port(port);
2683 case UART_PM_STATE_OFF:
2684 sci_port_disable(sci_port);
2687 sci_port_enable(sci_port);
2692 static const char *sci_type(struct uart_port *port)
2694 switch (port->type) {
2712 static int sci_remap_port(struct uart_port *port)
2714 struct sci_port *sport = to_sci_port(port);
2717 * Nothing to do if there's already an established membase.
2722 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2723 port->membase = ioremap(port->mapbase, sport->reg_size);
2724 if (unlikely(!port->membase)) {
2725 dev_err(port->dev, "can't remap port#%d\n", port->line);
2730 * For the simple (and majority of) cases where we don't
2731 * need to do any remapping, just cast the cookie
2734 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
2740 static void sci_release_port(struct uart_port *port)
2742 struct sci_port *sport = to_sci_port(port);
2744 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
2745 iounmap(port->membase);
2746 port->membase = NULL;
2749 release_mem_region(port->mapbase, sport->reg_size);
2752 static int sci_request_port(struct uart_port *port)
2754 struct resource *res;
2755 struct sci_port *sport = to_sci_port(port);
2758 res = request_mem_region(port->mapbase, sport->reg_size,
2759 dev_name(port->dev));
2760 if (unlikely(res == NULL)) {
2761 dev_err(port->dev, "request_mem_region failed.");
2765 ret = sci_remap_port(port);
2766 if (unlikely(ret != 0)) {
2767 release_resource(res);
2774 static void sci_config_port(struct uart_port *port, int flags)
2776 if (flags & UART_CONFIG_TYPE) {
2777 struct sci_port *sport = to_sci_port(port);
2779 port->type = sport->cfg->type;
2780 sci_request_port(port);
2784 static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2786 if (ser->baud_base < 2400)
2787 /* No paper tape reader for Mitch.. */
2793 static const struct uart_ops sci_uart_ops = {
2794 .tx_empty = sci_tx_empty,
2795 .set_mctrl = sci_set_mctrl,
2796 .get_mctrl = sci_get_mctrl,
2797 .start_tx = sci_start_tx,
2798 .stop_tx = sci_stop_tx,
2799 .stop_rx = sci_stop_rx,
2800 .enable_ms = sci_enable_ms,
2801 .break_ctl = sci_break_ctl,
2802 .startup = sci_startup,
2803 .shutdown = sci_shutdown,
2804 .flush_buffer = sci_flush_buffer,
2805 .set_termios = sci_set_termios,
2808 .release_port = sci_release_port,
2809 .request_port = sci_request_port,
2810 .config_port = sci_config_port,
2811 .verify_port = sci_verify_port,
2812 #ifdef CONFIG_CONSOLE_POLL
2813 .poll_get_char = sci_poll_get_char,
2814 .poll_put_char = sci_poll_put_char,
2818 static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2820 const char *clk_names[] = {
2823 [SCI_BRG_INT] = "brg_int",
2824 [SCI_SCIF_CLK] = "scif_clk",
2829 if (sci_port->cfg->type == PORT_HSCIF)
2830 clk_names[SCI_SCK] = "hsck";
2832 for (i = 0; i < SCI_NUM_CLKS; i++) {
2833 clk = devm_clk_get_optional(dev, clk_names[i]);
2835 return PTR_ERR(clk);
2837 if (!clk && i == SCI_FCK) {
2839 * Not all SH platforms declare a clock lookup entry
2840 * for SCI devices, in which case we need to get the
2841 * global "peripheral_clk" clock.
2843 clk = devm_clk_get(dev, "peripheral_clk");
2845 return dev_err_probe(dev, PTR_ERR(clk),
2846 "failed to get %s\n",
2851 dev_dbg(dev, "failed to get %s\n", clk_names[i]);
2853 dev_dbg(dev, "clk %s is %pC rate %lu\n", clk_names[i],
2854 clk, clk_get_rate(clk));
2855 sci_port->clks[i] = clk;
2860 static const struct sci_port_params *
2861 sci_probe_regmap(const struct plat_sci_port *cfg)
2863 unsigned int regtype;
2865 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2866 return &sci_port_params[cfg->regtype];
2868 switch (cfg->type) {
2870 regtype = SCIx_SCI_REGTYPE;
2873 regtype = SCIx_IRDA_REGTYPE;
2876 regtype = SCIx_SCIFA_REGTYPE;
2879 regtype = SCIx_SCIFB_REGTYPE;
2883 * The SH-4 is a bit of a misnomer here, although that's
2884 * where this particular port layout originated. This
2885 * configuration (or some slight variation thereof)
2886 * remains the dominant model for all SCIFs.
2888 regtype = SCIx_SH4_SCIF_REGTYPE;
2891 regtype = SCIx_HSCIF_REGTYPE;
2894 pr_err("Can't probe register map for given port\n");
2898 return &sci_port_params[regtype];
2901 static int sci_init_single(struct platform_device *dev,
2902 struct sci_port *sci_port, unsigned int index,
2903 const struct plat_sci_port *p, bool early)
2905 struct uart_port *port = &sci_port->port;
2906 const struct resource *res;
2912 port->ops = &sci_uart_ops;
2913 port->iotype = UPIO_MEM;
2915 port->has_sysrq = IS_ENABLED(CONFIG_SERIAL_SH_SCI_CONSOLE);
2917 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2921 port->mapbase = res->start;
2922 sci_port->reg_size = resource_size(res);
2924 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i) {
2926 sci_port->irqs[i] = platform_get_irq_optional(dev, i);
2928 sci_port->irqs[i] = platform_get_irq(dev, i);
2932 * The fourth interrupt on SCI port is transmit end interrupt, so
2933 * shuffle the interrupts.
2935 if (p->type == PORT_SCI)
2936 swap(sci_port->irqs[SCIx_BRI_IRQ], sci_port->irqs[SCIx_TEI_IRQ]);
2938 /* The SCI generates several interrupts. They can be muxed together or
2939 * connected to different interrupt lines. In the muxed case only one
2940 * interrupt resource is specified as there is only one interrupt ID.
2941 * In the non-muxed case, up to 6 interrupt signals might be generated
2942 * from the SCI, however those signals might have their own individual
2943 * interrupt ID numbers, or muxed together with another interrupt.
2945 if (sci_port->irqs[0] < 0)
2948 if (sci_port->irqs[1] < 0)
2949 for (i = 1; i < ARRAY_SIZE(sci_port->irqs); i++)
2950 sci_port->irqs[i] = sci_port->irqs[0];
2952 sci_port->params = sci_probe_regmap(p);
2953 if (unlikely(sci_port->params == NULL))
2958 sci_port->rx_trigger = 48;
2961 sci_port->rx_trigger = 64;
2964 sci_port->rx_trigger = 32;
2967 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2968 /* RX triggering not implemented for this IP */
2969 sci_port->rx_trigger = 1;
2971 sci_port->rx_trigger = 8;
2974 sci_port->rx_trigger = 1;
2978 sci_port->rx_fifo_timeout = 0;
2979 sci_port->hscif_tot = 0;
2981 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2982 * match the SoC datasheet, this should be investigated. Let platform
2983 * data override the sampling rate for now.
2985 sci_port->sampling_rate_mask = p->sampling_rate
2986 ? SCI_SR(p->sampling_rate)
2987 : sci_port->params->sampling_rate_mask;
2990 ret = sci_init_clocks(sci_port, &dev->dev);
2994 port->dev = &dev->dev;
2996 pm_runtime_enable(&dev->dev);
2999 port->type = p->type;
3000 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
3001 port->fifosize = sci_port->params->fifosize;
3003 if (port->type == PORT_SCI && !dev->dev.of_node) {
3004 if (sci_port->reg_size >= 0x20)
3011 * The UART port needs an IRQ value, so we peg this to the RX IRQ
3012 * for the multi-IRQ ports, which is where we are primarily
3013 * concerned with the shutdown path synchronization.
3015 * For the muxed case there's nothing more to do.
3017 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
3020 port->serial_in = sci_serial_in;
3021 port->serial_out = sci_serial_out;
3026 static void sci_cleanup_single(struct sci_port *port)
3028 pm_runtime_disable(port->port.dev);
3031 #if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
3032 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
3033 static void serial_console_putchar(struct uart_port *port, unsigned char ch)
3035 sci_poll_put_char(port, ch);
3039 * Print a string to the serial port trying not to disturb
3040 * any possible real use of the port...
3042 static void serial_console_write(struct console *co, const char *s,
3045 struct sci_port *sci_port = &sci_ports[co->index];
3046 struct uart_port *port = &sci_port->port;
3047 unsigned short bits, ctrl, ctrl_temp;
3048 unsigned long flags;
3053 else if (oops_in_progress)
3054 locked = uart_port_trylock_irqsave(port, &flags);
3056 uart_port_lock_irqsave(port, &flags);
3058 /* first save SCSCR then disable interrupts, keep clock source */
3059 ctrl = serial_port_in(port, SCSCR);
3060 ctrl_temp = SCSCR_RE | SCSCR_TE |
3061 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
3062 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
3063 serial_port_out(port, SCSCR, ctrl_temp | sci_port->hscif_tot);
3065 uart_console_write(port, s, count, serial_console_putchar);
3067 /* wait until fifo is empty and last bit has been transmitted */
3068 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
3069 while ((serial_port_in(port, SCxSR) & bits) != bits)
3072 /* restore the SCSCR */
3073 serial_port_out(port, SCSCR, ctrl);
3076 uart_port_unlock_irqrestore(port, flags);
3079 static int serial_console_setup(struct console *co, char *options)
3081 struct sci_port *sci_port;
3082 struct uart_port *port;
3090 * Refuse to handle any bogus ports.
3092 if (co->index < 0 || co->index >= SCI_NPORTS)
3095 sci_port = &sci_ports[co->index];
3096 port = &sci_port->port;
3099 * Refuse to handle uninitialized ports.
3104 ret = sci_remap_port(port);
3105 if (unlikely(ret != 0))
3109 uart_parse_options(options, &baud, &parity, &bits, &flow);
3111 return uart_set_options(port, co, baud, parity, bits, flow);
3114 static struct console serial_console = {
3116 .device = uart_console_device,
3117 .write = serial_console_write,
3118 .setup = serial_console_setup,
3119 .flags = CON_PRINTBUFFER,
3121 .data = &sci_uart_driver,
3124 #ifdef CONFIG_SUPERH
3125 static char early_serial_buf[32];
3127 static int early_serial_console_setup(struct console *co, char *options)
3130 * This early console is always registered using the earlyprintk=
3131 * parameter, which does not call add_preferred_console(). Thus
3132 * @options is always NULL and the options for this early console
3133 * are passed using a custom buffer.
3137 return serial_console_setup(co, early_serial_buf);
3140 static struct console early_serial_console = {
3141 .name = "early_ttySC",
3142 .write = serial_console_write,
3143 .setup = early_serial_console_setup,
3144 .flags = CON_PRINTBUFFER,
3148 static int sci_probe_earlyprintk(struct platform_device *pdev)
3150 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
3152 if (early_serial_console.data)
3155 early_serial_console.index = pdev->id;
3157 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
3159 if (!strstr(early_serial_buf, "keep"))
3160 early_serial_console.flags |= CON_BOOT;
3162 register_console(&early_serial_console);
3167 #define SCI_CONSOLE (&serial_console)
3170 static inline int sci_probe_earlyprintk(struct platform_device *pdev)
3175 #define SCI_CONSOLE NULL
3177 #endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
3179 static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
3181 static DEFINE_MUTEX(sci_uart_registration_lock);
3182 static struct uart_driver sci_uart_driver = {
3183 .owner = THIS_MODULE,
3184 .driver_name = "sci",
3185 .dev_name = "ttySC",
3187 .minor = SCI_MINOR_START,
3189 .cons = SCI_CONSOLE,
3192 static void sci_remove(struct platform_device *dev)
3194 struct sci_port *port = platform_get_drvdata(dev);
3195 unsigned int type = port->port.type; /* uart_remove_... clears it */
3197 sci_ports_in_use &= ~BIT(port->port.line);
3198 uart_remove_one_port(&sci_uart_driver, &port->port);
3200 sci_cleanup_single(port);
3202 if (port->port.fifosize > 1)
3203 device_remove_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3204 if (type == PORT_SCIFA || type == PORT_SCIFB || type == PORT_HSCIF)
3205 device_remove_file(&dev->dev, &dev_attr_rx_fifo_timeout);
3209 #define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
3210 #define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
3211 #define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
3213 static const struct of_device_id of_sci_match[] __maybe_unused = {
3214 /* SoC-specific types */
3216 .compatible = "renesas,scif-r7s72100",
3217 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
3220 .compatible = "renesas,scif-r7s9210",
3221 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3224 .compatible = "renesas,scif-r9a07g044",
3225 .data = SCI_OF_DATA(PORT_SCIF, SCIx_RZ_SCIFA_REGTYPE),
3227 /* Family-specific types */
3229 .compatible = "renesas,rcar-gen1-scif",
3230 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3232 .compatible = "renesas,rcar-gen2-scif",
3233 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3235 .compatible = "renesas,rcar-gen3-scif",
3236 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3238 .compatible = "renesas,rcar-gen4-scif",
3239 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
3243 .compatible = "renesas,scif",
3244 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
3246 .compatible = "renesas,scifa",
3247 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
3249 .compatible = "renesas,scifb",
3250 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
3252 .compatible = "renesas,hscif",
3253 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
3255 .compatible = "renesas,sci",
3256 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
3261 MODULE_DEVICE_TABLE(of, of_sci_match);
3263 static void sci_reset_control_assert(void *data)
3265 reset_control_assert(data);
3268 static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3269 unsigned int *dev_id)
3271 struct device_node *np = pdev->dev.of_node;
3272 struct reset_control *rstc;
3273 struct plat_sci_port *p;
3274 struct sci_port *sp;
3278 if (!IS_ENABLED(CONFIG_OF) || !np)
3279 return ERR_PTR(-EINVAL);
3281 data = of_device_get_match_data(&pdev->dev);
3283 rstc = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
3285 return ERR_PTR(dev_err_probe(&pdev->dev, PTR_ERR(rstc),
3286 "failed to get reset ctrl\n"));
3288 ret = reset_control_deassert(rstc);
3290 dev_err(&pdev->dev, "failed to deassert reset %d\n", ret);
3291 return ERR_PTR(ret);
3294 ret = devm_add_action_or_reset(&pdev->dev, sci_reset_control_assert, rstc);
3296 dev_err(&pdev->dev, "failed to register assert devm action, %d\n",
3298 return ERR_PTR(ret);
3301 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
3303 return ERR_PTR(-ENOMEM);
3305 /* Get the line number from the aliases node. */
3306 id = of_alias_get_id(np, "serial");
3307 if (id < 0 && ~sci_ports_in_use)
3308 id = ffz(sci_ports_in_use);
3310 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3311 return ERR_PTR(-EINVAL);
3313 if (id >= ARRAY_SIZE(sci_ports)) {
3314 dev_err(&pdev->dev, "serial%d out of range\n", id);
3315 return ERR_PTR(-EINVAL);
3318 sp = &sci_ports[id];
3321 p->type = SCI_OF_TYPE(data);
3322 p->regtype = SCI_OF_REGTYPE(data);
3324 sp->has_rtscts = of_property_read_bool(np, "uart-has-rtscts");
3329 static int sci_probe_single(struct platform_device *dev,
3331 struct plat_sci_port *p,
3332 struct sci_port *sciport)
3337 if (unlikely(index >= SCI_NPORTS)) {
3338 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
3339 index+1, SCI_NPORTS);
3340 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
3343 BUILD_BUG_ON(SCI_NPORTS > sizeof(sci_ports_in_use) * 8);
3344 if (sci_ports_in_use & BIT(index))
3347 mutex_lock(&sci_uart_registration_lock);
3348 if (!sci_uart_driver.state) {
3349 ret = uart_register_driver(&sci_uart_driver);
3351 mutex_unlock(&sci_uart_registration_lock);
3355 mutex_unlock(&sci_uart_registration_lock);
3357 ret = sci_init_single(dev, sciport, index, p, false);
3361 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3362 if (IS_ERR(sciport->gpios))
3363 return PTR_ERR(sciport->gpios);
3365 if (sciport->has_rtscts) {
3366 if (mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_CTS) ||
3367 mctrl_gpio_to_gpiod(sciport->gpios, UART_GPIO_RTS)) {
3368 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3371 sciport->port.flags |= UPF_HARD_FLOW;
3374 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3376 sci_cleanup_single(sciport);
3383 static int sci_probe(struct platform_device *dev)
3385 struct plat_sci_port *p;
3386 struct sci_port *sp;
3387 unsigned int dev_id;
3391 * If we've come here via earlyprintk initialization, head off to
3392 * the special early probe. We don't have sufficient device state
3393 * to make it beyond this yet.
3395 #ifdef CONFIG_SUPERH
3396 if (is_sh_early_platform_device(dev))
3397 return sci_probe_earlyprintk(dev);
3400 if (dev->dev.of_node) {
3401 p = sci_parse_dt(dev, &dev_id);
3405 p = dev->dev.platform_data;
3407 dev_err(&dev->dev, "no platform data supplied\n");
3414 sp = &sci_ports[dev_id];
3415 platform_set_drvdata(dev, sp);
3417 ret = sci_probe_single(dev, dev_id, p, sp);
3421 if (sp->port.fifosize > 1) {
3422 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_trigger);
3426 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB ||
3427 sp->port.type == PORT_HSCIF) {
3428 ret = device_create_file(&dev->dev, &dev_attr_rx_fifo_timeout);
3430 if (sp->port.fifosize > 1) {
3431 device_remove_file(&dev->dev,
3432 &dev_attr_rx_fifo_trigger);
3438 #ifdef CONFIG_SH_STANDARD_BIOS
3439 sh_bios_gdb_detach();
3442 sci_ports_in_use |= BIT(dev_id);
3446 static __maybe_unused int sci_suspend(struct device *dev)
3448 struct sci_port *sport = dev_get_drvdata(dev);
3451 uart_suspend_port(&sci_uart_driver, &sport->port);
3456 static __maybe_unused int sci_resume(struct device *dev)
3458 struct sci_port *sport = dev_get_drvdata(dev);
3461 uart_resume_port(&sci_uart_driver, &sport->port);
3466 static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
3468 static struct platform_driver sci_driver = {
3470 .remove_new = sci_remove,
3473 .pm = &sci_dev_pm_ops,
3474 .of_match_table = of_match_ptr(of_sci_match),
3478 static int __init sci_init(void)
3480 pr_info("%s\n", banner);
3482 return platform_driver_register(&sci_driver);
3485 static void __exit sci_exit(void)
3487 platform_driver_unregister(&sci_driver);
3489 if (sci_uart_driver.state)
3490 uart_unregister_driver(&sci_uart_driver);
3493 #if defined(CONFIG_SUPERH) && defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
3494 sh_early_platform_init_buffer("earlyprintk", &sci_driver,
3495 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3497 #ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3498 static struct plat_sci_port port_cfg __initdata;
3500 static int __init early_console_setup(struct earlycon_device *device,
3503 if (!device->port.membase)
3506 device->port.serial_in = sci_serial_in;
3507 device->port.serial_out = sci_serial_out;
3508 device->port.type = type;
3509 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3510 port_cfg.type = type;
3511 sci_ports[0].cfg = &port_cfg;
3512 sci_ports[0].params = sci_probe_regmap(&port_cfg);
3513 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3514 sci_serial_out(&sci_ports[0].port, SCSCR,
3515 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
3517 device->con->write = serial_console_write;
3520 static int __init sci_early_console_setup(struct earlycon_device *device,
3523 return early_console_setup(device, PORT_SCI);
3525 static int __init scif_early_console_setup(struct earlycon_device *device,
3528 return early_console_setup(device, PORT_SCIF);
3530 static int __init rzscifa_early_console_setup(struct earlycon_device *device,
3533 port_cfg.regtype = SCIx_RZ_SCIFA_REGTYPE;
3534 return early_console_setup(device, PORT_SCIF);
3537 static int __init scifa_early_console_setup(struct earlycon_device *device,
3540 return early_console_setup(device, PORT_SCIFA);
3542 static int __init scifb_early_console_setup(struct earlycon_device *device,
3545 return early_console_setup(device, PORT_SCIFB);
3547 static int __init hscif_early_console_setup(struct earlycon_device *device,
3550 return early_console_setup(device, PORT_HSCIF);
3553 OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
3554 OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
3555 OF_EARLYCON_DECLARE(scif, "renesas,scif-r7s9210", rzscifa_early_console_setup);
3556 OF_EARLYCON_DECLARE(scif, "renesas,scif-r9a07g044", rzscifa_early_console_setup);
3557 OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
3558 OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
3559 OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3560 #endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3562 module_init(sci_init);
3563 module_exit(sci_exit);
3565 MODULE_LICENSE("GPL");
3566 MODULE_ALIAS("platform:sh-sci");
3567 MODULE_AUTHOR("Paul Mundt");
3568 MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");