2 * Hardware driver for DAQ-STC based boards
4 * COMEDI - Linux Control and Measurement Device Interface
5 * Copyright (C) 1997-2001 David A. Schleef <ds@schleef.org>
6 * Copyright (C) 2002-2006 Frank Mori Hess <fmhess@users.sourceforge.net>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 * This file is meant to be included by another file, e.g.,
21 * ni_atmio.c or ni_pcimio.c.
23 * Interrupt support originally added by Truxton Fulton <trux@truxton.com>
25 * References (ftp://ftp.natinst.com/support/manuals):
26 * 340747b.pdf AT-MIO E series Register Level Programmer Manual
27 * 341079b.pdf PCI E Series RLPM
28 * 340934b.pdf DAQ-STC reference manual
30 * 67xx and 611x registers (ftp://ftp.ni.com/support/daq/mhddk/documentation/)
34 * Other possibly relevant info:
35 * 320517c.pdf User manual (obsolete)
36 * 320517f.pdf User manual (new)
38 * 320906c.pdf maximum signal ratings
39 * 321066a.pdf about 16x
40 * 321791a.pdf discontinuation of at-mio-16e-10 rev. c
41 * 321808a.pdf about at-mio-16e-10 rev P
42 * 321837a.pdf discontinuation of at-mio-16de-10 rev d
43 * 321838a.pdf about at-mio-16de-10 rev N
46 * - the interrupt routine needs to be cleaned up
48 * 2006-02-07: S-Series PCI-6143: Support has been added but is not
49 * fully tested as yet. Terry Barnaby, BEAM Ltd.
52 #include <linux/interrupt.h>
53 #include <linux/sched.h>
54 #include <linux/delay.h>
59 #define NI_TIMEOUT 1000
61 /* Note: this table must match the ai_gain_* definitions */
62 static const short ni_gainlkup[][16] = {
63 [ai_gain_16] = {0, 1, 2, 3, 4, 5, 6, 7,
64 0x100, 0x101, 0x102, 0x103, 0x104, 0x105, 0x106, 0x107},
65 [ai_gain_8] = {1, 2, 4, 7, 0x101, 0x102, 0x104, 0x107},
66 [ai_gain_14] = {1, 2, 3, 4, 5, 6, 7,
67 0x101, 0x102, 0x103, 0x104, 0x105, 0x106, 0x107},
68 [ai_gain_4] = {0, 1, 4, 7},
69 [ai_gain_611x] = {0x00a, 0x00b, 0x001, 0x002,
70 0x003, 0x004, 0x005, 0x006},
71 [ai_gain_622x] = {0, 1, 4, 5},
72 [ai_gain_628x] = {1, 2, 3, 4, 5, 6, 7},
73 [ai_gain_6143] = {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
76 static const struct comedi_lrange range_ni_E_ai = {
97 static const struct comedi_lrange range_ni_E_ai_limited = {
110 static const struct comedi_lrange range_ni_E_ai_limited14 = {
129 static const struct comedi_lrange range_ni_E_ai_bipolar4 = {
138 static const struct comedi_lrange range_ni_E_ai_611x = {
151 static const struct comedi_lrange range_ni_M_ai_622x = {
160 static const struct comedi_lrange range_ni_M_ai_628x = {
172 static const struct comedi_lrange range_ni_E_ao_ext = {
181 static const struct comedi_lrange *const ni_range_lkup[] = {
182 [ai_gain_16] = &range_ni_E_ai,
183 [ai_gain_8] = &range_ni_E_ai_limited,
184 [ai_gain_14] = &range_ni_E_ai_limited14,
185 [ai_gain_4] = &range_ni_E_ai_bipolar4,
186 [ai_gain_611x] = &range_ni_E_ai_611x,
187 [ai_gain_622x] = &range_ni_M_ai_622x,
188 [ai_gain_628x] = &range_ni_M_ai_628x,
189 [ai_gain_6143] = &range_bipolar5
194 AIMODE_HALF_FULL = 1,
199 enum ni_common_subdevices {
205 NI_CALIBRATION_SUBDEV,
208 NI_CS5529_CALIBRATION_SUBDEV,
217 #define NI_GPCT_SUBDEV(x) (NI_GPCT0_SUBDEV + (x))
219 enum timebase_nanoseconds {
221 TIMEBASE_2_NS = 10000
224 #define SERIAL_DISABLED 0
225 #define SERIAL_600NS 600
226 #define SERIAL_1_2US 1200
227 #define SERIAL_10US 10000
229 static const int num_adc_stages_611x = 3;
231 static void ni_writel(struct comedi_device *dev, unsigned int data, int reg)
234 writel(data, dev->mmio + reg);
236 outl(data, dev->iobase + reg);
239 static void ni_writew(struct comedi_device *dev, unsigned int data, int reg)
242 writew(data, dev->mmio + reg);
244 outw(data, dev->iobase + reg);
247 static void ni_writeb(struct comedi_device *dev, unsigned int data, int reg)
250 writeb(data, dev->mmio + reg);
252 outb(data, dev->iobase + reg);
255 static unsigned int ni_readl(struct comedi_device *dev, int reg)
258 return readl(dev->mmio + reg);
260 return inl(dev->iobase + reg);
263 static unsigned int ni_readw(struct comedi_device *dev, int reg)
266 return readw(dev->mmio + reg);
268 return inw(dev->iobase + reg);
271 static unsigned int ni_readb(struct comedi_device *dev, int reg)
274 return readb(dev->mmio + reg);
276 return inb(dev->iobase + reg);
280 * We automatically take advantage of STC registers that can be
281 * read/written directly in the I/O space of the board.
283 * The AT-MIO and DAQCard devices map the low 8 STC registers to
286 * Most PCIMIO devices also map the low 8 STC registers but the
287 * 611x devices map the read registers to iobase+(addr-1)*2.
288 * For now non-windowed STC access is disabled if a PCIMIO device
289 * is detected (devpriv->mite has been initialized).
291 * The M series devices do not used windowed registers for the
292 * STC registers. The functions below handle the mapping of the
293 * windowed STC registers to the m series register offsets.
297 unsigned int mio_reg;
301 static const struct mio_regmap m_series_stc_write_regmap[] = {
302 [NISTC_INTA_ACK_REG] = { 0x104, 2 },
303 [NISTC_INTB_ACK_REG] = { 0x106, 2 },
304 [NISTC_AI_CMD2_REG] = { 0x108, 2 },
305 [NISTC_AO_CMD2_REG] = { 0x10a, 2 },
306 [NISTC_G0_CMD_REG] = { 0x10c, 2 },
307 [NISTC_G1_CMD_REG] = { 0x10e, 2 },
308 [NISTC_AI_CMD1_REG] = { 0x110, 2 },
309 [NISTC_AO_CMD1_REG] = { 0x112, 2 },
311 * NISTC_DIO_OUT_REG maps to:
312 * { NI_M_DIO_REG, 4 } and { NI_M_SCXI_SER_DO_REG, 1 }
314 [NISTC_DIO_OUT_REG] = { 0, 0 }, /* DOES NOT MAP CLEANLY */
315 [NISTC_DIO_CTRL_REG] = { 0, 0 }, /* DOES NOT MAP CLEANLY */
316 [NISTC_AI_MODE1_REG] = { 0x118, 2 },
317 [NISTC_AI_MODE2_REG] = { 0x11a, 2 },
318 [NISTC_AI_SI_LOADA_REG] = { 0x11c, 4 },
319 [NISTC_AI_SI_LOADB_REG] = { 0x120, 4 },
320 [NISTC_AI_SC_LOADA_REG] = { 0x124, 4 },
321 [NISTC_AI_SC_LOADB_REG] = { 0x128, 4 },
322 [NISTC_AI_SI2_LOADA_REG] = { 0x12c, 4 },
323 [NISTC_AI_SI2_LOADB_REG] = { 0x130, 4 },
324 [NISTC_G0_MODE_REG] = { 0x134, 2 },
325 [NISTC_G1_MODE_REG] = { 0x136, 2 },
326 [NISTC_G0_LOADA_REG] = { 0x138, 4 },
327 [NISTC_G0_LOADB_REG] = { 0x13c, 4 },
328 [NISTC_G1_LOADA_REG] = { 0x140, 4 },
329 [NISTC_G1_LOADB_REG] = { 0x144, 4 },
330 [NISTC_G0_INPUT_SEL_REG] = { 0x148, 2 },
331 [NISTC_G1_INPUT_SEL_REG] = { 0x14a, 2 },
332 [NISTC_AO_MODE1_REG] = { 0x14c, 2 },
333 [NISTC_AO_MODE2_REG] = { 0x14e, 2 },
334 [NISTC_AO_UI_LOADA_REG] = { 0x150, 4 },
335 [NISTC_AO_UI_LOADB_REG] = { 0x154, 4 },
336 [NISTC_AO_BC_LOADA_REG] = { 0x158, 4 },
337 [NISTC_AO_BC_LOADB_REG] = { 0x15c, 4 },
338 [NISTC_AO_UC_LOADA_REG] = { 0x160, 4 },
339 [NISTC_AO_UC_LOADB_REG] = { 0x164, 4 },
340 [NISTC_CLK_FOUT_REG] = { 0x170, 2 },
341 [NISTC_IO_BIDIR_PIN_REG] = { 0x172, 2 },
342 [NISTC_RTSI_TRIG_DIR_REG] = { 0x174, 2 },
343 [NISTC_INT_CTRL_REG] = { 0x176, 2 },
344 [NISTC_AI_OUT_CTRL_REG] = { 0x178, 2 },
345 [NISTC_ATRIG_ETC_REG] = { 0x17a, 2 },
346 [NISTC_AI_START_STOP_REG] = { 0x17c, 2 },
347 [NISTC_AI_TRIG_SEL_REG] = { 0x17e, 2 },
348 [NISTC_AI_DIV_LOADA_REG] = { 0x180, 4 },
349 [NISTC_AO_START_SEL_REG] = { 0x184, 2 },
350 [NISTC_AO_TRIG_SEL_REG] = { 0x186, 2 },
351 [NISTC_G0_AUTOINC_REG] = { 0x188, 2 },
352 [NISTC_G1_AUTOINC_REG] = { 0x18a, 2 },
353 [NISTC_AO_MODE3_REG] = { 0x18c, 2 },
354 [NISTC_RESET_REG] = { 0x190, 2 },
355 [NISTC_INTA_ENA_REG] = { 0x192, 2 },
356 [NISTC_INTA2_ENA_REG] = { 0, 0 }, /* E-Series only */
357 [NISTC_INTB_ENA_REG] = { 0x196, 2 },
358 [NISTC_INTB2_ENA_REG] = { 0, 0 }, /* E-Series only */
359 [NISTC_AI_PERSONAL_REG] = { 0x19a, 2 },
360 [NISTC_AO_PERSONAL_REG] = { 0x19c, 2 },
361 [NISTC_RTSI_TRIGA_OUT_REG] = { 0x19e, 2 },
362 [NISTC_RTSI_TRIGB_OUT_REG] = { 0x1a0, 2 },
363 [NISTC_RTSI_BOARD_REG] = { 0, 0 }, /* Unknown */
364 [NISTC_CFG_MEM_CLR_REG] = { 0x1a4, 2 },
365 [NISTC_ADC_FIFO_CLR_REG] = { 0x1a6, 2 },
366 [NISTC_DAC_FIFO_CLR_REG] = { 0x1a8, 2 },
367 [NISTC_AO_OUT_CTRL_REG] = { 0x1ac, 2 },
368 [NISTC_AI_MODE3_REG] = { 0x1ae, 2 },
371 static void m_series_stc_write(struct comedi_device *dev,
372 unsigned int data, unsigned int reg)
374 const struct mio_regmap *regmap;
376 if (reg < ARRAY_SIZE(m_series_stc_write_regmap)) {
377 regmap = &m_series_stc_write_regmap[reg];
379 dev_warn(dev->class_dev, "%s: unhandled register=0x%x\n",
384 switch (regmap->size) {
386 ni_writel(dev, data, regmap->mio_reg);
389 ni_writew(dev, data, regmap->mio_reg);
392 dev_warn(dev->class_dev, "%s: unmapped register=0x%x\n",
398 static const struct mio_regmap m_series_stc_read_regmap[] = {
399 [NISTC_AI_STATUS1_REG] = { 0x104, 2 },
400 [NISTC_AO_STATUS1_REG] = { 0x106, 2 },
401 [NISTC_G01_STATUS_REG] = { 0x108, 2 },
402 [NISTC_AI_STATUS2_REG] = { 0, 0 }, /* Unknown */
403 [NISTC_AO_STATUS2_REG] = { 0x10c, 2 },
404 [NISTC_DIO_IN_REG] = { 0, 0 }, /* Unknown */
405 [NISTC_G0_HW_SAVE_REG] = { 0x110, 4 },
406 [NISTC_G1_HW_SAVE_REG] = { 0x114, 4 },
407 [NISTC_G0_SAVE_REG] = { 0x118, 4 },
408 [NISTC_G1_SAVE_REG] = { 0x11c, 4 },
409 [NISTC_AO_UI_SAVE_REG] = { 0x120, 4 },
410 [NISTC_AO_BC_SAVE_REG] = { 0x124, 4 },
411 [NISTC_AO_UC_SAVE_REG] = { 0x128, 4 },
412 [NISTC_STATUS1_REG] = { 0x136, 2 },
413 [NISTC_DIO_SERIAL_IN_REG] = { 0x009, 1 },
414 [NISTC_STATUS2_REG] = { 0x13a, 2 },
415 [NISTC_AI_SI_SAVE_REG] = { 0x180, 4 },
416 [NISTC_AI_SC_SAVE_REG] = { 0x184, 4 },
419 static unsigned int m_series_stc_read(struct comedi_device *dev,
422 const struct mio_regmap *regmap;
424 if (reg < ARRAY_SIZE(m_series_stc_read_regmap)) {
425 regmap = &m_series_stc_read_regmap[reg];
427 dev_warn(dev->class_dev, "%s: unhandled register=0x%x\n",
432 switch (regmap->size) {
434 return ni_readl(dev, regmap->mio_reg);
436 return ni_readw(dev, regmap->mio_reg);
438 return ni_readb(dev, regmap->mio_reg);
440 dev_warn(dev->class_dev, "%s: unmapped register=0x%x\n",
446 static void ni_stc_writew(struct comedi_device *dev,
447 unsigned int data, int reg)
449 struct ni_private *devpriv = dev->private;
452 if (devpriv->is_m_series) {
453 m_series_stc_write(dev, data, reg);
455 spin_lock_irqsave(&devpriv->window_lock, flags);
456 if (!devpriv->mite && reg < 8) {
457 ni_writew(dev, data, reg * 2);
459 ni_writew(dev, reg, NI_E_STC_WINDOW_ADDR_REG);
460 ni_writew(dev, data, NI_E_STC_WINDOW_DATA_REG);
462 spin_unlock_irqrestore(&devpriv->window_lock, flags);
466 static void ni_stc_writel(struct comedi_device *dev,
467 unsigned int data, int reg)
469 struct ni_private *devpriv = dev->private;
471 if (devpriv->is_m_series) {
472 m_series_stc_write(dev, data, reg);
474 ni_stc_writew(dev, data >> 16, reg);
475 ni_stc_writew(dev, data & 0xffff, reg + 1);
479 static unsigned int ni_stc_readw(struct comedi_device *dev, int reg)
481 struct ni_private *devpriv = dev->private;
485 if (devpriv->is_m_series) {
486 val = m_series_stc_read(dev, reg);
488 spin_lock_irqsave(&devpriv->window_lock, flags);
489 if (!devpriv->mite && reg < 8) {
490 val = ni_readw(dev, reg * 2);
492 ni_writew(dev, reg, NI_E_STC_WINDOW_ADDR_REG);
493 val = ni_readw(dev, NI_E_STC_WINDOW_DATA_REG);
495 spin_unlock_irqrestore(&devpriv->window_lock, flags);
500 static unsigned int ni_stc_readl(struct comedi_device *dev, int reg)
502 struct ni_private *devpriv = dev->private;
505 if (devpriv->is_m_series) {
506 val = m_series_stc_read(dev, reg);
508 val = ni_stc_readw(dev, reg) << 16;
509 val |= ni_stc_readw(dev, reg + 1);
514 static inline void ni_set_bitfield(struct comedi_device *dev, int reg,
515 unsigned int bit_mask,
516 unsigned int bit_values)
518 struct ni_private *devpriv = dev->private;
521 spin_lock_irqsave(&devpriv->soft_reg_copy_lock, flags);
523 case NISTC_INTA_ENA_REG:
524 devpriv->int_a_enable_reg &= ~bit_mask;
525 devpriv->int_a_enable_reg |= bit_values & bit_mask;
526 ni_stc_writew(dev, devpriv->int_a_enable_reg, reg);
528 case NISTC_INTB_ENA_REG:
529 devpriv->int_b_enable_reg &= ~bit_mask;
530 devpriv->int_b_enable_reg |= bit_values & bit_mask;
531 ni_stc_writew(dev, devpriv->int_b_enable_reg, reg);
533 case NISTC_IO_BIDIR_PIN_REG:
534 devpriv->io_bidirection_pin_reg &= ~bit_mask;
535 devpriv->io_bidirection_pin_reg |= bit_values & bit_mask;
536 ni_stc_writew(dev, devpriv->io_bidirection_pin_reg, reg);
538 case NI_E_DMA_AI_AO_SEL_REG:
539 devpriv->ai_ao_select_reg &= ~bit_mask;
540 devpriv->ai_ao_select_reg |= bit_values & bit_mask;
541 ni_writeb(dev, devpriv->ai_ao_select_reg, reg);
543 case NI_E_DMA_G0_G1_SEL_REG:
544 devpriv->g0_g1_select_reg &= ~bit_mask;
545 devpriv->g0_g1_select_reg |= bit_values & bit_mask;
546 ni_writeb(dev, devpriv->g0_g1_select_reg, reg);
548 case NI_M_CDIO_DMA_SEL_REG:
549 devpriv->cdio_dma_select_reg &= ~bit_mask;
550 devpriv->cdio_dma_select_reg |= bit_values & bit_mask;
551 ni_writeb(dev, devpriv->cdio_dma_select_reg, reg);
554 dev_err(dev->class_dev, "called with invalid register %d\n",
559 spin_unlock_irqrestore(&devpriv->soft_reg_copy_lock, flags);
564 /* selects the MITE channel to use for DMA */
565 #define NI_STC_DMA_CHAN_SEL(x) (((x) < 4) ? BIT(x) : \
567 ((x) == 5) ? 0x5 : 0x0)
569 /* DMA channel setup */
570 static int ni_request_ai_mite_channel(struct comedi_device *dev)
572 struct ni_private *devpriv = dev->private;
573 struct mite_channel *mite_chan;
577 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
578 mite_chan = mite_request_channel(devpriv->mite, devpriv->ai_mite_ring);
580 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
581 dev_err(dev->class_dev,
582 "failed to reserve mite dma channel for analog input\n");
585 mite_chan->dir = COMEDI_INPUT;
586 devpriv->ai_mite_chan = mite_chan;
588 bits = NI_STC_DMA_CHAN_SEL(mite_chan->channel);
589 ni_set_bitfield(dev, NI_E_DMA_AI_AO_SEL_REG,
590 NI_E_DMA_AI_SEL_MASK, NI_E_DMA_AI_SEL(bits));
592 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
596 static int ni_request_ao_mite_channel(struct comedi_device *dev)
598 struct ni_private *devpriv = dev->private;
599 struct mite_channel *mite_chan;
603 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
604 mite_chan = mite_request_channel(devpriv->mite, devpriv->ao_mite_ring);
606 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
607 dev_err(dev->class_dev,
608 "failed to reserve mite dma channel for analog outut\n");
611 mite_chan->dir = COMEDI_OUTPUT;
612 devpriv->ao_mite_chan = mite_chan;
614 bits = NI_STC_DMA_CHAN_SEL(mite_chan->channel);
615 ni_set_bitfield(dev, NI_E_DMA_AI_AO_SEL_REG,
616 NI_E_DMA_AO_SEL_MASK, NI_E_DMA_AO_SEL(bits));
618 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
622 static int ni_request_gpct_mite_channel(struct comedi_device *dev,
623 unsigned int gpct_index,
624 enum comedi_io_direction direction)
626 struct ni_private *devpriv = dev->private;
627 struct ni_gpct *counter = &devpriv->counter_dev->counters[gpct_index];
628 struct mite_channel *mite_chan;
632 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
633 mite_chan = mite_request_channel(devpriv->mite,
634 devpriv->gpct_mite_ring[gpct_index]);
636 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
637 dev_err(dev->class_dev,
638 "failed to reserve mite dma channel for counter\n");
641 mite_chan->dir = direction;
642 ni_tio_set_mite_channel(counter, mite_chan);
644 bits = NI_STC_DMA_CHAN_SEL(mite_chan->channel);
645 ni_set_bitfield(dev, NI_E_DMA_G0_G1_SEL_REG,
646 NI_E_DMA_G0_G1_SEL_MASK(gpct_index),
647 NI_E_DMA_G0_G1_SEL(gpct_index, bits));
649 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
653 static int ni_request_cdo_mite_channel(struct comedi_device *dev)
655 struct ni_private *devpriv = dev->private;
656 struct mite_channel *mite_chan;
660 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
661 mite_chan = mite_request_channel(devpriv->mite, devpriv->cdo_mite_ring);
663 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
664 dev_err(dev->class_dev,
665 "failed to reserve mite dma channel for correlated digital output\n");
668 mite_chan->dir = COMEDI_OUTPUT;
669 devpriv->cdo_mite_chan = mite_chan;
672 * XXX just guessing NI_STC_DMA_CHAN_SEL()
673 * returns the right bits, under the assumption the cdio dma
674 * selection works just like ai/ao/gpct.
675 * Definitely works for dma channels 0 and 1.
677 bits = NI_STC_DMA_CHAN_SEL(mite_chan->channel);
678 ni_set_bitfield(dev, NI_M_CDIO_DMA_SEL_REG,
679 NI_M_CDIO_DMA_SEL_CDO_MASK,
680 NI_M_CDIO_DMA_SEL_CDO(bits));
682 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
687 static void ni_release_ai_mite_channel(struct comedi_device *dev)
690 struct ni_private *devpriv = dev->private;
693 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
694 if (devpriv->ai_mite_chan) {
695 ni_set_bitfield(dev, NI_E_DMA_AI_AO_SEL_REG,
696 NI_E_DMA_AI_SEL_MASK, 0);
697 mite_release_channel(devpriv->ai_mite_chan);
698 devpriv->ai_mite_chan = NULL;
700 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
704 static void ni_release_ao_mite_channel(struct comedi_device *dev)
707 struct ni_private *devpriv = dev->private;
710 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
711 if (devpriv->ao_mite_chan) {
712 ni_set_bitfield(dev, NI_E_DMA_AI_AO_SEL_REG,
713 NI_E_DMA_AO_SEL_MASK, 0);
714 mite_release_channel(devpriv->ao_mite_chan);
715 devpriv->ao_mite_chan = NULL;
717 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
722 static void ni_release_gpct_mite_channel(struct comedi_device *dev,
723 unsigned int gpct_index)
725 struct ni_private *devpriv = dev->private;
728 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
729 if (devpriv->counter_dev->counters[gpct_index].mite_chan) {
730 struct mite_channel *mite_chan =
731 devpriv->counter_dev->counters[gpct_index].mite_chan;
733 ni_set_bitfield(dev, NI_E_DMA_G0_G1_SEL_REG,
734 NI_E_DMA_G0_G1_SEL_MASK(gpct_index), 0);
735 ni_tio_set_mite_channel(&devpriv->
736 counter_dev->counters[gpct_index],
738 mite_release_channel(mite_chan);
740 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
743 static void ni_release_cdo_mite_channel(struct comedi_device *dev)
745 struct ni_private *devpriv = dev->private;
748 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
749 if (devpriv->cdo_mite_chan) {
750 ni_set_bitfield(dev, NI_M_CDIO_DMA_SEL_REG,
751 NI_M_CDIO_DMA_SEL_CDO_MASK, 0);
752 mite_release_channel(devpriv->cdo_mite_chan);
753 devpriv->cdo_mite_chan = NULL;
755 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
758 static void ni_e_series_enable_second_irq(struct comedi_device *dev,
759 unsigned int gpct_index, short enable)
761 struct ni_private *devpriv = dev->private;
762 unsigned int val = 0;
765 if (devpriv->is_m_series || gpct_index > 1)
769 * e-series boards use the second irq signals to generate
770 * dma requests for their counters
772 if (gpct_index == 0) {
773 reg = NISTC_INTA2_ENA_REG;
775 val = NISTC_INTA_ENA_G0_GATE;
777 reg = NISTC_INTB2_ENA_REG;
779 val = NISTC_INTB_ENA_G1_GATE;
781 ni_stc_writew(dev, val, reg);
785 static void ni_clear_ai_fifo(struct comedi_device *dev)
787 struct ni_private *devpriv = dev->private;
788 static const int timeout = 10000;
791 if (devpriv->is_6143) {
792 /* Flush the 6143 data FIFO */
793 ni_writel(dev, 0x10, NI6143_AI_FIFO_CTRL_REG);
794 ni_writel(dev, 0x00, NI6143_AI_FIFO_CTRL_REG);
795 /* Wait for complete */
796 for (i = 0; i < timeout; i++) {
797 if (!(ni_readl(dev, NI6143_AI_FIFO_STATUS_REG) & 0x10))
802 dev_err(dev->class_dev, "FIFO flush timeout\n");
804 ni_stc_writew(dev, 1, NISTC_ADC_FIFO_CLR_REG);
805 if (devpriv->is_625x) {
806 ni_writeb(dev, 0, NI_M_STATIC_AI_CTRL_REG(0));
807 ni_writeb(dev, 1, NI_M_STATIC_AI_CTRL_REG(0));
810 * The NI example code does 3 convert pulses for 625x
811 * boards, But that appears to be wrong in practice.
813 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
815 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
817 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
824 static inline void ni_ao_win_outw(struct comedi_device *dev,
825 unsigned int data, int addr)
827 struct ni_private *devpriv = dev->private;
830 spin_lock_irqsave(&devpriv->window_lock, flags);
831 ni_writew(dev, addr, NI611X_AO_WINDOW_ADDR_REG);
832 ni_writew(dev, data, NI611X_AO_WINDOW_DATA_REG);
833 spin_unlock_irqrestore(&devpriv->window_lock, flags);
836 static inline void ni_ao_win_outl(struct comedi_device *dev,
837 unsigned int data, int addr)
839 struct ni_private *devpriv = dev->private;
842 spin_lock_irqsave(&devpriv->window_lock, flags);
843 ni_writew(dev, addr, NI611X_AO_WINDOW_ADDR_REG);
844 ni_writel(dev, data, NI611X_AO_WINDOW_DATA_REG);
845 spin_unlock_irqrestore(&devpriv->window_lock, flags);
848 static inline unsigned short ni_ao_win_inw(struct comedi_device *dev, int addr)
850 struct ni_private *devpriv = dev->private;
854 spin_lock_irqsave(&devpriv->window_lock, flags);
855 ni_writew(dev, addr, NI611X_AO_WINDOW_ADDR_REG);
856 data = ni_readw(dev, NI611X_AO_WINDOW_DATA_REG);
857 spin_unlock_irqrestore(&devpriv->window_lock, flags);
862 * ni_set_bits( ) allows different parts of the ni_mio_common driver to
863 * share registers (such as Interrupt_A_Register) without interfering with
866 * NOTE: the switch/case statements are optimized out for a constant argument
867 * so this is actually quite fast--- If you must wrap another function around
868 * this make it inline to avoid a large speed penalty.
870 * value should only be 1 or 0.
872 static inline void ni_set_bits(struct comedi_device *dev, int reg,
873 unsigned int bits, unsigned int value)
875 unsigned int bit_values;
881 ni_set_bitfield(dev, reg, bits, bit_values);
885 static void ni_sync_ai_dma(struct comedi_device *dev)
887 struct ni_private *devpriv = dev->private;
888 struct comedi_subdevice *s = dev->read_subdev;
891 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
892 if (devpriv->ai_mite_chan)
893 mite_sync_dma(devpriv->ai_mite_chan, s);
894 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
897 static int ni_ai_drain_dma(struct comedi_device *dev)
899 struct ni_private *devpriv = dev->private;
901 static const int timeout = 10000;
905 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
906 if (devpriv->ai_mite_chan) {
907 for (i = 0; i < timeout; i++) {
908 if ((ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
909 NISTC_AI_STATUS1_FIFO_E) &&
910 mite_bytes_in_transit(devpriv->ai_mite_chan) == 0)
915 dev_err(dev->class_dev, "timed out\n");
916 dev_err(dev->class_dev,
917 "mite_bytes_in_transit=%i, AI_Status1_Register=0x%x\n",
918 mite_bytes_in_transit(devpriv->ai_mite_chan),
919 ni_stc_readw(dev, NISTC_AI_STATUS1_REG));
923 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
930 static int ni_ao_wait_for_dma_load(struct comedi_device *dev)
932 static const int timeout = 10000;
935 for (i = 0; i < timeout; i++) {
936 unsigned short b_status;
938 b_status = ni_stc_readw(dev, NISTC_AO_STATUS1_REG);
939 if (b_status & NISTC_AO_STATUS1_FIFO_HF)
942 * If we poll too often, the pci bus activity seems
943 * to slow the dma transfer down.
945 usleep_range(10, 100);
948 dev_err(dev->class_dev, "timed out waiting for dma load\n");
957 static void ni_ao_fifo_load(struct comedi_device *dev,
958 struct comedi_subdevice *s, int n)
960 struct ni_private *devpriv = dev->private;
963 unsigned int packed_data;
965 for (i = 0; i < n; i++) {
966 comedi_buf_read_samples(s, &d, 1);
968 if (devpriv->is_6xxx) {
969 packed_data = d & 0xffff;
970 /* 6711 only has 16 bit wide ao fifo */
971 if (!devpriv->is_6711) {
972 comedi_buf_read_samples(s, &d, 1);
974 packed_data |= (d << 16) & 0xffff0000;
976 ni_writel(dev, packed_data, NI611X_AO_FIFO_DATA_REG);
978 ni_writew(dev, d, NI_E_AO_FIFO_DATA_REG);
984 * There's a small problem if the FIFO gets really low and we
985 * don't have the data to fill it. Basically, if after we fill
986 * the FIFO with all the data available, the FIFO is _still_
987 * less than half full, we never clear the interrupt. If the
988 * IRQ is in edge mode, we never get another interrupt, because
989 * this one wasn't cleared. If in level mode, we get flooded
990 * with interrupts that we can't fulfill, because nothing ever
991 * gets put into the buffer.
993 * This kind of situation is recoverable, but it is easier to
994 * just pretend we had a FIFO underrun, since there is a good
995 * chance it will happen anyway. This is _not_ the case for
996 * RT code, as RT code might purposely be running close to the
997 * metal. Needs to be fixed eventually.
999 static int ni_ao_fifo_half_empty(struct comedi_device *dev,
1000 struct comedi_subdevice *s)
1002 const struct ni_board_struct *board = dev->board_ptr;
1003 unsigned int nbytes;
1004 unsigned int nsamples;
1006 nbytes = comedi_buf_read_n_available(s);
1008 s->async->events |= COMEDI_CB_OVERFLOW;
1012 nsamples = comedi_bytes_to_samples(s, nbytes);
1013 if (nsamples > board->ao_fifo_depth / 2)
1014 nsamples = board->ao_fifo_depth / 2;
1016 ni_ao_fifo_load(dev, s, nsamples);
1021 static int ni_ao_prep_fifo(struct comedi_device *dev,
1022 struct comedi_subdevice *s)
1024 const struct ni_board_struct *board = dev->board_ptr;
1025 struct ni_private *devpriv = dev->private;
1026 unsigned int nbytes;
1027 unsigned int nsamples;
1030 ni_stc_writew(dev, 1, NISTC_DAC_FIFO_CLR_REG);
1031 if (devpriv->is_6xxx)
1032 ni_ao_win_outl(dev, 0x6, NI611X_AO_FIFO_OFFSET_LOAD_REG);
1034 /* load some data */
1035 nbytes = comedi_buf_read_n_available(s);
1039 nsamples = comedi_bytes_to_samples(s, nbytes);
1040 if (nsamples > board->ao_fifo_depth)
1041 nsamples = board->ao_fifo_depth;
1043 ni_ao_fifo_load(dev, s, nsamples);
1048 static void ni_ai_fifo_read(struct comedi_device *dev,
1049 struct comedi_subdevice *s, int n)
1051 struct ni_private *devpriv = dev->private;
1052 struct comedi_async *async = s->async;
1054 unsigned short data;
1057 if (devpriv->is_611x) {
1058 for (i = 0; i < n / 2; i++) {
1059 dl = ni_readl(dev, NI611X_AI_FIFO_DATA_REG);
1060 /* This may get the hi/lo data in the wrong order */
1061 data = (dl >> 16) & 0xffff;
1062 comedi_buf_write_samples(s, &data, 1);
1064 comedi_buf_write_samples(s, &data, 1);
1066 /* Check if there's a single sample stuck in the FIFO */
1068 dl = ni_readl(dev, NI611X_AI_FIFO_DATA_REG);
1070 comedi_buf_write_samples(s, &data, 1);
1072 } else if (devpriv->is_6143) {
1074 * This just reads the FIFO assuming the data is present,
1075 * no checks on the FIFO status are performed.
1077 for (i = 0; i < n / 2; i++) {
1078 dl = ni_readl(dev, NI6143_AI_FIFO_DATA_REG);
1080 data = (dl >> 16) & 0xffff;
1081 comedi_buf_write_samples(s, &data, 1);
1083 comedi_buf_write_samples(s, &data, 1);
1086 /* Assume there is a single sample stuck in the FIFO */
1087 /* Get stranded sample into FIFO */
1088 ni_writel(dev, 0x01, NI6143_AI_FIFO_CTRL_REG);
1089 dl = ni_readl(dev, NI6143_AI_FIFO_DATA_REG);
1090 data = (dl >> 16) & 0xffff;
1091 comedi_buf_write_samples(s, &data, 1);
1094 if (n > ARRAY_SIZE(devpriv->ai_fifo_buffer)) {
1095 dev_err(dev->class_dev,
1096 "bug! ai_fifo_buffer too small\n");
1097 async->events |= COMEDI_CB_ERROR;
1100 for (i = 0; i < n; i++) {
1101 devpriv->ai_fifo_buffer[i] =
1102 ni_readw(dev, NI_E_AI_FIFO_DATA_REG);
1104 comedi_buf_write_samples(s, devpriv->ai_fifo_buffer, n);
1108 static void ni_handle_fifo_half_full(struct comedi_device *dev)
1110 const struct ni_board_struct *board = dev->board_ptr;
1111 struct comedi_subdevice *s = dev->read_subdev;
1114 n = board->ai_fifo_depth / 2;
1116 ni_ai_fifo_read(dev, s, n);
1120 /* Empties the AI fifo */
1121 static void ni_handle_fifo_dregs(struct comedi_device *dev)
1123 struct ni_private *devpriv = dev->private;
1124 struct comedi_subdevice *s = dev->read_subdev;
1126 unsigned short data;
1129 if (devpriv->is_611x) {
1130 while ((ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1131 NISTC_AI_STATUS1_FIFO_E) == 0) {
1132 dl = ni_readl(dev, NI611X_AI_FIFO_DATA_REG);
1134 /* This may get the hi/lo data in the wrong order */
1136 comedi_buf_write_samples(s, &data, 1);
1138 comedi_buf_write_samples(s, &data, 1);
1140 } else if (devpriv->is_6143) {
1142 while (ni_readl(dev, NI6143_AI_FIFO_STATUS_REG) & 0x04) {
1143 dl = ni_readl(dev, NI6143_AI_FIFO_DATA_REG);
1145 /* This may get the hi/lo data in the wrong order */
1147 comedi_buf_write_samples(s, &data, 1);
1149 comedi_buf_write_samples(s, &data, 1);
1152 /* Check if stranded sample is present */
1153 if (ni_readl(dev, NI6143_AI_FIFO_STATUS_REG) & 0x01) {
1154 /* Get stranded sample into FIFO */
1155 ni_writel(dev, 0x01, NI6143_AI_FIFO_CTRL_REG);
1156 dl = ni_readl(dev, NI6143_AI_FIFO_DATA_REG);
1157 data = (dl >> 16) & 0xffff;
1158 comedi_buf_write_samples(s, &data, 1);
1162 unsigned short fe; /* fifo empty */
1164 fe = ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1165 NISTC_AI_STATUS1_FIFO_E;
1168 i < ARRAY_SIZE(devpriv->ai_fifo_buffer); i++) {
1169 fe = ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1170 NISTC_AI_STATUS1_FIFO_E;
1173 devpriv->ai_fifo_buffer[i] =
1174 ni_readw(dev, NI_E_AI_FIFO_DATA_REG);
1176 comedi_buf_write_samples(s, devpriv->ai_fifo_buffer, i);
1181 static void get_last_sample_611x(struct comedi_device *dev)
1183 struct ni_private *devpriv = dev->private;
1184 struct comedi_subdevice *s = dev->read_subdev;
1185 unsigned short data;
1188 if (!devpriv->is_611x)
1191 /* Check if there's a single sample stuck in the FIFO */
1192 if (ni_readb(dev, NI_E_STATUS_REG) & 0x80) {
1193 dl = ni_readl(dev, NI611X_AI_FIFO_DATA_REG);
1195 comedi_buf_write_samples(s, &data, 1);
1199 static void get_last_sample_6143(struct comedi_device *dev)
1201 struct ni_private *devpriv = dev->private;
1202 struct comedi_subdevice *s = dev->read_subdev;
1203 unsigned short data;
1206 if (!devpriv->is_6143)
1209 /* Check if there's a single sample stuck in the FIFO */
1210 if (ni_readl(dev, NI6143_AI_FIFO_STATUS_REG) & 0x01) {
1211 /* Get stranded sample into FIFO */
1212 ni_writel(dev, 0x01, NI6143_AI_FIFO_CTRL_REG);
1213 dl = ni_readl(dev, NI6143_AI_FIFO_DATA_REG);
1215 /* This may get the hi/lo data in the wrong order */
1216 data = (dl >> 16) & 0xffff;
1217 comedi_buf_write_samples(s, &data, 1);
1221 static void shutdown_ai_command(struct comedi_device *dev)
1223 struct comedi_subdevice *s = dev->read_subdev;
1226 ni_ai_drain_dma(dev);
1228 ni_handle_fifo_dregs(dev);
1229 get_last_sample_611x(dev);
1230 get_last_sample_6143(dev);
1232 s->async->events |= COMEDI_CB_EOA;
1235 static void ni_handle_eos(struct comedi_device *dev, struct comedi_subdevice *s)
1237 struct ni_private *devpriv = dev->private;
1239 if (devpriv->aimode == AIMODE_SCAN) {
1241 static const int timeout = 10;
1244 for (i = 0; i < timeout; i++) {
1245 ni_sync_ai_dma(dev);
1246 if ((s->async->events & COMEDI_CB_EOS))
1251 ni_handle_fifo_dregs(dev);
1252 s->async->events |= COMEDI_CB_EOS;
1255 /* handle special case of single scan */
1256 if (devpriv->ai_cmd2 & NISTC_AI_CMD2_END_ON_EOS)
1257 shutdown_ai_command(dev);
1260 static void handle_gpct_interrupt(struct comedi_device *dev,
1261 unsigned short counter_index)
1264 struct ni_private *devpriv = dev->private;
1265 struct comedi_subdevice *s;
1267 s = &dev->subdevices[NI_GPCT_SUBDEV(counter_index)];
1269 ni_tio_handle_interrupt(&devpriv->counter_dev->counters[counter_index],
1271 comedi_handle_events(dev, s);
1275 static void ack_a_interrupt(struct comedi_device *dev, unsigned short a_status)
1277 unsigned short ack = 0;
1279 if (a_status & NISTC_AI_STATUS1_SC_TC)
1280 ack |= NISTC_INTA_ACK_AI_SC_TC;
1281 if (a_status & NISTC_AI_STATUS1_START1)
1282 ack |= NISTC_INTA_ACK_AI_START1;
1283 if (a_status & NISTC_AI_STATUS1_START)
1284 ack |= NISTC_INTA_ACK_AI_START;
1285 if (a_status & NISTC_AI_STATUS1_STOP)
1286 ack |= NISTC_INTA_ACK_AI_STOP;
1288 ni_stc_writew(dev, ack, NISTC_INTA_ACK_REG);
1291 static void handle_a_interrupt(struct comedi_device *dev,
1292 struct comedi_subdevice *s,
1293 unsigned short status)
1295 struct comedi_cmd *cmd = &s->async->cmd;
1297 /* test for all uncommon interrupt events at the same time */
1298 if (status & (NISTC_AI_STATUS1_ERR |
1299 NISTC_AI_STATUS1_SC_TC | NISTC_AI_STATUS1_START1)) {
1300 if (status == 0xffff) {
1301 dev_err(dev->class_dev, "Card removed?\n");
1303 * We probably aren't even running a command now,
1304 * so it's a good idea to be careful.
1306 if (comedi_is_subdevice_running(s))
1307 s->async->events |= COMEDI_CB_ERROR;
1310 if (status & NISTC_AI_STATUS1_ERR) {
1311 dev_err(dev->class_dev, "ai error a_status=%04x\n",
1314 shutdown_ai_command(dev);
1316 s->async->events |= COMEDI_CB_ERROR;
1317 if (status & NISTC_AI_STATUS1_OVER)
1318 s->async->events |= COMEDI_CB_OVERFLOW;
1321 if (status & NISTC_AI_STATUS1_SC_TC) {
1322 if (cmd->stop_src == TRIG_COUNT)
1323 shutdown_ai_command(dev);
1327 if (status & NISTC_AI_STATUS1_FIFO_HF) {
1329 static const int timeout = 10;
1331 * PCMCIA cards (at least 6036) seem to stop producing
1332 * interrupts if we fail to get the fifo less than half
1333 * full, so loop to be sure.
1335 for (i = 0; i < timeout; ++i) {
1336 ni_handle_fifo_half_full(dev);
1337 if ((ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1338 NISTC_AI_STATUS1_FIFO_HF) == 0)
1342 #endif /* !PCIDMA */
1344 if (status & NISTC_AI_STATUS1_STOP)
1345 ni_handle_eos(dev, s);
1348 static void ack_b_interrupt(struct comedi_device *dev, unsigned short b_status)
1350 unsigned short ack = 0;
1352 if (b_status & NISTC_AO_STATUS1_BC_TC)
1353 ack |= NISTC_INTB_ACK_AO_BC_TC;
1354 if (b_status & NISTC_AO_STATUS1_OVERRUN)
1355 ack |= NISTC_INTB_ACK_AO_ERR;
1356 if (b_status & NISTC_AO_STATUS1_START)
1357 ack |= NISTC_INTB_ACK_AO_START;
1358 if (b_status & NISTC_AO_STATUS1_START1)
1359 ack |= NISTC_INTB_ACK_AO_START1;
1360 if (b_status & NISTC_AO_STATUS1_UC_TC)
1361 ack |= NISTC_INTB_ACK_AO_UC_TC;
1362 if (b_status & NISTC_AO_STATUS1_UI2_TC)
1363 ack |= NISTC_INTB_ACK_AO_UI2_TC;
1364 if (b_status & NISTC_AO_STATUS1_UPDATE)
1365 ack |= NISTC_INTB_ACK_AO_UPDATE;
1367 ni_stc_writew(dev, ack, NISTC_INTB_ACK_REG);
1370 static void handle_b_interrupt(struct comedi_device *dev,
1371 struct comedi_subdevice *s,
1372 unsigned short b_status)
1374 if (b_status == 0xffff)
1376 if (b_status & NISTC_AO_STATUS1_OVERRUN) {
1377 dev_err(dev->class_dev,
1378 "AO FIFO underrun status=0x%04x status2=0x%04x\n",
1379 b_status, ni_stc_readw(dev, NISTC_AO_STATUS2_REG));
1380 s->async->events |= COMEDI_CB_OVERFLOW;
1383 if (s->async->cmd.stop_src != TRIG_NONE &&
1384 b_status & NISTC_AO_STATUS1_BC_TC)
1385 s->async->events |= COMEDI_CB_EOA;
1388 if (b_status & NISTC_AO_STATUS1_FIFO_REQ) {
1391 ret = ni_ao_fifo_half_empty(dev, s);
1393 dev_err(dev->class_dev, "AO buffer underrun\n");
1394 ni_set_bits(dev, NISTC_INTB_ENA_REG,
1395 NISTC_INTB_ENA_AO_FIFO |
1396 NISTC_INTB_ENA_AO_ERR, 0);
1397 s->async->events |= COMEDI_CB_OVERFLOW;
1403 static void ni_ai_munge(struct comedi_device *dev, struct comedi_subdevice *s,
1404 void *data, unsigned int num_bytes,
1405 unsigned int chan_index)
1407 struct ni_private *devpriv = dev->private;
1408 struct comedi_async *async = s->async;
1409 struct comedi_cmd *cmd = &async->cmd;
1410 unsigned int nsamples = comedi_bytes_to_samples(s, num_bytes);
1411 unsigned short *array = data;
1412 unsigned int *larray = data;
1415 __le16 *barray = data;
1416 __le32 *blarray = data;
1419 for (i = 0; i < nsamples; i++) {
1421 if (s->subdev_flags & SDF_LSAMPL)
1422 larray[i] = le32_to_cpu(blarray[i]);
1424 array[i] = le16_to_cpu(barray[i]);
1426 if (s->subdev_flags & SDF_LSAMPL)
1427 larray[i] += devpriv->ai_offset[chan_index];
1429 array[i] += devpriv->ai_offset[chan_index];
1431 chan_index %= cmd->chanlist_len;
1437 static int ni_ai_setup_MITE_dma(struct comedi_device *dev)
1439 struct ni_private *devpriv = dev->private;
1440 struct comedi_subdevice *s = dev->read_subdev;
1442 unsigned long flags;
1444 retval = ni_request_ai_mite_channel(dev);
1448 /* write alloc the entire buffer */
1449 comedi_buf_write_alloc(s, s->async->prealloc_bufsz);
1451 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
1452 if (!devpriv->ai_mite_chan) {
1453 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
1457 if (devpriv->is_611x || devpriv->is_6143)
1458 mite_prep_dma(devpriv->ai_mite_chan, 32, 16);
1459 else if (devpriv->is_628x)
1460 mite_prep_dma(devpriv->ai_mite_chan, 32, 32);
1462 mite_prep_dma(devpriv->ai_mite_chan, 16, 16);
1465 mite_dma_arm(devpriv->ai_mite_chan);
1466 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
1471 static int ni_ao_setup_MITE_dma(struct comedi_device *dev)
1473 struct ni_private *devpriv = dev->private;
1474 struct comedi_subdevice *s = dev->write_subdev;
1476 unsigned long flags;
1478 retval = ni_request_ao_mite_channel(dev);
1482 /* read alloc the entire buffer */
1483 comedi_buf_read_alloc(s, s->async->prealloc_bufsz);
1485 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
1486 if (devpriv->ao_mite_chan) {
1487 if (devpriv->is_611x || devpriv->is_6713) {
1488 mite_prep_dma(devpriv->ao_mite_chan, 32, 32);
1491 * Doing 32 instead of 16 bit wide transfers from
1492 * memory makes the mite do 32 bit pci transfers,
1493 * doubling pci bandwidth.
1495 mite_prep_dma(devpriv->ao_mite_chan, 16, 32);
1497 mite_dma_arm(devpriv->ao_mite_chan);
1501 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
1509 * used for both cancel ioctl and board initialization
1511 * this is pretty harsh for a cancel, but it works...
1513 static int ni_ai_reset(struct comedi_device *dev, struct comedi_subdevice *s)
1515 struct ni_private *devpriv = dev->private;
1516 unsigned int ai_personal;
1517 unsigned int ai_out_ctrl;
1519 ni_release_ai_mite_channel(dev);
1520 /* ai configuration */
1521 ni_stc_writew(dev, NISTC_RESET_AI_CFG_START | NISTC_RESET_AI,
1524 ni_set_bits(dev, NISTC_INTA_ENA_REG, NISTC_INTA_ENA_AI_MASK, 0);
1526 ni_clear_ai_fifo(dev);
1528 if (!devpriv->is_6143)
1529 ni_writeb(dev, NI_E_MISC_CMD_EXT_ATRIG, NI_E_MISC_CMD_REG);
1531 ni_stc_writew(dev, NISTC_AI_CMD1_DISARM, NISTC_AI_CMD1_REG);
1532 ni_stc_writew(dev, NISTC_AI_MODE1_START_STOP |
1534 /*| NISTC_AI_MODE1_TRIGGER_ONCE */,
1535 NISTC_AI_MODE1_REG);
1536 ni_stc_writew(dev, 0, NISTC_AI_MODE2_REG);
1537 /* generate FIFO interrupts on non-empty */
1538 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_NE,
1539 NISTC_AI_MODE3_REG);
1541 ai_personal = NISTC_AI_PERSONAL_SHIFTIN_PW |
1542 NISTC_AI_PERSONAL_SOC_POLARITY |
1543 NISTC_AI_PERSONAL_LOCALMUX_CLK_PW;
1544 ai_out_ctrl = NISTC_AI_OUT_CTRL_SCAN_IN_PROG_SEL(3) |
1545 NISTC_AI_OUT_CTRL_EXTMUX_CLK_SEL(0) |
1546 NISTC_AI_OUT_CTRL_LOCALMUX_CLK_SEL(2) |
1547 NISTC_AI_OUT_CTRL_SC_TC_SEL(3);
1548 if (devpriv->is_611x) {
1549 ai_out_ctrl |= NISTC_AI_OUT_CTRL_CONVERT_HIGH;
1550 } else if (devpriv->is_6143) {
1551 ai_out_ctrl |= NISTC_AI_OUT_CTRL_CONVERT_LOW;
1553 ai_personal |= NISTC_AI_PERSONAL_CONVERT_PW;
1554 if (devpriv->is_622x)
1555 ai_out_ctrl |= NISTC_AI_OUT_CTRL_CONVERT_HIGH;
1557 ai_out_ctrl |= NISTC_AI_OUT_CTRL_CONVERT_LOW;
1559 ni_stc_writew(dev, ai_personal, NISTC_AI_PERSONAL_REG);
1560 ni_stc_writew(dev, ai_out_ctrl, NISTC_AI_OUT_CTRL_REG);
1562 /* the following registers should not be changed, because there
1563 * are no backup registers in devpriv. If you want to change
1564 * any of these, add a backup register and other appropriate code:
1565 * NISTC_AI_MODE1_REG
1566 * NISTC_AI_MODE3_REG
1567 * NISTC_AI_PERSONAL_REG
1568 * NISTC_AI_OUT_CTRL_REG
1571 /* clear interrupts */
1572 ni_stc_writew(dev, NISTC_INTA_ACK_AI_ALL, NISTC_INTA_ACK_REG);
1574 ni_stc_writew(dev, NISTC_RESET_AI_CFG_END, NISTC_RESET_REG);
1579 static int ni_ai_poll(struct comedi_device *dev, struct comedi_subdevice *s)
1581 unsigned long flags;
1584 /* lock to avoid race with interrupt handler */
1585 spin_lock_irqsave(&dev->spinlock, flags);
1587 ni_handle_fifo_dregs(dev);
1589 ni_sync_ai_dma(dev);
1591 count = comedi_buf_n_bytes_ready(s);
1592 spin_unlock_irqrestore(&dev->spinlock, flags);
1597 static void ni_prime_channelgain_list(struct comedi_device *dev)
1601 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE, NISTC_AI_CMD1_REG);
1602 for (i = 0; i < NI_TIMEOUT; ++i) {
1603 if (!(ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1604 NISTC_AI_STATUS1_FIFO_E)) {
1605 ni_stc_writew(dev, 1, NISTC_ADC_FIFO_CLR_REG);
1610 dev_err(dev->class_dev, "timeout loading channel/gain list\n");
1613 static void ni_m_series_load_channelgain_list(struct comedi_device *dev,
1614 unsigned int n_chan,
1617 const struct ni_board_struct *board = dev->board_ptr;
1618 struct ni_private *devpriv = dev->private;
1619 unsigned int chan, range, aref;
1621 unsigned int dither;
1622 unsigned int range_code;
1624 ni_stc_writew(dev, 1, NISTC_CFG_MEM_CLR_REG);
1626 if ((list[0] & CR_ALT_SOURCE)) {
1627 unsigned int bypass_bits;
1629 chan = CR_CHAN(list[0]);
1630 range = CR_RANGE(list[0]);
1631 range_code = ni_gainlkup[board->gainlkup][range];
1632 dither = (list[0] & CR_ALT_FILTER) != 0;
1633 bypass_bits = NI_M_CFG_BYPASS_FIFO |
1634 NI_M_CFG_BYPASS_AI_CHAN(chan) |
1635 NI_M_CFG_BYPASS_AI_GAIN(range_code) |
1636 devpriv->ai_calib_source;
1638 bypass_bits |= NI_M_CFG_BYPASS_AI_DITHER;
1639 /* don't use 2's complement encoding */
1640 bypass_bits |= NI_M_CFG_BYPASS_AI_POLARITY;
1641 ni_writel(dev, bypass_bits, NI_M_CFG_BYPASS_FIFO_REG);
1643 ni_writel(dev, 0, NI_M_CFG_BYPASS_FIFO_REG);
1645 for (i = 0; i < n_chan; i++) {
1646 unsigned int config_bits = 0;
1648 chan = CR_CHAN(list[i]);
1649 aref = CR_AREF(list[i]);
1650 range = CR_RANGE(list[i]);
1651 dither = (list[i] & CR_ALT_FILTER) != 0;
1653 range_code = ni_gainlkup[board->gainlkup][range];
1654 devpriv->ai_offset[i] = 0;
1657 config_bits |= NI_M_AI_CFG_CHAN_TYPE_DIFF;
1660 config_bits |= NI_M_AI_CFG_CHAN_TYPE_COMMON;
1663 config_bits |= NI_M_AI_CFG_CHAN_TYPE_GROUND;
1668 config_bits |= NI_M_AI_CFG_CHAN_SEL(chan);
1669 config_bits |= NI_M_AI_CFG_BANK_SEL(chan);
1670 config_bits |= NI_M_AI_CFG_GAIN(range_code);
1671 if (i == n_chan - 1)
1672 config_bits |= NI_M_AI_CFG_LAST_CHAN;
1674 config_bits |= NI_M_AI_CFG_DITHER;
1675 /* don't use 2's complement encoding */
1676 config_bits |= NI_M_AI_CFG_POLARITY;
1677 ni_writew(dev, config_bits, NI_M_AI_CFG_FIFO_DATA_REG);
1679 ni_prime_channelgain_list(dev);
1683 * Notes on the 6110 and 6111:
1684 * These boards a slightly different than the rest of the series, since
1685 * they have multiple A/D converters.
1686 * From the driver side, the configuration memory is a
1688 * Configuration Memory Low:
1690 * bit 8: unipolar/bipolar (should be 0 for bipolar)
1691 * bits 0-3: gain. This is 4 bits instead of 3 for the other boards
1692 * 1001 gain=0.1 (+/- 50)
1701 * Configuration Memory High:
1702 * bits 12-14: Channel Type
1703 * 001 for differential
1704 * 000 for calibration
1705 * bit 11: coupling (this is not currently handled)
1709 * valid channels are 0-3
1711 static void ni_load_channelgain_list(struct comedi_device *dev,
1712 struct comedi_subdevice *s,
1713 unsigned int n_chan, unsigned int *list)
1715 const struct ni_board_struct *board = dev->board_ptr;
1716 struct ni_private *devpriv = dev->private;
1717 unsigned int offset = (s->maxdata + 1) >> 1;
1718 unsigned int chan, range, aref;
1720 unsigned int hi, lo;
1721 unsigned int dither;
1723 if (devpriv->is_m_series) {
1724 ni_m_series_load_channelgain_list(dev, n_chan, list);
1727 if (n_chan == 1 && !devpriv->is_611x && !devpriv->is_6143) {
1728 if (devpriv->changain_state &&
1729 devpriv->changain_spec == list[0]) {
1733 devpriv->changain_state = 1;
1734 devpriv->changain_spec = list[0];
1736 devpriv->changain_state = 0;
1739 ni_stc_writew(dev, 1, NISTC_CFG_MEM_CLR_REG);
1741 /* Set up Calibration mode if required */
1742 if (devpriv->is_6143) {
1743 if ((list[0] & CR_ALT_SOURCE) &&
1744 !devpriv->ai_calib_source_enabled) {
1745 /* Strobe Relay enable bit */
1746 ni_writew(dev, devpriv->ai_calib_source |
1747 NI6143_CALIB_CHAN_RELAY_ON,
1748 NI6143_CALIB_CHAN_REG);
1749 ni_writew(dev, devpriv->ai_calib_source,
1750 NI6143_CALIB_CHAN_REG);
1751 devpriv->ai_calib_source_enabled = 1;
1752 /* Allow relays to change */
1753 msleep_interruptible(100);
1754 } else if (!(list[0] & CR_ALT_SOURCE) &&
1755 devpriv->ai_calib_source_enabled) {
1756 /* Strobe Relay disable bit */
1757 ni_writew(dev, devpriv->ai_calib_source |
1758 NI6143_CALIB_CHAN_RELAY_OFF,
1759 NI6143_CALIB_CHAN_REG);
1760 ni_writew(dev, devpriv->ai_calib_source,
1761 NI6143_CALIB_CHAN_REG);
1762 devpriv->ai_calib_source_enabled = 0;
1763 /* Allow relays to change */
1764 msleep_interruptible(100);
1768 for (i = 0; i < n_chan; i++) {
1769 if (!devpriv->is_6143 && (list[i] & CR_ALT_SOURCE))
1770 chan = devpriv->ai_calib_source;
1772 chan = CR_CHAN(list[i]);
1773 aref = CR_AREF(list[i]);
1774 range = CR_RANGE(list[i]);
1775 dither = (list[i] & CR_ALT_FILTER) != 0;
1777 /* fix the external/internal range differences */
1778 range = ni_gainlkup[board->gainlkup][range];
1779 if (devpriv->is_611x)
1780 devpriv->ai_offset[i] = offset;
1782 devpriv->ai_offset[i] = (range & 0x100) ? 0 : offset;
1785 if ((list[i] & CR_ALT_SOURCE)) {
1786 if (devpriv->is_611x)
1787 ni_writew(dev, CR_CHAN(list[i]) & 0x0003,
1788 NI611X_CALIB_CHAN_SEL_REG);
1790 if (devpriv->is_611x)
1792 else if (devpriv->is_6143)
1796 hi |= NI_E_AI_CFG_HI_TYPE_DIFF;
1799 hi |= NI_E_AI_CFG_HI_TYPE_COMMON;
1802 hi |= NI_E_AI_CFG_HI_TYPE_GROUND;
1808 hi |= NI_E_AI_CFG_HI_CHAN(chan);
1810 ni_writew(dev, hi, NI_E_AI_CFG_HI_REG);
1812 if (!devpriv->is_6143) {
1813 lo = NI_E_AI_CFG_LO_GAIN(range);
1815 if (i == n_chan - 1)
1816 lo |= NI_E_AI_CFG_LO_LAST_CHAN;
1818 lo |= NI_E_AI_CFG_LO_DITHER;
1820 ni_writew(dev, lo, NI_E_AI_CFG_LO_REG);
1824 /* prime the channel/gain list */
1825 if (!devpriv->is_611x && !devpriv->is_6143)
1826 ni_prime_channelgain_list(dev);
1829 static int ni_ai_insn_read(struct comedi_device *dev,
1830 struct comedi_subdevice *s,
1831 struct comedi_insn *insn,
1834 struct ni_private *devpriv = dev->private;
1835 unsigned int mask = (s->maxdata + 1) >> 1;
1837 unsigned int signbits;
1841 ni_load_channelgain_list(dev, s, 1, &insn->chanspec);
1843 ni_clear_ai_fifo(dev);
1845 signbits = devpriv->ai_offset[0];
1846 if (devpriv->is_611x) {
1847 for (n = 0; n < num_adc_stages_611x; n++) {
1848 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
1852 for (n = 0; n < insn->n; n++) {
1853 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
1855 /* The 611x has screwy 32-bit FIFOs. */
1857 for (i = 0; i < NI_TIMEOUT; i++) {
1858 if (ni_readb(dev, NI_E_STATUS_REG) & 0x80) {
1860 NI611X_AI_FIFO_DATA_REG);
1865 if (!(ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1866 NISTC_AI_STATUS1_FIFO_E)) {
1868 NI611X_AI_FIFO_DATA_REG);
1873 if (i == NI_TIMEOUT) {
1874 dev_err(dev->class_dev, "timeout\n");
1880 } else if (devpriv->is_6143) {
1881 for (n = 0; n < insn->n; n++) {
1882 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
1886 * The 6143 has 32-bit FIFOs. You need to strobe a
1887 * bit to move a single 16bit stranded sample into
1891 for (i = 0; i < NI_TIMEOUT; i++) {
1892 if (ni_readl(dev, NI6143_AI_FIFO_STATUS_REG) &
1894 /* Get stranded sample into FIFO */
1895 ni_writel(dev, 0x01,
1896 NI6143_AI_FIFO_CTRL_REG);
1898 NI6143_AI_FIFO_DATA_REG);
1902 if (i == NI_TIMEOUT) {
1903 dev_err(dev->class_dev, "timeout\n");
1906 data[n] = (((dl >> 16) & 0xFFFF) + signbits) & 0xFFFF;
1909 for (n = 0; n < insn->n; n++) {
1910 ni_stc_writew(dev, NISTC_AI_CMD1_CONVERT_PULSE,
1912 for (i = 0; i < NI_TIMEOUT; i++) {
1913 if (!(ni_stc_readw(dev, NISTC_AI_STATUS1_REG) &
1914 NISTC_AI_STATUS1_FIFO_E))
1917 if (i == NI_TIMEOUT) {
1918 dev_err(dev->class_dev, "timeout\n");
1921 if (devpriv->is_m_series) {
1922 dl = ni_readl(dev, NI_M_AI_FIFO_DATA_REG);
1926 d = ni_readw(dev, NI_E_AI_FIFO_DATA_REG);
1927 /* subtle: needs to be short addition */
1936 static int ni_ns_to_timer(const struct comedi_device *dev,
1937 unsigned int nanosec, unsigned int flags)
1939 struct ni_private *devpriv = dev->private;
1942 switch (flags & CMDF_ROUND_MASK) {
1943 case CMDF_ROUND_NEAREST:
1945 divider = DIV_ROUND_CLOSEST(nanosec, devpriv->clock_ns);
1947 case CMDF_ROUND_DOWN:
1948 divider = (nanosec) / devpriv->clock_ns;
1951 divider = DIV_ROUND_UP(nanosec, devpriv->clock_ns);
1957 static unsigned int ni_timer_to_ns(const struct comedi_device *dev, int timer)
1959 struct ni_private *devpriv = dev->private;
1961 return devpriv->clock_ns * (timer + 1);
1964 static void ni_cmd_set_mite_transfer(struct mite_ring *ring,
1965 struct comedi_subdevice *sdev,
1966 const struct comedi_cmd *cmd,
1967 unsigned int max_count) {
1969 unsigned int nbytes = max_count;
1971 if (cmd->stop_arg > 0 && cmd->stop_arg < max_count)
1972 nbytes = cmd->stop_arg;
1973 nbytes *= comedi_bytes_per_scan(sdev);
1975 if (nbytes > sdev->async->prealloc_bufsz) {
1976 if (cmd->stop_arg > 0)
1977 dev_err(sdev->device->class_dev,
1978 "ni_cmd_set_mite_transfer: tried exact data transfer limits greater than buffer size\n");
1981 * we can only transfer up to the size of the buffer. In this
1982 * case, the user is expected to continue to write into the
1983 * comedi buffer (already implemented as a ring buffer).
1985 nbytes = sdev->async->prealloc_bufsz;
1988 mite_init_ring_descriptors(ring, sdev, nbytes);
1990 dev_err(sdev->device->class_dev,
1991 "ni_cmd_set_mite_transfer: exact data transfer limits not implemented yet without DMA\n");
1995 static unsigned int ni_min_ai_scan_period_ns(struct comedi_device *dev,
1996 unsigned int num_channels)
1998 const struct ni_board_struct *board = dev->board_ptr;
1999 struct ni_private *devpriv = dev->private;
2001 /* simultaneously-sampled inputs */
2002 if (devpriv->is_611x || devpriv->is_6143)
2003 return board->ai_speed;
2005 /* multiplexed inputs */
2006 return board->ai_speed * num_channels;
2009 static int ni_ai_cmdtest(struct comedi_device *dev, struct comedi_subdevice *s,
2010 struct comedi_cmd *cmd)
2012 const struct ni_board_struct *board = dev->board_ptr;
2013 struct ni_private *devpriv = dev->private;
2016 unsigned int sources;
2018 /* Step 1 : check if triggers are trivially valid */
2020 err |= comedi_check_trigger_src(&cmd->start_src,
2021 TRIG_NOW | TRIG_INT | TRIG_EXT);
2022 err |= comedi_check_trigger_src(&cmd->scan_begin_src,
2023 TRIG_TIMER | TRIG_EXT);
2025 sources = TRIG_TIMER | TRIG_EXT;
2026 if (devpriv->is_611x || devpriv->is_6143)
2027 sources |= TRIG_NOW;
2028 err |= comedi_check_trigger_src(&cmd->convert_src, sources);
2030 err |= comedi_check_trigger_src(&cmd->scan_end_src, TRIG_COUNT);
2031 err |= comedi_check_trigger_src(&cmd->stop_src, TRIG_COUNT | TRIG_NONE);
2036 /* Step 2a : make sure trigger sources are unique */
2038 err |= comedi_check_trigger_is_unique(cmd->start_src);
2039 err |= comedi_check_trigger_is_unique(cmd->scan_begin_src);
2040 err |= comedi_check_trigger_is_unique(cmd->convert_src);
2041 err |= comedi_check_trigger_is_unique(cmd->stop_src);
2043 /* Step 2b : and mutually compatible */
2048 /* Step 3: check if arguments are trivially valid */
2050 switch (cmd->start_src) {
2053 err |= comedi_check_trigger_arg_is(&cmd->start_arg, 0);
2056 tmp = CR_CHAN(cmd->start_arg);
2060 tmp |= (cmd->start_arg & (CR_INVERT | CR_EDGE));
2061 err |= comedi_check_trigger_arg_is(&cmd->start_arg, tmp);
2065 if (cmd->scan_begin_src == TRIG_TIMER) {
2066 err |= comedi_check_trigger_arg_min(&cmd->scan_begin_arg,
2067 ni_min_ai_scan_period_ns(dev, cmd->chanlist_len));
2068 err |= comedi_check_trigger_arg_max(&cmd->scan_begin_arg,
2071 } else if (cmd->scan_begin_src == TRIG_EXT) {
2072 /* external trigger */
2073 unsigned int tmp = CR_CHAN(cmd->scan_begin_arg);
2077 tmp |= (cmd->scan_begin_arg & (CR_INVERT | CR_EDGE));
2078 err |= comedi_check_trigger_arg_is(&cmd->scan_begin_arg, tmp);
2079 } else { /* TRIG_OTHER */
2080 err |= comedi_check_trigger_arg_is(&cmd->scan_begin_arg, 0);
2083 if (cmd->convert_src == TRIG_TIMER) {
2084 if (devpriv->is_611x || devpriv->is_6143) {
2085 err |= comedi_check_trigger_arg_is(&cmd->convert_arg,
2088 err |= comedi_check_trigger_arg_min(&cmd->convert_arg,
2090 err |= comedi_check_trigger_arg_max(&cmd->convert_arg,
2094 } else if (cmd->convert_src == TRIG_EXT) {
2095 /* external trigger */
2096 unsigned int tmp = CR_CHAN(cmd->convert_arg);
2100 tmp |= (cmd->convert_arg & (CR_ALT_FILTER | CR_INVERT));
2101 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, tmp);
2102 } else if (cmd->convert_src == TRIG_NOW) {
2103 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, 0);
2106 err |= comedi_check_trigger_arg_is(&cmd->scan_end_arg,
2109 if (cmd->stop_src == TRIG_COUNT) {
2110 unsigned int max_count = 0x01000000;
2112 if (devpriv->is_611x)
2113 max_count -= num_adc_stages_611x;
2114 err |= comedi_check_trigger_arg_max(&cmd->stop_arg, max_count);
2115 err |= comedi_check_trigger_arg_min(&cmd->stop_arg, 1);
2118 err |= comedi_check_trigger_arg_is(&cmd->stop_arg, 0);
2124 /* step 4: fix up any arguments */
2126 if (cmd->scan_begin_src == TRIG_TIMER) {
2127 tmp = cmd->scan_begin_arg;
2128 cmd->scan_begin_arg =
2129 ni_timer_to_ns(dev, ni_ns_to_timer(dev,
2130 cmd->scan_begin_arg,
2132 if (tmp != cmd->scan_begin_arg)
2135 if (cmd->convert_src == TRIG_TIMER) {
2136 if (!devpriv->is_611x && !devpriv->is_6143) {
2137 tmp = cmd->convert_arg;
2139 ni_timer_to_ns(dev, ni_ns_to_timer(dev,
2142 if (tmp != cmd->convert_arg)
2144 if (cmd->scan_begin_src == TRIG_TIMER &&
2145 cmd->scan_begin_arg <
2146 cmd->convert_arg * cmd->scan_end_arg) {
2147 cmd->scan_begin_arg =
2148 cmd->convert_arg * cmd->scan_end_arg;
2160 static int ni_ai_inttrig(struct comedi_device *dev,
2161 struct comedi_subdevice *s,
2162 unsigned int trig_num)
2164 struct ni_private *devpriv = dev->private;
2165 struct comedi_cmd *cmd = &s->async->cmd;
2167 if (trig_num != cmd->start_arg)
2170 ni_stc_writew(dev, NISTC_AI_CMD2_START1_PULSE | devpriv->ai_cmd2,
2172 s->async->inttrig = NULL;
2177 static int ni_ai_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
2179 struct ni_private *devpriv = dev->private;
2180 const struct comedi_cmd *cmd = &s->async->cmd;
2182 int mode1 = 0; /* mode1 is needed for both stop and convert */
2184 int start_stop_select = 0;
2185 unsigned int stop_count;
2186 int interrupt_a_enable = 0;
2187 unsigned int ai_trig;
2189 if (dev->irq == 0) {
2190 dev_err(dev->class_dev, "cannot run command without an irq\n");
2193 ni_clear_ai_fifo(dev);
2195 ni_load_channelgain_list(dev, s, cmd->chanlist_len, cmd->chanlist);
2197 /* start configuration */
2198 ni_stc_writew(dev, NISTC_RESET_AI_CFG_START, NISTC_RESET_REG);
2201 * Disable analog triggering for now, since it interferes
2202 * with the use of pfi0.
2204 devpriv->an_trig_etc_reg &= ~NISTC_ATRIG_ETC_ENA;
2205 ni_stc_writew(dev, devpriv->an_trig_etc_reg, NISTC_ATRIG_ETC_REG);
2207 ai_trig = NISTC_AI_TRIG_START2_SEL(0) | NISTC_AI_TRIG_START1_SYNC;
2208 switch (cmd->start_src) {
2211 ai_trig |= NISTC_AI_TRIG_START1_EDGE |
2212 NISTC_AI_TRIG_START1_SEL(0);
2215 ai_trig |= NISTC_AI_TRIG_START1_SEL(CR_CHAN(cmd->start_arg) +
2218 if (cmd->start_arg & CR_INVERT)
2219 ai_trig |= NISTC_AI_TRIG_START1_POLARITY;
2220 if (cmd->start_arg & CR_EDGE)
2221 ai_trig |= NISTC_AI_TRIG_START1_EDGE;
2224 ni_stc_writew(dev, ai_trig, NISTC_AI_TRIG_SEL_REG);
2226 mode2 &= ~NISTC_AI_MODE2_PRE_TRIGGER;
2227 mode2 &= ~NISTC_AI_MODE2_SC_INIT_LOAD_SRC;
2228 mode2 &= ~NISTC_AI_MODE2_SC_RELOAD_MODE;
2229 ni_stc_writew(dev, mode2, NISTC_AI_MODE2_REG);
2231 if (cmd->chanlist_len == 1 || devpriv->is_611x || devpriv->is_6143) {
2233 start_stop_select |= NISTC_AI_STOP_POLARITY |
2234 NISTC_AI_STOP_SEL(31) |
2237 /* ai configuration memory */
2238 start_stop_select |= NISTC_AI_STOP_SEL(19);
2240 ni_stc_writew(dev, start_stop_select, NISTC_AI_START_STOP_REG);
2242 devpriv->ai_cmd2 = 0;
2243 switch (cmd->stop_src) {
2245 stop_count = cmd->stop_arg - 1;
2247 if (devpriv->is_611x) {
2248 /* have to take 3 stage adc pipeline into account */
2249 stop_count += num_adc_stages_611x;
2251 /* stage number of scans */
2252 ni_stc_writel(dev, stop_count, NISTC_AI_SC_LOADA_REG);
2254 mode1 |= NISTC_AI_MODE1_START_STOP |
2255 NISTC_AI_MODE1_RSVD |
2256 NISTC_AI_MODE1_TRIGGER_ONCE;
2257 ni_stc_writew(dev, mode1, NISTC_AI_MODE1_REG);
2258 /* load SC (Scan Count) */
2259 ni_stc_writew(dev, NISTC_AI_CMD1_SC_LOAD, NISTC_AI_CMD1_REG);
2261 if (stop_count == 0) {
2262 devpriv->ai_cmd2 |= NISTC_AI_CMD2_END_ON_EOS;
2263 interrupt_a_enable |= NISTC_INTA_ENA_AI_STOP;
2265 * This is required to get the last sample for
2266 * chanlist_len > 1, not sure why.
2268 if (cmd->chanlist_len > 1)
2269 start_stop_select |= NISTC_AI_STOP_POLARITY |
2274 /* stage number of scans */
2275 ni_stc_writel(dev, 0, NISTC_AI_SC_LOADA_REG);
2277 mode1 |= NISTC_AI_MODE1_START_STOP |
2278 NISTC_AI_MODE1_RSVD |
2279 NISTC_AI_MODE1_CONTINUOUS;
2280 ni_stc_writew(dev, mode1, NISTC_AI_MODE1_REG);
2282 /* load SC (Scan Count) */
2283 ni_stc_writew(dev, NISTC_AI_CMD1_SC_LOAD, NISTC_AI_CMD1_REG);
2287 switch (cmd->scan_begin_src) {
2290 * stop bits for non 611x boards
2291 * NISTC_AI_MODE3_SI_TRIG_DELAY=0
2292 * NISTC_AI_MODE2_PRE_TRIGGER=0
2293 * NISTC_AI_START_STOP_REG:
2294 * NISTC_AI_START_POLARITY=0 (?) rising edge
2295 * NISTC_AI_START_EDGE=1 edge triggered
2296 * NISTC_AI_START_SYNC=1 (?)
2297 * NISTC_AI_START_SEL=0 SI_TC
2298 * NISTC_AI_STOP_POLARITY=0 rising edge
2299 * NISTC_AI_STOP_EDGE=0 level
2300 * NISTC_AI_STOP_SYNC=1
2301 * NISTC_AI_STOP_SEL=19 external pin (configuration mem)
2303 start_stop_select |= NISTC_AI_START_EDGE | NISTC_AI_START_SYNC;
2304 ni_stc_writew(dev, start_stop_select, NISTC_AI_START_STOP_REG);
2306 mode2 &= ~NISTC_AI_MODE2_SI_INIT_LOAD_SRC; /* A */
2307 mode2 |= NISTC_AI_MODE2_SI_RELOAD_MODE(0);
2308 /* mode2 |= NISTC_AI_MODE2_SC_RELOAD_MODE; */
2309 ni_stc_writew(dev, mode2, NISTC_AI_MODE2_REG);
2312 timer = ni_ns_to_timer(dev, cmd->scan_begin_arg,
2313 CMDF_ROUND_NEAREST);
2314 ni_stc_writel(dev, timer, NISTC_AI_SI_LOADA_REG);
2315 ni_stc_writew(dev, NISTC_AI_CMD1_SI_LOAD, NISTC_AI_CMD1_REG);
2318 if (cmd->scan_begin_arg & CR_EDGE)
2319 start_stop_select |= NISTC_AI_START_EDGE;
2320 if (cmd->scan_begin_arg & CR_INVERT) /* falling edge */
2321 start_stop_select |= NISTC_AI_START_POLARITY;
2322 if (cmd->scan_begin_src != cmd->convert_src ||
2323 (cmd->scan_begin_arg & ~CR_EDGE) !=
2324 (cmd->convert_arg & ~CR_EDGE))
2325 start_stop_select |= NISTC_AI_START_SYNC;
2326 start_stop_select |=
2327 NISTC_AI_START_SEL(1 + CR_CHAN(cmd->scan_begin_arg));
2328 ni_stc_writew(dev, start_stop_select, NISTC_AI_START_STOP_REG);
2332 switch (cmd->convert_src) {
2335 if (cmd->convert_arg == 0 || cmd->convert_src == TRIG_NOW)
2338 timer = ni_ns_to_timer(dev, cmd->convert_arg,
2339 CMDF_ROUND_NEAREST);
2340 /* 0,0 does not work */
2341 ni_stc_writew(dev, 1, NISTC_AI_SI2_LOADA_REG);
2342 ni_stc_writew(dev, timer, NISTC_AI_SI2_LOADB_REG);
2344 mode2 &= ~NISTC_AI_MODE2_SI2_INIT_LOAD_SRC; /* A */
2345 mode2 |= NISTC_AI_MODE2_SI2_RELOAD_MODE; /* alternate */
2346 ni_stc_writew(dev, mode2, NISTC_AI_MODE2_REG);
2348 ni_stc_writew(dev, NISTC_AI_CMD1_SI2_LOAD, NISTC_AI_CMD1_REG);
2350 mode2 |= NISTC_AI_MODE2_SI2_INIT_LOAD_SRC; /* B */
2351 mode2 |= NISTC_AI_MODE2_SI2_RELOAD_MODE; /* alternate */
2352 ni_stc_writew(dev, mode2, NISTC_AI_MODE2_REG);
2355 mode1 |= NISTC_AI_MODE1_CONVERT_SRC(1 +
2356 CR_CHAN(cmd->convert_arg));
2357 if ((cmd->convert_arg & CR_INVERT) == 0)
2358 mode1 |= NISTC_AI_MODE1_CONVERT_POLARITY;
2359 ni_stc_writew(dev, mode1, NISTC_AI_MODE1_REG);
2361 mode2 |= NISTC_AI_MODE2_SC_GATE_ENA |
2362 NISTC_AI_MODE2_START_STOP_GATE_ENA;
2363 ni_stc_writew(dev, mode2, NISTC_AI_MODE2_REG);
2369 /* interrupt on FIFO, errors, SC_TC */
2370 interrupt_a_enable |= NISTC_INTA_ENA_AI_ERR |
2371 NISTC_INTA_ENA_AI_SC_TC;
2374 interrupt_a_enable |= NISTC_INTA_ENA_AI_FIFO;
2377 if ((cmd->flags & CMDF_WAKE_EOS) ||
2378 (devpriv->ai_cmd2 & NISTC_AI_CMD2_END_ON_EOS)) {
2379 /* wake on end-of-scan */
2380 devpriv->aimode = AIMODE_SCAN;
2382 devpriv->aimode = AIMODE_HALF_FULL;
2385 switch (devpriv->aimode) {
2386 case AIMODE_HALF_FULL:
2387 /* FIFO interrupts and DMA requests on half-full */
2389 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_HF_E,
2390 NISTC_AI_MODE3_REG);
2392 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_HF,
2393 NISTC_AI_MODE3_REG);
2397 /*generate FIFO interrupts on non-empty */
2398 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_NE,
2399 NISTC_AI_MODE3_REG);
2403 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_NE,
2404 NISTC_AI_MODE3_REG);
2406 ni_stc_writew(dev, NISTC_AI_MODE3_FIFO_MODE_HF,
2407 NISTC_AI_MODE3_REG);
2409 interrupt_a_enable |= NISTC_INTA_ENA_AI_STOP;
2415 /* clear interrupts */
2416 ni_stc_writew(dev, NISTC_INTA_ACK_AI_ALL, NISTC_INTA_ACK_REG);
2418 ni_set_bits(dev, NISTC_INTA_ENA_REG, interrupt_a_enable, 1);
2420 /* interrupt on nothing */
2421 ni_set_bits(dev, NISTC_INTA_ENA_REG, ~0, 0);
2423 /* XXX start polling if necessary */
2426 /* end configuration */
2427 ni_stc_writew(dev, NISTC_RESET_AI_CFG_END, NISTC_RESET_REG);
2429 switch (cmd->scan_begin_src) {
2431 ni_stc_writew(dev, NISTC_AI_CMD1_SI2_ARM |
2432 NISTC_AI_CMD1_SI_ARM |
2433 NISTC_AI_CMD1_DIV_ARM |
2434 NISTC_AI_CMD1_SC_ARM,
2438 ni_stc_writew(dev, NISTC_AI_CMD1_SI2_ARM |
2439 NISTC_AI_CMD1_SI_ARM | /* XXX ? */
2440 NISTC_AI_CMD1_DIV_ARM |
2441 NISTC_AI_CMD1_SC_ARM,
2448 int retval = ni_ai_setup_MITE_dma(dev);
2455 if (cmd->start_src == TRIG_NOW) {
2456 ni_stc_writew(dev, NISTC_AI_CMD2_START1_PULSE |
2459 s->async->inttrig = NULL;
2460 } else if (cmd->start_src == TRIG_EXT) {
2461 s->async->inttrig = NULL;
2462 } else { /* TRIG_INT */
2463 s->async->inttrig = ni_ai_inttrig;
2469 static int ni_ai_insn_config(struct comedi_device *dev,
2470 struct comedi_subdevice *s,
2471 struct comedi_insn *insn, unsigned int *data)
2473 struct ni_private *devpriv = dev->private;
2479 case INSN_CONFIG_ALT_SOURCE:
2480 if (devpriv->is_m_series) {
2481 if (data[1] & ~NI_M_CFG_BYPASS_AI_CAL_MASK)
2483 devpriv->ai_calib_source = data[1];
2484 } else if (devpriv->is_6143) {
2485 unsigned int calib_source;
2487 calib_source = data[1] & 0xf;
2489 devpriv->ai_calib_source = calib_source;
2490 ni_writew(dev, calib_source, NI6143_CALIB_CHAN_REG);
2492 unsigned int calib_source;
2493 unsigned int calib_source_adjust;
2495 calib_source = data[1] & 0xf;
2496 calib_source_adjust = (data[1] >> 4) & 0xff;
2498 if (calib_source >= 8)
2500 devpriv->ai_calib_source = calib_source;
2501 if (devpriv->is_611x) {
2502 ni_writeb(dev, calib_source_adjust,
2503 NI611X_CAL_GAIN_SEL_REG);
2514 static void ni_ao_munge(struct comedi_device *dev, struct comedi_subdevice *s,
2515 void *data, unsigned int num_bytes,
2516 unsigned int chan_index)
2518 struct comedi_cmd *cmd = &s->async->cmd;
2519 unsigned int nsamples = comedi_bytes_to_samples(s, num_bytes);
2520 unsigned short *array = data;
2523 __le16 buf, *barray = data;
2526 for (i = 0; i < nsamples; i++) {
2527 unsigned int range = CR_RANGE(cmd->chanlist[chan_index]);
2528 unsigned short val = array[i];
2531 * Munge data from unsigned to two's complement for
2534 if (comedi_range_is_bipolar(s, range))
2535 val = comedi_offset_munge(s, val);
2537 buf = cpu_to_le16(val);
2543 chan_index %= cmd->chanlist_len;
2547 static int ni_m_series_ao_config_chanlist(struct comedi_device *dev,
2548 struct comedi_subdevice *s,
2549 unsigned int chanspec[],
2550 unsigned int n_chans, int timed)
2552 struct ni_private *devpriv = dev->private;
2560 for (i = 0; i < s->n_chan; ++i) {
2561 devpriv->ao_conf[i] &= ~NI_M_AO_CFG_BANK_UPDATE_TIMED;
2562 ni_writeb(dev, devpriv->ao_conf[i],
2563 NI_M_AO_CFG_BANK_REG(i));
2564 ni_writeb(dev, 0xf, NI_M_AO_WAVEFORM_ORDER_REG(i));
2567 for (i = 0; i < n_chans; i++) {
2568 const struct comedi_krange *krange;
2570 chan = CR_CHAN(chanspec[i]);
2571 range = CR_RANGE(chanspec[i]);
2572 krange = s->range_table->range + range;
2575 switch (krange->max - krange->min) {
2577 conf |= NI_M_AO_CFG_BANK_REF_INT_10V;
2578 ni_writeb(dev, 0, NI_M_AO_REF_ATTENUATION_REG(chan));
2581 conf |= NI_M_AO_CFG_BANK_REF_INT_5V;
2582 ni_writeb(dev, 0, NI_M_AO_REF_ATTENUATION_REG(chan));
2585 conf |= NI_M_AO_CFG_BANK_REF_INT_10V;
2586 ni_writeb(dev, NI_M_AO_REF_ATTENUATION_X5,
2587 NI_M_AO_REF_ATTENUATION_REG(chan));
2590 conf |= NI_M_AO_CFG_BANK_REF_INT_5V;
2591 ni_writeb(dev, NI_M_AO_REF_ATTENUATION_X5,
2592 NI_M_AO_REF_ATTENUATION_REG(chan));
2595 dev_err(dev->class_dev,
2596 "bug! unhandled ao reference voltage\n");
2599 switch (krange->max + krange->min) {
2601 conf |= NI_M_AO_CFG_BANK_OFFSET_0V;
2604 conf |= NI_M_AO_CFG_BANK_OFFSET_5V;
2607 dev_err(dev->class_dev,
2608 "bug! unhandled ao offset voltage\n");
2612 conf |= NI_M_AO_CFG_BANK_UPDATE_TIMED;
2613 ni_writeb(dev, conf, NI_M_AO_CFG_BANK_REG(chan));
2614 devpriv->ao_conf[chan] = conf;
2615 ni_writeb(dev, i, NI_M_AO_WAVEFORM_ORDER_REG(chan));
2620 static int ni_old_ao_config_chanlist(struct comedi_device *dev,
2621 struct comedi_subdevice *s,
2622 unsigned int chanspec[],
2623 unsigned int n_chans)
2625 struct ni_private *devpriv = dev->private;
2632 for (i = 0; i < n_chans; i++) {
2633 chan = CR_CHAN(chanspec[i]);
2634 range = CR_RANGE(chanspec[i]);
2635 conf = NI_E_AO_DACSEL(chan);
2637 if (comedi_range_is_bipolar(s, range)) {
2638 conf |= NI_E_AO_CFG_BIP;
2639 invert = (s->maxdata + 1) >> 1;
2643 if (comedi_range_is_external(s, range))
2644 conf |= NI_E_AO_EXT_REF;
2646 /* not all boards can deglitch, but this shouldn't hurt */
2647 if (chanspec[i] & CR_DEGLITCH)
2648 conf |= NI_E_AO_DEGLITCH;
2650 /* analog reference */
2651 /* AREF_OTHER connects AO ground to AI ground, i think */
2652 if (CR_AREF(chanspec[i]) == AREF_OTHER)
2653 conf |= NI_E_AO_GROUND_REF;
2655 ni_writew(dev, conf, NI_E_AO_CFG_REG);
2656 devpriv->ao_conf[chan] = conf;
2661 static int ni_ao_config_chanlist(struct comedi_device *dev,
2662 struct comedi_subdevice *s,
2663 unsigned int chanspec[], unsigned int n_chans,
2666 struct ni_private *devpriv = dev->private;
2668 if (devpriv->is_m_series)
2669 return ni_m_series_ao_config_chanlist(dev, s, chanspec, n_chans,
2672 return ni_old_ao_config_chanlist(dev, s, chanspec, n_chans);
2675 static int ni_ao_insn_write(struct comedi_device *dev,
2676 struct comedi_subdevice *s,
2677 struct comedi_insn *insn,
2680 struct ni_private *devpriv = dev->private;
2681 unsigned int chan = CR_CHAN(insn->chanspec);
2682 unsigned int range = CR_RANGE(insn->chanspec);
2686 if (devpriv->is_6xxx) {
2687 ni_ao_win_outw(dev, 1 << chan, NI671X_AO_IMMEDIATE_REG);
2689 reg = NI671X_DAC_DIRECT_DATA_REG(chan);
2690 } else if (devpriv->is_m_series) {
2691 reg = NI_M_DAC_DIRECT_DATA_REG(chan);
2693 reg = NI_E_DAC_DIRECT_DATA_REG(chan);
2696 ni_ao_config_chanlist(dev, s, &insn->chanspec, 1, 0);
2698 for (i = 0; i < insn->n; i++) {
2699 unsigned int val = data[i];
2701 s->readback[chan] = val;
2703 if (devpriv->is_6xxx) {
2705 * 6xxx boards have bipolar outputs, munge the
2706 * unsigned comedi values to 2's complement
2708 val = comedi_offset_munge(s, val);
2710 ni_ao_win_outw(dev, val, reg);
2711 } else if (devpriv->is_m_series) {
2713 * M-series boards use offset binary values for
2714 * bipolar and uinpolar outputs
2716 ni_writew(dev, val, reg);
2719 * Non-M series boards need two's complement values
2720 * for bipolar ranges.
2722 if (comedi_range_is_bipolar(s, range))
2723 val = comedi_offset_munge(s, val);
2725 ni_writew(dev, val, reg);
2732 static int ni_ao_insn_config(struct comedi_device *dev,
2733 struct comedi_subdevice *s,
2734 struct comedi_insn *insn, unsigned int *data)
2736 const struct ni_board_struct *board = dev->board_ptr;
2737 struct ni_private *devpriv = dev->private;
2738 unsigned int nbytes;
2741 case INSN_CONFIG_GET_HARDWARE_BUFFER_SIZE:
2744 nbytes = comedi_samples_to_bytes(s,
2745 board->ao_fifo_depth);
2746 data[2] = 1 + nbytes;
2748 data[2] += devpriv->mite->fifo_size;
2764 static int ni_ao_inttrig(struct comedi_device *dev,
2765 struct comedi_subdevice *s,
2766 unsigned int trig_num)
2768 struct ni_private *devpriv = dev->private;
2769 struct comedi_cmd *cmd = &s->async->cmd;
2771 int interrupt_b_bits;
2773 static const int timeout = 1000;
2776 * Require trig_num == cmd->start_arg when cmd->start_src == TRIG_INT.
2777 * For backwards compatibility, also allow trig_num == 0 when
2778 * cmd->start_src != TRIG_INT (i.e. when cmd->start_src == TRIG_EXT);
2779 * in that case, the internal trigger is being used as a pre-trigger
2780 * before the external trigger.
2782 if (!(trig_num == cmd->start_arg ||
2783 (trig_num == 0 && cmd->start_src != TRIG_INT)))
2787 * Null trig at beginning prevent ao start trigger from executing more
2788 * than once per command (and doing things like trying to allocate the
2789 * ao dma channel multiple times).
2791 s->async->inttrig = NULL;
2793 ni_set_bits(dev, NISTC_INTB_ENA_REG,
2794 NISTC_INTB_ENA_AO_FIFO | NISTC_INTB_ENA_AO_ERR, 0);
2795 interrupt_b_bits = NISTC_INTB_ENA_AO_ERR;
2797 ni_stc_writew(dev, 1, NISTC_DAC_FIFO_CLR_REG);
2798 if (devpriv->is_6xxx)
2799 ni_ao_win_outl(dev, 0x6, NI611X_AO_FIFO_OFFSET_LOAD_REG);
2800 ret = ni_ao_setup_MITE_dma(dev);
2803 ret = ni_ao_wait_for_dma_load(dev);
2807 ret = ni_ao_prep_fifo(dev, s);
2811 interrupt_b_bits |= NISTC_INTB_ENA_AO_FIFO;
2814 ni_stc_writew(dev, devpriv->ao_mode3 | NISTC_AO_MODE3_NOT_AN_UPDATE,
2815 NISTC_AO_MODE3_REG);
2816 ni_stc_writew(dev, devpriv->ao_mode3, NISTC_AO_MODE3_REG);
2817 /* wait for DACs to be loaded */
2818 for (i = 0; i < timeout; i++) {
2820 if ((ni_stc_readw(dev, NISTC_STATUS2_REG) &
2821 NISTC_STATUS2_AO_TMRDACWRS_IN_PROGRESS) == 0)
2825 dev_err(dev->class_dev,
2826 "timed out waiting for AO_TMRDACWRs_In_Progress_St to clear\n");
2830 * stc manual says we are need to clear error interrupt after
2831 * AO_TMRDACWRs_In_Progress_St clears
2833 ni_stc_writew(dev, NISTC_INTB_ACK_AO_ERR, NISTC_INTB_ACK_REG);
2835 ni_set_bits(dev, NISTC_INTB_ENA_REG, interrupt_b_bits, 1);
2837 ni_stc_writew(dev, NISTC_AO_CMD1_UI_ARM |
2838 NISTC_AO_CMD1_UC_ARM |
2839 NISTC_AO_CMD1_BC_ARM |
2843 ni_stc_writew(dev, NISTC_AO_CMD2_START1_PULSE | devpriv->ao_cmd2,
2851 * Organized similar to NI-STC and MHDDK examples.
2852 * ni_ao_cmd is broken out into configuration sub-routines for clarity.
2855 static void ni_ao_cmd_personalize(struct comedi_device *dev,
2856 const struct comedi_cmd *cmd)
2858 const struct ni_board_struct *board = dev->board_ptr;
2861 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
2864 /* fast CPU interface--only eseries */
2865 /* ((slow CPU interface) ? 0 : AO_Fast_CPU) | */
2866 NISTC_AO_PERSONAL_BC_SRC_SEL |
2867 0 /* (use_original_pulse ? 0 : NISTC_AO_PERSONAL_UPDATE_TIMEBASE) */ |
2869 * FIXME: start setting following bit when appropriate. Need to
2870 * determine whether board is E4 or E1.
2872 * if board is E4 or E1
2873 * Set bit "NISTC_AO_PERSONAL_UPDATE_PW" to 0
2877 NISTC_AO_PERSONAL_UPDATE_PW |
2878 /* FIXME: when should we set following bit to zero? */
2879 NISTC_AO_PERSONAL_TMRDACWR_PW |
2880 (board->ao_fifo_depth ?
2881 NISTC_AO_PERSONAL_FIFO_ENA : NISTC_AO_PERSONAL_DMA_PIO_CTRL)
2886 * add something like ".has_individual_dacs = 0" to ni_board_struct
2887 * since, as F Hess pointed out, not all in m series have singles. not
2888 * sure if e-series all have duals...
2892 * F Hess: windows driver does not set NISTC_AO_PERSONAL_NUM_DAC bit for
2893 * 6281, verified with bus analyzer.
2895 if (devpriv->is_m_series)
2896 bits |= NISTC_AO_PERSONAL_NUM_DAC;
2898 ni_stc_writew(dev, bits, NISTC_AO_PERSONAL_REG);
2900 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
2903 static void ni_ao_cmd_set_trigger(struct comedi_device *dev,
2904 const struct comedi_cmd *cmd)
2906 struct ni_private *devpriv = dev->private;
2907 unsigned int trigsel;
2909 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
2912 if (cmd->stop_src == TRIG_NONE) {
2913 devpriv->ao_mode1 |= NISTC_AO_MODE1_CONTINUOUS;
2914 devpriv->ao_mode1 &= ~NISTC_AO_MODE1_TRIGGER_ONCE;
2916 devpriv->ao_mode1 &= ~NISTC_AO_MODE1_CONTINUOUS;
2917 devpriv->ao_mode1 |= NISTC_AO_MODE1_TRIGGER_ONCE;
2919 ni_stc_writew(dev, devpriv->ao_mode1, NISTC_AO_MODE1_REG);
2921 if (cmd->start_src == TRIG_INT) {
2922 trigsel = NISTC_AO_TRIG_START1_EDGE |
2923 NISTC_AO_TRIG_START1_SYNC;
2924 } else { /* TRIG_EXT */
2925 trigsel = NISTC_AO_TRIG_START1_SEL(CR_CHAN(cmd->start_arg) + 1);
2926 /* 0=active high, 1=active low. see daq-stc 3-24 (p186) */
2927 if (cmd->start_arg & CR_INVERT)
2928 trigsel |= NISTC_AO_TRIG_START1_POLARITY;
2929 /* 0=edge detection disabled, 1=enabled */
2930 if (cmd->start_arg & CR_EDGE)
2931 trigsel |= NISTC_AO_TRIG_START1_EDGE;
2933 ni_stc_writew(dev, trigsel, NISTC_AO_TRIG_SEL_REG);
2935 /* AO_Delayed_START1 = 0, we do not support delayed start...yet */
2938 /* select DA_START1 as PFI6/AO_START1 when configured as an output */
2939 devpriv->ao_mode3 &= ~NISTC_AO_MODE3_TRIG_LEN;
2940 ni_stc_writew(dev, devpriv->ao_mode3, NISTC_AO_MODE3_REG);
2942 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
2945 static void ni_ao_cmd_set_counters(struct comedi_device *dev,
2946 const struct comedi_cmd *cmd)
2948 struct ni_private *devpriv = dev->private;
2949 /* Not supporting 'waveform staging' or 'local buffer with pauses' */
2951 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
2953 * This relies on ao_mode1/(Trigger_Once | Continuous) being set in
2954 * set_trigger above. It is unclear whether we really need to re-write
2955 * this register with these values. The mhddk examples for e-series
2956 * show writing this in both places, but the examples for m-series show
2957 * a single write in the set_counters function (here).
2959 ni_stc_writew(dev, devpriv->ao_mode1, NISTC_AO_MODE1_REG);
2961 /* sync (upload number of buffer iterations -1) */
2962 /* indicate that we want to use BC_Load_A_Register as the source */
2963 devpriv->ao_mode2 &= ~NISTC_AO_MODE2_BC_INIT_LOAD_SRC;
2964 ni_stc_writew(dev, devpriv->ao_mode2, NISTC_AO_MODE2_REG);
2967 * if the BC_TC interrupt is still issued in spite of UC, BC, UI
2968 * ignoring BC_TC, then we will need to find a way to ignore that
2969 * interrupt in continuous mode.
2971 ni_stc_writel(dev, 0, NISTC_AO_BC_LOADA_REG); /* iter once */
2973 /* sync (issue command to load number of buffer iterations -1) */
2974 ni_stc_writew(dev, NISTC_AO_CMD1_BC_LOAD, NISTC_AO_CMD1_REG);
2976 /* sync (upload number of updates in buffer) */
2977 /* indicate that we want to use UC_Load_A_Register as the source */
2978 devpriv->ao_mode2 &= ~NISTC_AO_MODE2_UC_INIT_LOAD_SRC;
2979 ni_stc_writew(dev, devpriv->ao_mode2, NISTC_AO_MODE2_REG);
2982 * if a user specifies '0', this automatically assumes the entire 24bit
2983 * address space is available for the (multiple iterations of single
2984 * buffer) MISB. Otherwise, stop_arg specifies the MISB length that
2985 * will be used, regardless of whether we are in continuous mode or not.
2986 * In continuous mode, the output will just iterate indefinitely over
2990 unsigned int stop_arg = cmd->stop_arg > 0 ?
2991 (cmd->stop_arg & 0xffffff) : 0xffffff;
2993 if (devpriv->is_m_series) {
2995 * this is how the NI example code does it for m-series
2996 * boards, verified correct with 6259
2998 ni_stc_writel(dev, stop_arg - 1, NISTC_AO_UC_LOADA_REG);
3000 /* sync (issue cmd to load number of updates in MISB) */
3001 ni_stc_writew(dev, NISTC_AO_CMD1_UC_LOAD,
3004 ni_stc_writel(dev, stop_arg, NISTC_AO_UC_LOADA_REG);
3006 /* sync (issue cmd to load number of updates in MISB) */
3007 ni_stc_writew(dev, NISTC_AO_CMD1_UC_LOAD,
3011 * sync (upload number of updates-1 in MISB)
3014 ni_stc_writel(dev, stop_arg - 1, NISTC_AO_UC_LOADA_REG);
3018 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3021 static void ni_ao_cmd_set_update(struct comedi_device *dev,
3022 const struct comedi_cmd *cmd)
3024 struct ni_private *devpriv = dev->private;
3026 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
3029 * zero out these bit fields to be set below. Does an ao-reset do this
3032 devpriv->ao_mode1 &= ~(
3033 NISTC_AO_MODE1_UI_SRC_MASK |
3034 NISTC_AO_MODE1_UI_SRC_POLARITY |
3035 NISTC_AO_MODE1_UPDATE_SRC_MASK |
3036 NISTC_AO_MODE1_UPDATE_SRC_POLARITY
3039 if (cmd->scan_begin_src == TRIG_TIMER) {
3040 unsigned int trigvar;
3042 devpriv->ao_cmd2 &= ~NISTC_AO_CMD2_BC_GATE_ENA;
3045 * NOTE: there are several other ways of configuring internal
3046 * updates, but we'll only support one for now: using
3047 * AO_IN_TIMEBASE, w/o waveform staging, w/o a delay between
3048 * START1 and first update, and also w/o local buffer mode w/
3053 * This is already done above:
3054 * devpriv->ao_mode1 &= ~(
3055 * // set UPDATE_Source to UI_TC:
3056 * NISTC_AO_MODE1_UPDATE_SRC_MASK |
3057 * // set UPDATE_Source_Polarity to rising (required?)
3058 * NISTC_AO_MODE1_UPDATE_SRC_POLARITY |
3059 * // set UI_Source to AO_IN_TIMEBASE1:
3060 * NISTC_AO_MODE1_UI_SRC_MASK |
3061 * // set UI_Source_Polarity to rising (required?)
3062 * NISTC_AO_MODE1_UI_SRC_POLARITY
3067 * TODO: use ao_ui_clock_source to allow all possible signals
3068 * to be routed to UI_Source_Select. See tSTC.h for
3069 * eseries/ni67xx and tMSeries.h for mseries.
3072 trigvar = ni_ns_to_timer(dev, cmd->scan_begin_arg,
3073 CMDF_ROUND_NEAREST);
3076 * Wait N TB3 ticks after the start trigger before
3077 * clocking (N must be >=2).
3079 /* following line: 2-1 per STC */
3080 ni_stc_writel(dev, 1, NISTC_AO_UI_LOADA_REG);
3081 ni_stc_writew(dev, NISTC_AO_CMD1_UI_LOAD, NISTC_AO_CMD1_REG);
3082 /* following line: N-1 per STC */
3083 ni_stc_writel(dev, trigvar - 1, NISTC_AO_UI_LOADA_REG);
3084 } else { /* TRIG_EXT */
3085 /* FIXME: assert scan_begin_arg != 0, ret failure otherwise */
3086 devpriv->ao_cmd2 |= NISTC_AO_CMD2_BC_GATE_ENA;
3087 devpriv->ao_mode1 |= NISTC_AO_MODE1_UPDATE_SRC(
3088 CR_CHAN(cmd->scan_begin_arg));
3089 if (cmd->scan_begin_arg & CR_INVERT)
3090 devpriv->ao_mode1 |= NISTC_AO_MODE1_UPDATE_SRC_POLARITY;
3093 ni_stc_writew(dev, devpriv->ao_cmd2, NISTC_AO_CMD2_REG);
3094 ni_stc_writew(dev, devpriv->ao_mode1, NISTC_AO_MODE1_REG);
3095 devpriv->ao_mode2 &= ~(NISTC_AO_MODE2_UI_RELOAD_MODE(3) |
3096 NISTC_AO_MODE2_UI_INIT_LOAD_SRC);
3097 ni_stc_writew(dev, devpriv->ao_mode2, NISTC_AO_MODE2_REG);
3099 /* Configure DAQ-STC for Timed update mode */
3100 devpriv->ao_cmd1 |= NISTC_AO_CMD1_DAC1_UPDATE_MODE |
3101 NISTC_AO_CMD1_DAC0_UPDATE_MODE;
3102 /* We are not using UPDATE2-->don't have to set DACx_Source_Select */
3103 ni_stc_writew(dev, devpriv->ao_cmd1, NISTC_AO_CMD1_REG);
3105 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3108 static void ni_ao_cmd_set_channels(struct comedi_device *dev,
3109 struct comedi_subdevice *s)
3111 struct ni_private *devpriv = dev->private;
3112 const struct comedi_cmd *cmd = &s->async->cmd;
3113 unsigned int bits = 0;
3115 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
3117 if (devpriv->is_6xxx) {
3121 for (i = 0; i < cmd->chanlist_len; ++i) {
3122 int chan = CR_CHAN(cmd->chanlist[i]);
3125 ni_ao_win_outw(dev, chan, NI611X_AO_WAVEFORM_GEN_REG);
3127 ni_ao_win_outw(dev, bits, NI611X_AO_TIMED_REG);
3130 ni_ao_config_chanlist(dev, s, cmd->chanlist, cmd->chanlist_len, 1);
3132 if (cmd->scan_end_arg > 1) {
3133 devpriv->ao_mode1 |= NISTC_AO_MODE1_MULTI_CHAN;
3134 bits = NISTC_AO_OUT_CTRL_CHANS(cmd->scan_end_arg - 1)
3135 | NISTC_AO_OUT_CTRL_UPDATE_SEL_HIGHZ;
3138 devpriv->ao_mode1 &= ~NISTC_AO_MODE1_MULTI_CHAN;
3139 bits = NISTC_AO_OUT_CTRL_UPDATE_SEL_HIGHZ;
3140 if (devpriv->is_m_series | devpriv->is_6xxx)
3141 bits |= NISTC_AO_OUT_CTRL_CHANS(0);
3143 bits |= NISTC_AO_OUT_CTRL_CHANS(
3144 CR_CHAN(cmd->chanlist[0]));
3147 ni_stc_writew(dev, devpriv->ao_mode1, NISTC_AO_MODE1_REG);
3148 ni_stc_writew(dev, bits, NISTC_AO_OUT_CTRL_REG);
3150 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3153 static void ni_ao_cmd_set_stop_conditions(struct comedi_device *dev,
3154 const struct comedi_cmd *cmd)
3156 struct ni_private *devpriv = dev->private;
3158 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
3160 devpriv->ao_mode3 |= NISTC_AO_MODE3_STOP_ON_OVERRUN_ERR;
3161 ni_stc_writew(dev, devpriv->ao_mode3, NISTC_AO_MODE3_REG);
3164 * Since we are not supporting waveform staging, we ignore these errors:
3165 * NISTC_AO_MODE3_STOP_ON_BC_TC_ERR,
3166 * NISTC_AO_MODE3_STOP_ON_BC_TC_TRIG_ERR
3169 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3172 static void ni_ao_cmd_set_fifo_mode(struct comedi_device *dev)
3174 struct ni_private *devpriv = dev->private;
3176 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
3178 devpriv->ao_mode2 &= ~NISTC_AO_MODE2_FIFO_MODE_MASK;
3180 devpriv->ao_mode2 |= NISTC_AO_MODE2_FIFO_MODE_HF_F;
3182 devpriv->ao_mode2 |= NISTC_AO_MODE2_FIFO_MODE_HF;
3184 /* NOTE: this is where use_onboard_memory=True would be implemented */
3185 devpriv->ao_mode2 &= ~NISTC_AO_MODE2_FIFO_REXMIT_ENA;
3186 ni_stc_writew(dev, devpriv->ao_mode2, NISTC_AO_MODE2_REG);
3188 /* enable sending of ao fifo requests (dma request) */
3189 ni_stc_writew(dev, NISTC_AO_START_AOFREQ_ENA, NISTC_AO_START_SEL_REG);
3191 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3193 /* we are not supporting boards with virtual fifos */
3196 static void ni_ao_cmd_set_interrupts(struct comedi_device *dev,
3197 struct comedi_subdevice *s)
3199 if (s->async->cmd.stop_src == TRIG_COUNT)
3200 ni_set_bits(dev, NISTC_INTB_ENA_REG,
3201 NISTC_INTB_ENA_AO_BC_TC, 1);
3203 s->async->inttrig = ni_ao_inttrig;
3206 static int ni_ao_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
3208 struct ni_private *devpriv = dev->private;
3209 const struct comedi_cmd *cmd = &s->async->cmd;
3211 if (dev->irq == 0) {
3212 dev_err(dev->class_dev, "cannot run command without an irq");
3216 /* ni_ao_reset should have already been done */
3217 ni_ao_cmd_personalize(dev, cmd);
3218 /* clearing fifo and preload happens elsewhere */
3220 ni_ao_cmd_set_trigger(dev, cmd);
3221 ni_ao_cmd_set_counters(dev, cmd);
3222 ni_ao_cmd_set_update(dev, cmd);
3223 ni_ao_cmd_set_channels(dev, s);
3224 ni_ao_cmd_set_stop_conditions(dev, cmd);
3225 ni_ao_cmd_set_fifo_mode(dev);
3226 ni_cmd_set_mite_transfer(devpriv->ao_mite_ring, s, cmd, 0x00ffffff);
3227 ni_ao_cmd_set_interrupts(dev, s);
3230 * arm(ing) and star(ting) happen in ni_ao_inttrig, which _must_ be
3231 * called for ao commands since 1) TRIG_NOW is not supported and 2) DMA
3232 * must be setup and initially written to before arm/start happen.
3239 static int ni_ao_cmdtest(struct comedi_device *dev, struct comedi_subdevice *s,
3240 struct comedi_cmd *cmd)
3242 const struct ni_board_struct *board = dev->board_ptr;
3243 struct ni_private *devpriv = dev->private;
3247 /* Step 1 : check if triggers are trivially valid */
3249 err |= comedi_check_trigger_src(&cmd->start_src, TRIG_INT | TRIG_EXT);
3250 err |= comedi_check_trigger_src(&cmd->scan_begin_src,
3251 TRIG_TIMER | TRIG_EXT);
3252 err |= comedi_check_trigger_src(&cmd->convert_src, TRIG_NOW);
3253 err |= comedi_check_trigger_src(&cmd->scan_end_src, TRIG_COUNT);
3254 err |= comedi_check_trigger_src(&cmd->stop_src, TRIG_COUNT | TRIG_NONE);
3259 /* Step 2a : make sure trigger sources are unique */
3261 err |= comedi_check_trigger_is_unique(cmd->start_src);
3262 err |= comedi_check_trigger_is_unique(cmd->scan_begin_src);
3263 err |= comedi_check_trigger_is_unique(cmd->stop_src);
3265 /* Step 2b : and mutually compatible */
3270 /* Step 3: check if arguments are trivially valid */
3272 switch (cmd->start_src) {
3274 err |= comedi_check_trigger_arg_is(&cmd->start_arg, 0);
3277 tmp = CR_CHAN(cmd->start_arg);
3281 tmp |= (cmd->start_arg & (CR_INVERT | CR_EDGE));
3282 err |= comedi_check_trigger_arg_is(&cmd->start_arg, tmp);
3286 if (cmd->scan_begin_src == TRIG_TIMER) {
3287 err |= comedi_check_trigger_arg_min(&cmd->scan_begin_arg,
3289 err |= comedi_check_trigger_arg_max(&cmd->scan_begin_arg,
3294 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, 0);
3295 err |= comedi_check_trigger_arg_is(&cmd->scan_end_arg,
3297 err |= comedi_check_trigger_arg_max(&cmd->stop_arg, 0x00ffffff);
3302 /* step 4: fix up any arguments */
3303 if (cmd->scan_begin_src == TRIG_TIMER) {
3304 tmp = cmd->scan_begin_arg;
3305 cmd->scan_begin_arg =
3306 ni_timer_to_ns(dev, ni_ns_to_timer(dev,
3307 cmd->scan_begin_arg,
3309 if (tmp != cmd->scan_begin_arg)
3318 static int ni_ao_reset(struct comedi_device *dev, struct comedi_subdevice *s)
3320 /* See 3.6.1.2 "Resetting", of DAQ-STC Technical Reference Manual */
3323 * In the following, the "--sync" comments are meant to denote
3324 * asynchronous boundaries for setting the registers as described in the
3325 * DAQ-STC mostly in the order also described in the DAQ-STC.
3328 struct ni_private *devpriv = dev->private;
3330 ni_release_ao_mite_channel(dev);
3332 /* --sync (reset AO) */
3333 if (devpriv->is_m_series)
3334 /* following example in mhddk for m-series */
3335 ni_stc_writew(dev, NISTC_RESET_AO, NISTC_RESET_REG);
3337 /*--sync (start config) */
3338 ni_stc_writew(dev, NISTC_RESET_AO_CFG_START, NISTC_RESET_REG);
3340 /*--sync (Disarm) */
3341 ni_stc_writew(dev, NISTC_AO_CMD1_DISARM, NISTC_AO_CMD1_REG);
3345 * (clear bunch of registers--mseries mhddk examples do not include
3348 devpriv->ao_cmd1 = 0;
3349 devpriv->ao_cmd2 = 0;
3350 devpriv->ao_mode1 = 0;
3351 devpriv->ao_mode2 = 0;
3352 if (devpriv->is_m_series)
3353 devpriv->ao_mode3 = NISTC_AO_MODE3_LAST_GATE_DISABLE;
3355 devpriv->ao_mode3 = 0;
3357 ni_stc_writew(dev, 0, NISTC_AO_PERSONAL_REG);
3358 ni_stc_writew(dev, 0, NISTC_AO_CMD1_REG);
3359 ni_stc_writew(dev, 0, NISTC_AO_CMD2_REG);
3360 ni_stc_writew(dev, 0, NISTC_AO_MODE1_REG);
3361 ni_stc_writew(dev, 0, NISTC_AO_MODE2_REG);
3362 ni_stc_writew(dev, 0, NISTC_AO_OUT_CTRL_REG);
3363 ni_stc_writew(dev, devpriv->ao_mode3, NISTC_AO_MODE3_REG);
3364 ni_stc_writew(dev, 0, NISTC_AO_START_SEL_REG);
3365 ni_stc_writew(dev, 0, NISTC_AO_TRIG_SEL_REG);
3367 /*--sync (disable interrupts) */
3368 ni_set_bits(dev, NISTC_INTB_ENA_REG, ~0, 0);
3371 ni_stc_writew(dev, NISTC_AO_PERSONAL_BC_SRC_SEL, NISTC_AO_PERSONAL_REG);
3372 ni_stc_writew(dev, NISTC_INTB_ACK_AO_ALL, NISTC_INTB_ACK_REG);
3374 /*--not in DAQ-STC. which doc? */
3375 if (devpriv->is_6xxx) {
3376 ni_ao_win_outw(dev, (1u << s->n_chan) - 1u,
3377 NI671X_AO_IMMEDIATE_REG);
3378 ni_ao_win_outw(dev, NI611X_AO_MISC_CLEAR_WG,
3379 NI611X_AO_MISC_REG);
3381 ni_stc_writew(dev, NISTC_RESET_AO_CFG_END, NISTC_RESET_REG);
3389 static int ni_dio_insn_config(struct comedi_device *dev,
3390 struct comedi_subdevice *s,
3391 struct comedi_insn *insn,
3394 struct ni_private *devpriv = dev->private;
3397 ret = comedi_dio_insn_config(dev, s, insn, data, 0);
3401 devpriv->dio_control &= ~NISTC_DIO_CTRL_DIR_MASK;
3402 devpriv->dio_control |= NISTC_DIO_CTRL_DIR(s->io_bits);
3403 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3408 static int ni_dio_insn_bits(struct comedi_device *dev,
3409 struct comedi_subdevice *s,
3410 struct comedi_insn *insn,
3413 struct ni_private *devpriv = dev->private;
3415 /* Make sure we're not using the serial part of the dio */
3416 if ((data[0] & (NISTC_DIO_SDIN | NISTC_DIO_SDOUT)) &&
3417 devpriv->serial_interval_ns)
3420 if (comedi_dio_update_state(s, data)) {
3421 devpriv->dio_output &= ~NISTC_DIO_OUT_PARALLEL_MASK;
3422 devpriv->dio_output |= NISTC_DIO_OUT_PARALLEL(s->state);
3423 ni_stc_writew(dev, devpriv->dio_output, NISTC_DIO_OUT_REG);
3426 data[1] = ni_stc_readw(dev, NISTC_DIO_IN_REG);
3432 static int ni_m_series_dio_insn_config(struct comedi_device *dev,
3433 struct comedi_subdevice *s,
3434 struct comedi_insn *insn,
3439 ret = comedi_dio_insn_config(dev, s, insn, data, 0);
3443 ni_writel(dev, s->io_bits, NI_M_DIO_DIR_REG);
3448 static int ni_m_series_dio_insn_bits(struct comedi_device *dev,
3449 struct comedi_subdevice *s,
3450 struct comedi_insn *insn,
3453 if (comedi_dio_update_state(s, data))
3454 ni_writel(dev, s->state, NI_M_DIO_REG);
3456 data[1] = ni_readl(dev, NI_M_DIO_REG);
3461 static int ni_cdio_check_chanlist(struct comedi_device *dev,
3462 struct comedi_subdevice *s,
3463 struct comedi_cmd *cmd)
3467 for (i = 0; i < cmd->chanlist_len; ++i) {
3468 unsigned int chan = CR_CHAN(cmd->chanlist[i]);
3477 static int ni_cdio_cmdtest(struct comedi_device *dev,
3478 struct comedi_subdevice *s, struct comedi_cmd *cmd)
3483 /* Step 1 : check if triggers are trivially valid */
3485 err |= comedi_check_trigger_src(&cmd->start_src, TRIG_INT);
3486 err |= comedi_check_trigger_src(&cmd->scan_begin_src, TRIG_EXT);
3487 err |= comedi_check_trigger_src(&cmd->convert_src, TRIG_NOW);
3488 err |= comedi_check_trigger_src(&cmd->scan_end_src, TRIG_COUNT);
3489 err |= comedi_check_trigger_src(&cmd->stop_src, TRIG_NONE);
3494 /* Step 2a : make sure trigger sources are unique */
3495 /* Step 2b : and mutually compatible */
3497 /* Step 3: check if arguments are trivially valid */
3499 err |= comedi_check_trigger_arg_is(&cmd->start_arg, 0);
3501 tmp = cmd->scan_begin_arg;
3502 tmp &= CR_PACK_FLAGS(NI_M_CDO_MODE_SAMPLE_SRC_MASK, 0, 0, CR_INVERT);
3503 if (tmp != cmd->scan_begin_arg)
3506 err |= comedi_check_trigger_arg_is(&cmd->convert_arg, 0);
3507 err |= comedi_check_trigger_arg_is(&cmd->scan_end_arg,
3509 err |= comedi_check_trigger_arg_max(&cmd->stop_arg,
3510 s->async->prealloc_bufsz /
3511 comedi_bytes_per_scan(s));
3516 /* Step 4: fix up any arguments */
3518 /* Step 5: check channel list if it exists */
3520 if (cmd->chanlist && cmd->chanlist_len > 0)
3521 err |= ni_cdio_check_chanlist(dev, s, cmd);
3529 static int ni_cdo_inttrig(struct comedi_device *dev,
3530 struct comedi_subdevice *s,
3531 unsigned int trig_num)
3533 struct comedi_cmd *cmd = &s->async->cmd;
3534 const unsigned int timeout = 1000;
3537 struct ni_private *devpriv = dev->private;
3538 unsigned long flags;
3540 if (trig_num != cmd->start_arg)
3543 s->async->inttrig = NULL;
3545 /* read alloc the entire buffer */
3546 comedi_buf_read_alloc(s, s->async->prealloc_bufsz);
3548 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
3549 if (devpriv->cdo_mite_chan) {
3550 mite_prep_dma(devpriv->cdo_mite_chan, 32, 32);
3551 mite_dma_arm(devpriv->cdo_mite_chan);
3553 dev_err(dev->class_dev, "BUG: no cdo mite channel?\n");
3556 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
3561 * XXX not sure what interrupt C group does
3562 * wait for dma to fill output fifo
3563 * ni_writeb(dev, NI_M_INTC_ENA, NI_M_INTC_ENA_REG);
3565 for (i = 0; i < timeout; ++i) {
3566 if (ni_readl(dev, NI_M_CDIO_STATUS_REG) &
3567 NI_M_CDIO_STATUS_CDO_FIFO_FULL)
3569 usleep_range(10, 100);
3572 dev_err(dev->class_dev, "dma failed to fill cdo fifo!\n");
3576 ni_writel(dev, NI_M_CDO_CMD_ARM |
3577 NI_M_CDO_CMD_ERR_INT_ENA_SET |
3578 NI_M_CDO_CMD_F_E_INT_ENA_SET,
3583 static int ni_cdio_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
3585 struct ni_private *devpriv = dev->private;
3586 const struct comedi_cmd *cmd = &s->async->cmd;
3587 unsigned int cdo_mode_bits;
3590 ni_writel(dev, NI_M_CDO_CMD_RESET, NI_M_CDIO_CMD_REG);
3591 cdo_mode_bits = NI_M_CDO_MODE_FIFO_MODE |
3592 NI_M_CDO_MODE_HALT_ON_ERROR |
3593 NI_M_CDO_MODE_SAMPLE_SRC(CR_CHAN(cmd->scan_begin_arg));
3594 if (cmd->scan_begin_arg & CR_INVERT)
3595 cdo_mode_bits |= NI_M_CDO_MODE_POLARITY;
3596 ni_writel(dev, cdo_mode_bits, NI_M_CDO_MODE_REG);
3598 ni_writel(dev, s->state, NI_M_CDO_FIFO_DATA_REG);
3599 ni_writel(dev, NI_M_CDO_CMD_SW_UPDATE, NI_M_CDIO_CMD_REG);
3600 ni_writel(dev, s->io_bits, NI_M_CDO_MASK_ENA_REG);
3602 dev_err(dev->class_dev,
3603 "attempted to run digital output command with no lines configured as outputs\n");
3606 retval = ni_request_cdo_mite_channel(dev);
3610 ni_cmd_set_mite_transfer(devpriv->cdo_mite_ring, s, cmd,
3611 s->async->prealloc_bufsz /
3612 comedi_bytes_per_scan(s));
3614 s->async->inttrig = ni_cdo_inttrig;
3619 static int ni_cdio_cancel(struct comedi_device *dev, struct comedi_subdevice *s)
3621 ni_writel(dev, NI_M_CDO_CMD_DISARM |
3622 NI_M_CDO_CMD_ERR_INT_ENA_CLR |
3623 NI_M_CDO_CMD_F_E_INT_ENA_CLR |
3624 NI_M_CDO_CMD_F_REQ_INT_ENA_CLR,
3627 * XXX not sure what interrupt C group does
3628 * ni_writeb(dev, 0, NI_M_INTC_ENA_REG);
3630 ni_writel(dev, 0, NI_M_CDO_MASK_ENA_REG);
3631 ni_release_cdo_mite_channel(dev);
3635 static void handle_cdio_interrupt(struct comedi_device *dev)
3637 struct ni_private *devpriv = dev->private;
3638 unsigned int cdio_status;
3639 struct comedi_subdevice *s = &dev->subdevices[NI_DIO_SUBDEV];
3640 unsigned long flags;
3642 spin_lock_irqsave(&devpriv->mite_channel_lock, flags);
3643 if (devpriv->cdo_mite_chan)
3644 mite_ack_linkc(devpriv->cdo_mite_chan, s, true);
3645 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags);
3647 cdio_status = ni_readl(dev, NI_M_CDIO_STATUS_REG);
3648 if (cdio_status & NI_M_CDIO_STATUS_CDO_ERROR) {
3649 /* XXX just guessing this is needed and does something useful */
3650 ni_writel(dev, NI_M_CDO_CMD_ERR_INT_CONFIRM,
3652 s->async->events |= COMEDI_CB_OVERFLOW;
3654 if (cdio_status & NI_M_CDIO_STATUS_CDO_FIFO_EMPTY) {
3655 ni_writel(dev, NI_M_CDO_CMD_F_E_INT_ENA_CLR,
3657 /* s->async->events |= COMEDI_CB_EOA; */
3659 comedi_handle_events(dev, s);
3663 static int ni_serial_hw_readwrite8(struct comedi_device *dev,
3664 struct comedi_subdevice *s,
3665 unsigned char data_out,
3666 unsigned char *data_in)
3668 struct ni_private *devpriv = dev->private;
3669 unsigned int status1;
3670 int err = 0, count = 20;
3672 devpriv->dio_output &= ~NISTC_DIO_OUT_SERIAL_MASK;
3673 devpriv->dio_output |= NISTC_DIO_OUT_SERIAL(data_out);
3674 ni_stc_writew(dev, devpriv->dio_output, NISTC_DIO_OUT_REG);
3676 status1 = ni_stc_readw(dev, NISTC_STATUS1_REG);
3677 if (status1 & NISTC_STATUS1_SERIO_IN_PROG) {
3682 devpriv->dio_control |= NISTC_DIO_CTRL_HW_SER_START;
3683 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3684 devpriv->dio_control &= ~NISTC_DIO_CTRL_HW_SER_START;
3686 /* Wait until STC says we're done, but don't loop infinitely. */
3687 while ((status1 = ni_stc_readw(dev, NISTC_STATUS1_REG)) &
3688 NISTC_STATUS1_SERIO_IN_PROG) {
3689 /* Delay one bit per loop */
3690 udelay((devpriv->serial_interval_ns + 999) / 1000);
3692 dev_err(dev->class_dev,
3693 "SPI serial I/O didn't finish in time!\n");
3700 * Delay for last bit. This delay is absolutely necessary, because
3701 * NISTC_STATUS1_SERIO_IN_PROG goes high one bit too early.
3703 udelay((devpriv->serial_interval_ns + 999) / 1000);
3706 *data_in = ni_stc_readw(dev, NISTC_DIO_SERIAL_IN_REG);
3709 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3714 static int ni_serial_sw_readwrite8(struct comedi_device *dev,
3715 struct comedi_subdevice *s,
3716 unsigned char data_out,
3717 unsigned char *data_in)
3719 struct ni_private *devpriv = dev->private;
3720 unsigned char mask, input = 0;
3722 /* Wait for one bit before transfer */
3723 udelay((devpriv->serial_interval_ns + 999) / 1000);
3725 for (mask = 0x80; mask; mask >>= 1) {
3727 * Output current bit; note that we cannot touch s->state
3728 * because it is a per-subdevice field, and serial is
3729 * a separate subdevice from DIO.
3731 devpriv->dio_output &= ~NISTC_DIO_SDOUT;
3732 if (data_out & mask)
3733 devpriv->dio_output |= NISTC_DIO_SDOUT;
3734 ni_stc_writew(dev, devpriv->dio_output, NISTC_DIO_OUT_REG);
3737 * Assert SDCLK (active low, inverted), wait for half of
3738 * the delay, deassert SDCLK, and wait for the other half.
3740 devpriv->dio_control |= NISTC_DIO_SDCLK;
3741 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3743 udelay((devpriv->serial_interval_ns + 999) / 2000);
3745 devpriv->dio_control &= ~NISTC_DIO_SDCLK;
3746 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3748 udelay((devpriv->serial_interval_ns + 999) / 2000);
3750 /* Input current bit */
3751 if (ni_stc_readw(dev, NISTC_DIO_IN_REG) & NISTC_DIO_SDIN)
3761 static int ni_serial_insn_config(struct comedi_device *dev,
3762 struct comedi_subdevice *s,
3763 struct comedi_insn *insn,
3766 struct ni_private *devpriv = dev->private;
3767 unsigned int clk_fout = devpriv->clock_and_fout;
3769 unsigned char byte_out, byte_in = 0;
3775 case INSN_CONFIG_SERIAL_CLOCK:
3776 devpriv->serial_hw_mode = 1;
3777 devpriv->dio_control |= NISTC_DIO_CTRL_HW_SER_ENA;
3779 if (data[1] == SERIAL_DISABLED) {
3780 devpriv->serial_hw_mode = 0;
3781 devpriv->dio_control &= ~(NISTC_DIO_CTRL_HW_SER_ENA |
3783 data[1] = SERIAL_DISABLED;
3784 devpriv->serial_interval_ns = data[1];
3785 } else if (data[1] <= SERIAL_600NS) {
3787 * Warning: this clock speed is too fast to reliably
3790 devpriv->dio_control &= ~NISTC_DIO_CTRL_HW_SER_TIMEBASE;
3791 clk_fout |= NISTC_CLK_FOUT_SLOW_TIMEBASE;
3792 clk_fout &= ~NISTC_CLK_FOUT_DIO_SER_OUT_DIV2;
3793 data[1] = SERIAL_600NS;
3794 devpriv->serial_interval_ns = data[1];
3795 } else if (data[1] <= SERIAL_1_2US) {
3796 devpriv->dio_control &= ~NISTC_DIO_CTRL_HW_SER_TIMEBASE;
3797 clk_fout |= NISTC_CLK_FOUT_SLOW_TIMEBASE |
3798 NISTC_CLK_FOUT_DIO_SER_OUT_DIV2;
3799 data[1] = SERIAL_1_2US;
3800 devpriv->serial_interval_ns = data[1];
3801 } else if (data[1] <= SERIAL_10US) {
3802 devpriv->dio_control |= NISTC_DIO_CTRL_HW_SER_TIMEBASE;
3803 clk_fout |= NISTC_CLK_FOUT_SLOW_TIMEBASE |
3804 NISTC_CLK_FOUT_DIO_SER_OUT_DIV2;
3806 * Note: NISTC_CLK_FOUT_DIO_SER_OUT_DIV2 only affects
3807 * 600ns/1.2us. If you turn divide_by_2 off with the
3808 * slow clock, you will still get 10us, except then
3809 * all your delays are wrong.
3811 data[1] = SERIAL_10US;
3812 devpriv->serial_interval_ns = data[1];
3814 devpriv->dio_control &= ~(NISTC_DIO_CTRL_HW_SER_ENA |
3816 devpriv->serial_hw_mode = 0;
3817 data[1] = (data[1] / 1000) * 1000;
3818 devpriv->serial_interval_ns = data[1];
3820 devpriv->clock_and_fout = clk_fout;
3822 ni_stc_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
3823 ni_stc_writew(dev, devpriv->clock_and_fout, NISTC_CLK_FOUT_REG);
3826 case INSN_CONFIG_BIDIRECTIONAL_DATA:
3828 if (devpriv->serial_interval_ns == 0)
3831 byte_out = data[1] & 0xFF;
3833 if (devpriv->serial_hw_mode) {
3834 err = ni_serial_hw_readwrite8(dev, s, byte_out,
3836 } else if (devpriv->serial_interval_ns > 0) {
3837 err = ni_serial_sw_readwrite8(dev, s, byte_out,
3840 dev_err(dev->class_dev, "serial disabled!\n");
3845 data[1] = byte_in & 0xFF;
3854 static void init_ao_67xx(struct comedi_device *dev, struct comedi_subdevice *s)
3858 for (i = 0; i < s->n_chan; i++) {
3859 ni_ao_win_outw(dev, NI_E_AO_DACSEL(i) | 0x0,
3860 NI67XX_AO_CFG2_REG);
3862 ni_ao_win_outw(dev, 0x0, NI67XX_AO_SP_UPDATES_REG);
3865 static const struct mio_regmap ni_gpct_to_stc_regmap[] = {
3866 [NITIO_G0_AUTO_INC] = { NISTC_G0_AUTOINC_REG, 2 },
3867 [NITIO_G1_AUTO_INC] = { NISTC_G1_AUTOINC_REG, 2 },
3868 [NITIO_G0_CMD] = { NISTC_G0_CMD_REG, 2 },
3869 [NITIO_G1_CMD] = { NISTC_G1_CMD_REG, 2 },
3870 [NITIO_G0_HW_SAVE] = { NISTC_G0_HW_SAVE_REG, 4 },
3871 [NITIO_G1_HW_SAVE] = { NISTC_G1_HW_SAVE_REG, 4 },
3872 [NITIO_G0_SW_SAVE] = { NISTC_G0_SAVE_REG, 4 },
3873 [NITIO_G1_SW_SAVE] = { NISTC_G1_SAVE_REG, 4 },
3874 [NITIO_G0_MODE] = { NISTC_G0_MODE_REG, 2 },
3875 [NITIO_G1_MODE] = { NISTC_G1_MODE_REG, 2 },
3876 [NITIO_G0_LOADA] = { NISTC_G0_LOADA_REG, 4 },
3877 [NITIO_G1_LOADA] = { NISTC_G1_LOADA_REG, 4 },
3878 [NITIO_G0_LOADB] = { NISTC_G0_LOADB_REG, 4 },
3879 [NITIO_G1_LOADB] = { NISTC_G1_LOADB_REG, 4 },
3880 [NITIO_G0_INPUT_SEL] = { NISTC_G0_INPUT_SEL_REG, 2 },
3881 [NITIO_G1_INPUT_SEL] = { NISTC_G1_INPUT_SEL_REG, 2 },
3882 [NITIO_G0_CNT_MODE] = { 0x1b0, 2 }, /* M-Series only */
3883 [NITIO_G1_CNT_MODE] = { 0x1b2, 2 }, /* M-Series only */
3884 [NITIO_G0_GATE2] = { 0x1b4, 2 }, /* M-Series only */
3885 [NITIO_G1_GATE2] = { 0x1b6, 2 }, /* M-Series only */
3886 [NITIO_G01_STATUS] = { NISTC_G01_STATUS_REG, 2 },
3887 [NITIO_G01_RESET] = { NISTC_RESET_REG, 2 },
3888 [NITIO_G01_STATUS1] = { NISTC_STATUS1_REG, 2 },
3889 [NITIO_G01_STATUS2] = { NISTC_STATUS2_REG, 2 },
3890 [NITIO_G0_DMA_CFG] = { 0x1b8, 2 }, /* M-Series only */
3891 [NITIO_G1_DMA_CFG] = { 0x1ba, 2 }, /* M-Series only */
3892 [NITIO_G0_DMA_STATUS] = { 0x1b8, 2 }, /* M-Series only */
3893 [NITIO_G1_DMA_STATUS] = { 0x1ba, 2 }, /* M-Series only */
3894 [NITIO_G0_ABZ] = { 0x1c0, 2 }, /* M-Series only */
3895 [NITIO_G1_ABZ] = { 0x1c2, 2 }, /* M-Series only */
3896 [NITIO_G0_INT_ACK] = { NISTC_INTA_ACK_REG, 2 },
3897 [NITIO_G1_INT_ACK] = { NISTC_INTB_ACK_REG, 2 },
3898 [NITIO_G0_STATUS] = { NISTC_AI_STATUS1_REG, 2 },
3899 [NITIO_G1_STATUS] = { NISTC_AO_STATUS1_REG, 2 },
3900 [NITIO_G0_INT_ENA] = { NISTC_INTA_ENA_REG, 2 },
3901 [NITIO_G1_INT_ENA] = { NISTC_INTB_ENA_REG, 2 },
3904 static unsigned int ni_gpct_to_stc_register(struct comedi_device *dev,
3905 enum ni_gpct_register reg)
3907 const struct mio_regmap *regmap;
3909 if (reg < ARRAY_SIZE(ni_gpct_to_stc_regmap)) {
3910 regmap = &ni_gpct_to_stc_regmap[reg];
3912 dev_warn(dev->class_dev, "%s: unhandled register=0x%x\n",
3917 return regmap->mio_reg;
3920 static void ni_gpct_write_register(struct ni_gpct *counter, unsigned int bits,
3921 enum ni_gpct_register reg)
3923 struct comedi_device *dev = counter->counter_dev->dev;
3924 unsigned int stc_register = ni_gpct_to_stc_register(dev, reg);
3926 if (stc_register == 0)
3930 /* m-series only registers */
3931 case NITIO_G0_CNT_MODE:
3932 case NITIO_G1_CNT_MODE:
3933 case NITIO_G0_GATE2:
3934 case NITIO_G1_GATE2:
3935 case NITIO_G0_DMA_CFG:
3936 case NITIO_G1_DMA_CFG:
3939 ni_writew(dev, bits, stc_register);
3942 /* 32 bit registers */
3943 case NITIO_G0_LOADA:
3944 case NITIO_G1_LOADA:
3945 case NITIO_G0_LOADB:
3946 case NITIO_G1_LOADB:
3947 ni_stc_writel(dev, bits, stc_register);
3950 /* 16 bit registers */
3951 case NITIO_G0_INT_ENA:
3952 ni_set_bitfield(dev, stc_register,
3953 NISTC_INTA_ENA_G0_GATE | NISTC_INTA_ENA_G0_TC,
3956 case NITIO_G1_INT_ENA:
3957 ni_set_bitfield(dev, stc_register,
3958 NISTC_INTB_ENA_G1_GATE | NISTC_INTB_ENA_G1_TC,
3962 ni_stc_writew(dev, bits, stc_register);
3966 static unsigned int ni_gpct_read_register(struct ni_gpct *counter,
3967 enum ni_gpct_register reg)
3969 struct comedi_device *dev = counter->counter_dev->dev;
3970 unsigned int stc_register = ni_gpct_to_stc_register(dev, reg);
3972 if (stc_register == 0)
3976 /* m-series only registers */
3977 case NITIO_G0_DMA_STATUS:
3978 case NITIO_G1_DMA_STATUS:
3979 return ni_readw(dev, stc_register);
3981 /* 32 bit registers */
3982 case NITIO_G0_HW_SAVE:
3983 case NITIO_G1_HW_SAVE:
3984 case NITIO_G0_SW_SAVE:
3985 case NITIO_G1_SW_SAVE:
3986 return ni_stc_readl(dev, stc_register);
3988 /* 16 bit registers */
3990 return ni_stc_readw(dev, stc_register);
3994 static int ni_freq_out_insn_read(struct comedi_device *dev,
3995 struct comedi_subdevice *s,
3996 struct comedi_insn *insn,
3999 struct ni_private *devpriv = dev->private;
4000 unsigned int val = NISTC_CLK_FOUT_TO_DIVIDER(devpriv->clock_and_fout);
4003 for (i = 0; i < insn->n; i++)
4009 static int ni_freq_out_insn_write(struct comedi_device *dev,
4010 struct comedi_subdevice *s,
4011 struct comedi_insn *insn,
4014 struct ni_private *devpriv = dev->private;
4017 unsigned int val = data[insn->n - 1];
4019 devpriv->clock_and_fout &= ~NISTC_CLK_FOUT_ENA;
4020 ni_stc_writew(dev, devpriv->clock_and_fout, NISTC_CLK_FOUT_REG);
4021 devpriv->clock_and_fout &= ~NISTC_CLK_FOUT_DIVIDER_MASK;
4023 /* use the last data value to set the fout divider */
4024 devpriv->clock_and_fout |= NISTC_CLK_FOUT_DIVIDER(val);
4026 devpriv->clock_and_fout |= NISTC_CLK_FOUT_ENA;
4027 ni_stc_writew(dev, devpriv->clock_and_fout, NISTC_CLK_FOUT_REG);
4032 static int ni_freq_out_insn_config(struct comedi_device *dev,
4033 struct comedi_subdevice *s,
4034 struct comedi_insn *insn,
4037 struct ni_private *devpriv = dev->private;
4040 case INSN_CONFIG_SET_CLOCK_SRC:
4042 case NI_FREQ_OUT_TIMEBASE_1_DIV_2_CLOCK_SRC:
4043 devpriv->clock_and_fout &= ~NISTC_CLK_FOUT_TIMEBASE_SEL;
4045 case NI_FREQ_OUT_TIMEBASE_2_CLOCK_SRC:
4046 devpriv->clock_and_fout |= NISTC_CLK_FOUT_TIMEBASE_SEL;
4051 ni_stc_writew(dev, devpriv->clock_and_fout, NISTC_CLK_FOUT_REG);
4053 case INSN_CONFIG_GET_CLOCK_SRC:
4054 if (devpriv->clock_and_fout & NISTC_CLK_FOUT_TIMEBASE_SEL) {
4055 data[1] = NI_FREQ_OUT_TIMEBASE_2_CLOCK_SRC;
4056 data[2] = TIMEBASE_2_NS;
4058 data[1] = NI_FREQ_OUT_TIMEBASE_1_DIV_2_CLOCK_SRC;
4059 data[2] = TIMEBASE_1_NS * 2;
4068 static int ni_8255_callback(struct comedi_device *dev,
4069 int dir, int port, int data, unsigned long iobase)
4072 ni_writeb(dev, data, iobase + 2 * port);
4076 return ni_readb(dev, iobase + 2 * port);
4079 static int ni_get_pwm_config(struct comedi_device *dev, unsigned int *data)
4081 struct ni_private *devpriv = dev->private;
4083 data[1] = devpriv->pwm_up_count * devpriv->clock_ns;
4084 data[2] = devpriv->pwm_down_count * devpriv->clock_ns;
4088 static int ni_m_series_pwm_config(struct comedi_device *dev,
4089 struct comedi_subdevice *s,
4090 struct comedi_insn *insn,
4093 struct ni_private *devpriv = dev->private;
4094 unsigned int up_count, down_count;
4097 case INSN_CONFIG_PWM_OUTPUT:
4099 case CMDF_ROUND_NEAREST:
4100 up_count = DIV_ROUND_CLOSEST(data[2],
4103 case CMDF_ROUND_DOWN:
4104 up_count = data[2] / devpriv->clock_ns;
4108 DIV_ROUND_UP(data[2], devpriv->clock_ns);
4114 case CMDF_ROUND_NEAREST:
4115 down_count = DIV_ROUND_CLOSEST(data[4],
4118 case CMDF_ROUND_DOWN:
4119 down_count = data[4] / devpriv->clock_ns;
4123 DIV_ROUND_UP(data[4], devpriv->clock_ns);
4128 if (up_count * devpriv->clock_ns != data[2] ||
4129 down_count * devpriv->clock_ns != data[4]) {
4130 data[2] = up_count * devpriv->clock_ns;
4131 data[4] = down_count * devpriv->clock_ns;
4134 ni_writel(dev, NI_M_CAL_PWM_HIGH_TIME(up_count) |
4135 NI_M_CAL_PWM_LOW_TIME(down_count),
4137 devpriv->pwm_up_count = up_count;
4138 devpriv->pwm_down_count = down_count;
4140 case INSN_CONFIG_GET_PWM_OUTPUT:
4141 return ni_get_pwm_config(dev, data);
4148 static int ni_6143_pwm_config(struct comedi_device *dev,
4149 struct comedi_subdevice *s,
4150 struct comedi_insn *insn,
4153 struct ni_private *devpriv = dev->private;
4154 unsigned int up_count, down_count;
4157 case INSN_CONFIG_PWM_OUTPUT:
4159 case CMDF_ROUND_NEAREST:
4160 up_count = DIV_ROUND_CLOSEST(data[2],
4163 case CMDF_ROUND_DOWN:
4164 up_count = data[2] / devpriv->clock_ns;
4168 DIV_ROUND_UP(data[2], devpriv->clock_ns);
4174 case CMDF_ROUND_NEAREST:
4175 down_count = DIV_ROUND_CLOSEST(data[4],
4178 case CMDF_ROUND_DOWN:
4179 down_count = data[4] / devpriv->clock_ns;
4183 DIV_ROUND_UP(data[4], devpriv->clock_ns);
4188 if (up_count * devpriv->clock_ns != data[2] ||
4189 down_count * devpriv->clock_ns != data[4]) {
4190 data[2] = up_count * devpriv->clock_ns;
4191 data[4] = down_count * devpriv->clock_ns;
4194 ni_writel(dev, up_count, NI6143_CALIB_HI_TIME_REG);
4195 devpriv->pwm_up_count = up_count;
4196 ni_writel(dev, down_count, NI6143_CALIB_LO_TIME_REG);
4197 devpriv->pwm_down_count = down_count;
4199 case INSN_CONFIG_GET_PWM_OUTPUT:
4200 return ni_get_pwm_config(dev, data);
4207 static int pack_mb88341(int addr, int val, int *bitstring)
4211 * Note that address bits are reversed. Thanks to
4212 * Ingo Keen for noticing this.
4214 * Note also that the 88341 expects address values from
4215 * 1-12, whereas we use channel numbers 0-11. The NI
4216 * docs use 1-12, also, so be careful here.
4219 *bitstring = ((addr & 0x1) << 11) |
4220 ((addr & 0x2) << 9) |
4221 ((addr & 0x4) << 7) | ((addr & 0x8) << 5) | (val & 0xff);
4225 static int pack_dac8800(int addr, int val, int *bitstring)
4227 *bitstring = ((addr & 0x7) << 8) | (val & 0xff);
4231 static int pack_dac8043(int addr, int val, int *bitstring)
4233 *bitstring = val & 0xfff;
4237 static int pack_ad8522(int addr, int val, int *bitstring)
4239 *bitstring = (val & 0xfff) | (addr ? 0xc000 : 0xa000);
4243 static int pack_ad8804(int addr, int val, int *bitstring)
4245 *bitstring = ((addr & 0xf) << 8) | (val & 0xff);
4249 static int pack_ad8842(int addr, int val, int *bitstring)
4251 *bitstring = ((addr + 1) << 8) | (val & 0xff);
4255 struct caldac_struct {
4258 int (*packbits)(int, int, int *);
4261 static struct caldac_struct caldacs[] = {
4262 [mb88341] = {12, 8, pack_mb88341},
4263 [dac8800] = {8, 8, pack_dac8800},
4264 [dac8043] = {1, 12, pack_dac8043},
4265 [ad8522] = {2, 12, pack_ad8522},
4266 [ad8804] = {12, 8, pack_ad8804},
4267 [ad8842] = {8, 8, pack_ad8842},
4268 [ad8804_debug] = {16, 8, pack_ad8804},
4271 static void ni_write_caldac(struct comedi_device *dev, int addr, int val)
4273 const struct ni_board_struct *board = dev->board_ptr;
4274 struct ni_private *devpriv = dev->private;
4275 unsigned int loadbit = 0, bits = 0, bit, bitstring = 0;
4280 if (devpriv->caldacs[addr] == val)
4282 devpriv->caldacs[addr] = val;
4284 for (i = 0; i < 3; i++) {
4285 type = board->caldac[i];
4286 if (type == caldac_none)
4288 if (addr < caldacs[type].n_chans) {
4289 bits = caldacs[type].packbits(addr, val, &bitstring);
4290 loadbit = NI_E_SERIAL_CMD_DAC_LD(i);
4293 addr -= caldacs[type].n_chans;
4296 /* bits will be 0 if there is no caldac for the given addr */
4300 for (bit = 1 << (bits - 1); bit; bit >>= 1) {
4301 cmd = (bit & bitstring) ? NI_E_SERIAL_CMD_SDATA : 0;
4302 ni_writeb(dev, cmd, NI_E_SERIAL_CMD_REG);
4304 ni_writeb(dev, NI_E_SERIAL_CMD_SCLK | cmd, NI_E_SERIAL_CMD_REG);
4307 ni_writeb(dev, loadbit, NI_E_SERIAL_CMD_REG);
4309 ni_writeb(dev, 0, NI_E_SERIAL_CMD_REG);
4312 static int ni_calib_insn_write(struct comedi_device *dev,
4313 struct comedi_subdevice *s,
4314 struct comedi_insn *insn,
4317 ni_write_caldac(dev, CR_CHAN(insn->chanspec), data[0]);
4322 static int ni_calib_insn_read(struct comedi_device *dev,
4323 struct comedi_subdevice *s,
4324 struct comedi_insn *insn,
4327 struct ni_private *devpriv = dev->private;
4329 data[0] = devpriv->caldacs[CR_CHAN(insn->chanspec)];
4334 static void caldac_setup(struct comedi_device *dev, struct comedi_subdevice *s)
4336 const struct ni_board_struct *board = dev->board_ptr;
4337 struct ni_private *devpriv = dev->private;
4346 type = board->caldac[0];
4347 if (type == caldac_none)
4349 n_bits = caldacs[type].n_bits;
4350 for (i = 0; i < 3; i++) {
4351 type = board->caldac[i];
4352 if (type == caldac_none)
4354 if (caldacs[type].n_bits != n_bits)
4356 n_chans += caldacs[type].n_chans;
4359 s->n_chan = n_chans;
4362 unsigned int *maxdata_list = devpriv->caldac_maxdata_list;
4364 if (n_chans > MAX_N_CALDACS)
4365 dev_err(dev->class_dev,
4366 "BUG! MAX_N_CALDACS too small\n");
4367 s->maxdata_list = maxdata_list;
4369 for (i = 0; i < n_dacs; i++) {
4370 type = board->caldac[i];
4371 for (j = 0; j < caldacs[type].n_chans; j++) {
4372 maxdata_list[chan] =
4373 (1 << caldacs[type].n_bits) - 1;
4378 for (chan = 0; chan < s->n_chan; chan++)
4379 ni_write_caldac(dev, i, s->maxdata_list[i] / 2);
4381 type = board->caldac[0];
4382 s->maxdata = (1 << caldacs[type].n_bits) - 1;
4384 for (chan = 0; chan < s->n_chan; chan++)
4385 ni_write_caldac(dev, i, s->maxdata / 2);
4389 static int ni_read_eeprom(struct comedi_device *dev, int addr)
4391 unsigned int cmd = NI_E_SERIAL_CMD_EEPROM_CS;
4395 bitstring = 0x0300 | ((addr & 0x100) << 3) | (addr & 0xff);
4396 ni_writeb(dev, cmd, NI_E_SERIAL_CMD_REG);
4397 for (bit = 0x8000; bit; bit >>= 1) {
4398 if (bit & bitstring)
4399 cmd |= NI_E_SERIAL_CMD_SDATA;
4401 cmd &= ~NI_E_SERIAL_CMD_SDATA;
4403 ni_writeb(dev, cmd, NI_E_SERIAL_CMD_REG);
4404 ni_writeb(dev, NI_E_SERIAL_CMD_SCLK | cmd, NI_E_SERIAL_CMD_REG);
4406 cmd = NI_E_SERIAL_CMD_EEPROM_CS;
4408 for (bit = 0x80; bit; bit >>= 1) {
4409 ni_writeb(dev, cmd, NI_E_SERIAL_CMD_REG);
4410 ni_writeb(dev, NI_E_SERIAL_CMD_SCLK | cmd, NI_E_SERIAL_CMD_REG);
4411 if (ni_readb(dev, NI_E_STATUS_REG) & NI_E_STATUS_PROMOUT)
4414 ni_writeb(dev, 0, NI_E_SERIAL_CMD_REG);
4419 static int ni_eeprom_insn_read(struct comedi_device *dev,
4420 struct comedi_subdevice *s,
4421 struct comedi_insn *insn,
4424 data[0] = ni_read_eeprom(dev, CR_CHAN(insn->chanspec));
4429 static int ni_m_series_eeprom_insn_read(struct comedi_device *dev,
4430 struct comedi_subdevice *s,
4431 struct comedi_insn *insn,
4434 struct ni_private *devpriv = dev->private;
4436 data[0] = devpriv->eeprom_buffer[CR_CHAN(insn->chanspec)];
4441 static unsigned int ni_old_get_pfi_routing(struct comedi_device *dev,
4444 /* pre-m-series boards have fixed signals on pfi pins */
4447 return NI_PFI_OUTPUT_AI_START1;
4449 return NI_PFI_OUTPUT_AI_START2;
4451 return NI_PFI_OUTPUT_AI_CONVERT;
4453 return NI_PFI_OUTPUT_G_SRC1;
4455 return NI_PFI_OUTPUT_G_GATE1;
4457 return NI_PFI_OUTPUT_AO_UPDATE_N;
4459 return NI_PFI_OUTPUT_AO_START1;
4461 return NI_PFI_OUTPUT_AI_START_PULSE;
4463 return NI_PFI_OUTPUT_G_SRC0;
4465 return NI_PFI_OUTPUT_G_GATE0;
4467 dev_err(dev->class_dev, "bug, unhandled case in switch.\n");
4473 static int ni_old_set_pfi_routing(struct comedi_device *dev,
4474 unsigned int chan, unsigned int source)
4476 /* pre-m-series boards have fixed signals on pfi pins */
4477 if (source != ni_old_get_pfi_routing(dev, chan))
4482 static unsigned int ni_m_series_get_pfi_routing(struct comedi_device *dev,
4485 struct ni_private *devpriv = dev->private;
4486 const unsigned int array_offset = chan / 3;
4488 return NI_M_PFI_OUT_SEL_TO_SRC(chan,
4489 devpriv->pfi_output_select_reg[array_offset]);
4492 static int ni_m_series_set_pfi_routing(struct comedi_device *dev,
4493 unsigned int chan, unsigned int source)
4495 struct ni_private *devpriv = dev->private;
4496 unsigned int index = chan / 3;
4497 unsigned short val = devpriv->pfi_output_select_reg[index];
4499 if ((source & 0x1f) != source)
4502 val &= ~NI_M_PFI_OUT_SEL_MASK(chan);
4503 val |= NI_M_PFI_OUT_SEL(chan, source);
4504 ni_writew(dev, val, NI_M_PFI_OUT_SEL_REG(index));
4505 devpriv->pfi_output_select_reg[index] = val;
4510 static unsigned int ni_get_pfi_routing(struct comedi_device *dev,
4513 struct ni_private *devpriv = dev->private;
4515 return (devpriv->is_m_series)
4516 ? ni_m_series_get_pfi_routing(dev, chan)
4517 : ni_old_get_pfi_routing(dev, chan);
4520 static int ni_set_pfi_routing(struct comedi_device *dev,
4521 unsigned int chan, unsigned int source)
4523 struct ni_private *devpriv = dev->private;
4525 return (devpriv->is_m_series)
4526 ? ni_m_series_set_pfi_routing(dev, chan, source)
4527 : ni_old_set_pfi_routing(dev, chan, source);
4530 static int ni_config_filter(struct comedi_device *dev,
4531 unsigned int pfi_channel,
4532 enum ni_pfi_filter_select filter)
4534 struct ni_private *devpriv = dev->private;
4537 if (!devpriv->is_m_series)
4540 bits = ni_readl(dev, NI_M_PFI_FILTER_REG);
4541 bits &= ~NI_M_PFI_FILTER_SEL_MASK(pfi_channel);
4542 bits |= NI_M_PFI_FILTER_SEL(pfi_channel, filter);
4543 ni_writel(dev, bits, NI_M_PFI_FILTER_REG);
4547 static int ni_pfi_insn_config(struct comedi_device *dev,
4548 struct comedi_subdevice *s,
4549 struct comedi_insn *insn,
4552 struct ni_private *devpriv = dev->private;
4558 chan = CR_CHAN(insn->chanspec);
4562 ni_set_bits(dev, NISTC_IO_BIDIR_PIN_REG, 1 << chan, 1);
4565 ni_set_bits(dev, NISTC_IO_BIDIR_PIN_REG, 1 << chan, 0);
4567 case INSN_CONFIG_DIO_QUERY:
4569 (devpriv->io_bidirection_pin_reg & (1 << chan)) ?
4570 COMEDI_OUTPUT : COMEDI_INPUT;
4572 case INSN_CONFIG_SET_ROUTING:
4573 return ni_set_pfi_routing(dev, chan, data[1]);
4574 case INSN_CONFIG_GET_ROUTING:
4575 data[1] = ni_get_pfi_routing(dev, chan);
4577 case INSN_CONFIG_FILTER:
4578 return ni_config_filter(dev, chan, data[1]);
4585 static int ni_pfi_insn_bits(struct comedi_device *dev,
4586 struct comedi_subdevice *s,
4587 struct comedi_insn *insn,
4590 struct ni_private *devpriv = dev->private;
4592 if (!devpriv->is_m_series)
4595 if (comedi_dio_update_state(s, data))
4596 ni_writew(dev, s->state, NI_M_PFI_DO_REG);
4598 data[1] = ni_readw(dev, NI_M_PFI_DI_REG);
4603 static int cs5529_wait_for_idle(struct comedi_device *dev)
4605 unsigned short status;
4606 const int timeout = HZ;
4609 for (i = 0; i < timeout; i++) {
4610 status = ni_ao_win_inw(dev, NI67XX_CAL_STATUS_REG);
4611 if ((status & NI67XX_CAL_STATUS_BUSY) == 0)
4613 set_current_state(TASK_INTERRUPTIBLE);
4614 if (schedule_timeout(1))
4618 dev_err(dev->class_dev, "timeout\n");
4624 static void cs5529_command(struct comedi_device *dev, unsigned short value)
4626 static const int timeout = 100;
4629 ni_ao_win_outw(dev, value, NI67XX_CAL_CMD_REG);
4630 /* give time for command to start being serially clocked into cs5529.
4631 * this insures that the NI67XX_CAL_STATUS_BUSY bit will get properly
4632 * set before we exit this function.
4634 for (i = 0; i < timeout; i++) {
4635 if (ni_ao_win_inw(dev, NI67XX_CAL_STATUS_REG) &
4636 NI67XX_CAL_STATUS_BUSY)
4641 dev_err(dev->class_dev,
4642 "possible problem - never saw adc go busy?\n");
4645 static int cs5529_do_conversion(struct comedi_device *dev,
4646 unsigned short *data)
4649 unsigned short status;
4651 cs5529_command(dev, CS5529_CMD_CB | CS5529_CMD_SINGLE_CONV);
4652 retval = cs5529_wait_for_idle(dev);
4654 dev_err(dev->class_dev,
4655 "timeout or signal in cs5529_do_conversion()\n");
4658 status = ni_ao_win_inw(dev, NI67XX_CAL_STATUS_REG);
4659 if (status & NI67XX_CAL_STATUS_OSC_DETECT) {
4660 dev_err(dev->class_dev,
4661 "cs5529 conversion error, status CSS_OSC_DETECT\n");
4664 if (status & NI67XX_CAL_STATUS_OVERRANGE) {
4665 dev_err(dev->class_dev,
4666 "cs5529 conversion error, overrange (ignoring)\n");
4669 *data = ni_ao_win_inw(dev, NI67XX_CAL_DATA_REG);
4670 /* cs5529 returns 16 bit signed data in bipolar mode */
4676 static int cs5529_ai_insn_read(struct comedi_device *dev,
4677 struct comedi_subdevice *s,
4678 struct comedi_insn *insn,
4682 unsigned short sample;
4683 unsigned int channel_select;
4684 const unsigned int INTERNAL_REF = 0x1000;
4687 * Set calibration adc source. Docs lie, reference select bits 8 to 11
4688 * do nothing. bit 12 seems to chooses internal reference voltage, bit
4689 * 13 causes the adc input to go overrange (maybe reads external
4692 if (insn->chanspec & CR_ALT_SOURCE)
4693 channel_select = INTERNAL_REF;
4695 channel_select = CR_CHAN(insn->chanspec);
4696 ni_ao_win_outw(dev, channel_select, NI67XX_AO_CAL_CHAN_SEL_REG);
4698 for (n = 0; n < insn->n; n++) {
4699 retval = cs5529_do_conversion(dev, &sample);
4707 static void cs5529_config_write(struct comedi_device *dev, unsigned int value,
4708 unsigned int reg_select_bits)
4710 ni_ao_win_outw(dev, (value >> 16) & 0xff, NI67XX_CAL_CFG_HI_REG);
4711 ni_ao_win_outw(dev, value & 0xffff, NI67XX_CAL_CFG_LO_REG);
4712 reg_select_bits &= CS5529_CMD_REG_MASK;
4713 cs5529_command(dev, CS5529_CMD_CB | reg_select_bits);
4714 if (cs5529_wait_for_idle(dev))
4715 dev_err(dev->class_dev,
4716 "timeout or signal in %s\n", __func__);
4719 static int init_cs5529(struct comedi_device *dev)
4721 unsigned int config_bits = CS5529_CFG_PORT_FLAG |
4722 CS5529_CFG_WORD_RATE_2180;
4725 /* do self-calibration */
4726 cs5529_config_write(dev, config_bits | CS5529_CFG_CALIB_BOTH_SELF,
4728 /* need to force a conversion for calibration to run */
4729 cs5529_do_conversion(dev, NULL);
4731 /* force gain calibration to 1 */
4732 cs5529_config_write(dev, 0x400000, CS5529_GAIN_REG);
4733 cs5529_config_write(dev, config_bits | CS5529_CFG_CALIB_OFFSET_SELF,
4735 if (cs5529_wait_for_idle(dev))
4736 dev_err(dev->class_dev,
4737 "timeout or signal in %s\n", __func__);
4743 * Find best multiplier/divider to try and get the PLL running at 80 MHz
4744 * given an arbitrary frequency input clock.
4746 static int ni_mseries_get_pll_parameters(unsigned int reference_period_ns,
4747 unsigned int *freq_divider,
4748 unsigned int *freq_multiplier,
4749 unsigned int *actual_period_ns)
4752 unsigned int best_div = 1;
4754 unsigned int best_mult = 1;
4755 static const unsigned int pico_per_nano = 1000;
4756 const unsigned int reference_picosec = reference_period_ns *
4759 * m-series wants the phased-locked loop to output 80MHz, which is
4760 * divided by 4 to 20 MHz for most timing clocks
4762 static const unsigned int target_picosec = 12500;
4763 int best_period_picosec = 0;
4765 for (div = 1; div <= NI_M_PLL_MAX_DIVISOR; ++div) {
4766 for (mult = 1; mult <= NI_M_PLL_MAX_MULTIPLIER; ++mult) {
4767 unsigned int new_period_ps =
4768 (reference_picosec * div) / mult;
4769 if (abs(new_period_ps - target_picosec) <
4770 abs(best_period_picosec - target_picosec)) {
4771 best_period_picosec = new_period_ps;
4777 if (best_period_picosec == 0)
4780 *freq_divider = best_div;
4781 *freq_multiplier = best_mult;
4782 /* return the actual period (* fudge factor for 80 to 20 MHz) */
4783 *actual_period_ns = DIV_ROUND_CLOSEST(best_period_picosec * 4,
4788 static int ni_mseries_set_pll_master_clock(struct comedi_device *dev,
4789 unsigned int source,
4790 unsigned int period_ns)
4792 struct ni_private *devpriv = dev->private;
4793 static const unsigned int min_period_ns = 50;
4794 static const unsigned int max_period_ns = 1000;
4795 static const unsigned int timeout = 1000;
4796 unsigned int pll_control_bits;
4797 unsigned int freq_divider;
4798 unsigned int freq_multiplier;
4803 if (source == NI_MIO_PLL_PXI10_CLOCK)
4806 * These limits are somewhat arbitrary, but NI advertises 1 to 20MHz
4807 * range so we'll use that.
4809 if (period_ns < min_period_ns || period_ns > max_period_ns) {
4810 dev_err(dev->class_dev,
4811 "%s: you must specify an input clock frequency between %i and %i nanosec for the phased-lock loop\n",
4812 __func__, min_period_ns, max_period_ns);
4815 devpriv->rtsi_trig_direction_reg &= ~NISTC_RTSI_TRIG_USE_CLK;
4816 ni_stc_writew(dev, devpriv->rtsi_trig_direction_reg,
4817 NISTC_RTSI_TRIG_DIR_REG);
4818 pll_control_bits = NI_M_PLL_CTRL_ENA | NI_M_PLL_CTRL_VCO_MODE_75_150MHZ;
4819 devpriv->clock_and_fout2 |= NI_M_CLK_FOUT2_TIMEBASE1_PLL |
4820 NI_M_CLK_FOUT2_TIMEBASE3_PLL;
4821 devpriv->clock_and_fout2 &= ~NI_M_CLK_FOUT2_PLL_SRC_MASK;
4823 case NI_MIO_PLL_PXI_STAR_TRIGGER_CLOCK:
4824 devpriv->clock_and_fout2 |= NI_M_CLK_FOUT2_PLL_SRC_STAR;
4826 case NI_MIO_PLL_PXI10_CLOCK:
4827 /* pxi clock is 10MHz */
4828 devpriv->clock_and_fout2 |= NI_M_CLK_FOUT2_PLL_SRC_PXI10;
4831 for (rtsi = 0; rtsi <= NI_M_MAX_RTSI_CHAN; ++rtsi) {
4832 if (source == NI_MIO_PLL_RTSI_CLOCK(rtsi)) {
4833 devpriv->clock_and_fout2 |=
4834 NI_M_CLK_FOUT2_PLL_SRC_RTSI(rtsi);
4838 if (rtsi > NI_M_MAX_RTSI_CHAN)
4842 retval = ni_mseries_get_pll_parameters(period_ns,
4845 &devpriv->clock_ns);
4847 dev_err(dev->class_dev,
4848 "bug, failed to find pll parameters\n");
4852 ni_writew(dev, devpriv->clock_and_fout2, NI_M_CLK_FOUT2_REG);
4853 pll_control_bits |= NI_M_PLL_CTRL_DIVISOR(freq_divider) |
4854 NI_M_PLL_CTRL_MULTIPLIER(freq_multiplier);
4856 ni_writew(dev, pll_control_bits, NI_M_PLL_CTRL_REG);
4857 devpriv->clock_source = source;
4858 /* it takes a few hundred microseconds for PLL to lock */
4859 for (i = 0; i < timeout; ++i) {
4860 if (ni_readw(dev, NI_M_PLL_STATUS_REG) & NI_M_PLL_STATUS_LOCKED)
4865 dev_err(dev->class_dev,
4866 "%s: timed out waiting for PLL to lock to reference clock source %i with period %i ns\n",
4867 __func__, source, period_ns);
4873 static int ni_set_master_clock(struct comedi_device *dev,
4874 unsigned int source, unsigned int period_ns)
4876 struct ni_private *devpriv = dev->private;
4878 if (source == NI_MIO_INTERNAL_CLOCK) {
4879 devpriv->rtsi_trig_direction_reg &= ~NISTC_RTSI_TRIG_USE_CLK;
4880 ni_stc_writew(dev, devpriv->rtsi_trig_direction_reg,
4881 NISTC_RTSI_TRIG_DIR_REG);
4882 devpriv->clock_ns = TIMEBASE_1_NS;
4883 if (devpriv->is_m_series) {
4884 devpriv->clock_and_fout2 &=
4885 ~(NI_M_CLK_FOUT2_TIMEBASE1_PLL |
4886 NI_M_CLK_FOUT2_TIMEBASE3_PLL);
4887 ni_writew(dev, devpriv->clock_and_fout2,
4888 NI_M_CLK_FOUT2_REG);
4889 ni_writew(dev, 0, NI_M_PLL_CTRL_REG);
4891 devpriv->clock_source = source;
4893 if (devpriv->is_m_series) {
4894 return ni_mseries_set_pll_master_clock(dev, source,
4897 if (source == NI_MIO_RTSI_CLOCK) {
4898 devpriv->rtsi_trig_direction_reg |=
4899 NISTC_RTSI_TRIG_USE_CLK;
4901 devpriv->rtsi_trig_direction_reg,
4902 NISTC_RTSI_TRIG_DIR_REG);
4903 if (period_ns == 0) {
4904 dev_err(dev->class_dev,
4905 "we don't handle an unspecified clock period correctly yet, returning error\n");
4908 devpriv->clock_ns = period_ns;
4909 devpriv->clock_source = source;
4918 static int ni_valid_rtsi_output_source(struct comedi_device *dev,
4919 unsigned int chan, unsigned int source)
4921 struct ni_private *devpriv = dev->private;
4923 if (chan >= NISTC_RTSI_TRIG_NUM_CHAN(devpriv->is_m_series)) {
4924 if (chan == NISTC_RTSI_TRIG_OLD_CLK_CHAN) {
4925 if (source == NI_RTSI_OUTPUT_RTSI_OSC)
4928 dev_err(dev->class_dev,
4929 "%s: invalid source for channel=%i, channel %i is always the RTSI clock for pre-m-series boards\n",
4930 __func__, chan, NISTC_RTSI_TRIG_OLD_CLK_CHAN);
4936 case NI_RTSI_OUTPUT_ADR_START1:
4937 case NI_RTSI_OUTPUT_ADR_START2:
4938 case NI_RTSI_OUTPUT_SCLKG:
4939 case NI_RTSI_OUTPUT_DACUPDN:
4940 case NI_RTSI_OUTPUT_DA_START1:
4941 case NI_RTSI_OUTPUT_G_SRC0:
4942 case NI_RTSI_OUTPUT_G_GATE0:
4943 case NI_RTSI_OUTPUT_RGOUT0:
4944 case NI_RTSI_OUTPUT_RTSI_BRD_0:
4946 case NI_RTSI_OUTPUT_RTSI_OSC:
4947 return (devpriv->is_m_series) ? 1 : 0;
4953 static int ni_set_rtsi_routing(struct comedi_device *dev,
4954 unsigned int chan, unsigned int src)
4956 struct ni_private *devpriv = dev->private;
4958 if (ni_valid_rtsi_output_source(dev, chan, src) == 0)
4961 devpriv->rtsi_trig_a_output_reg &= ~NISTC_RTSI_TRIG_MASK(chan);
4962 devpriv->rtsi_trig_a_output_reg |= NISTC_RTSI_TRIG(chan, src);
4963 ni_stc_writew(dev, devpriv->rtsi_trig_a_output_reg,
4964 NISTC_RTSI_TRIGA_OUT_REG);
4965 } else if (chan < 8) {
4966 devpriv->rtsi_trig_b_output_reg &= ~NISTC_RTSI_TRIG_MASK(chan);
4967 devpriv->rtsi_trig_b_output_reg |= NISTC_RTSI_TRIG(chan, src);
4968 ni_stc_writew(dev, devpriv->rtsi_trig_b_output_reg,
4969 NISTC_RTSI_TRIGB_OUT_REG);
4974 static unsigned int ni_get_rtsi_routing(struct comedi_device *dev,
4977 struct ni_private *devpriv = dev->private;
4980 return NISTC_RTSI_TRIG_TO_SRC(chan,
4981 devpriv->rtsi_trig_a_output_reg);
4982 } else if (chan < NISTC_RTSI_TRIG_NUM_CHAN(devpriv->is_m_series)) {
4983 return NISTC_RTSI_TRIG_TO_SRC(chan,
4984 devpriv->rtsi_trig_b_output_reg);
4986 if (chan == NISTC_RTSI_TRIG_OLD_CLK_CHAN)
4987 return NI_RTSI_OUTPUT_RTSI_OSC;
4988 dev_err(dev->class_dev, "bug! should never get here?\n");
4993 static int ni_rtsi_insn_config(struct comedi_device *dev,
4994 struct comedi_subdevice *s,
4995 struct comedi_insn *insn,
4998 struct ni_private *devpriv = dev->private;
4999 unsigned int chan = CR_CHAN(insn->chanspec);
5000 unsigned int max_chan = NISTC_RTSI_TRIG_NUM_CHAN(devpriv->is_m_series);
5003 case INSN_CONFIG_DIO_OUTPUT:
5004 if (chan < max_chan) {
5005 devpriv->rtsi_trig_direction_reg |=
5006 NISTC_RTSI_TRIG_DIR(chan, devpriv->is_m_series);
5007 } else if (chan == NISTC_RTSI_TRIG_OLD_CLK_CHAN) {
5008 devpriv->rtsi_trig_direction_reg |=
5009 NISTC_RTSI_TRIG_DRV_CLK;
5011 ni_stc_writew(dev, devpriv->rtsi_trig_direction_reg,
5012 NISTC_RTSI_TRIG_DIR_REG);
5014 case INSN_CONFIG_DIO_INPUT:
5015 if (chan < max_chan) {
5016 devpriv->rtsi_trig_direction_reg &=
5017 ~NISTC_RTSI_TRIG_DIR(chan, devpriv->is_m_series);
5018 } else if (chan == NISTC_RTSI_TRIG_OLD_CLK_CHAN) {
5019 devpriv->rtsi_trig_direction_reg &=
5020 ~NISTC_RTSI_TRIG_DRV_CLK;
5022 ni_stc_writew(dev, devpriv->rtsi_trig_direction_reg,
5023 NISTC_RTSI_TRIG_DIR_REG);
5025 case INSN_CONFIG_DIO_QUERY:
5026 if (chan < max_chan) {
5028 (devpriv->rtsi_trig_direction_reg &
5029 NISTC_RTSI_TRIG_DIR(chan, devpriv->is_m_series))
5030 ? INSN_CONFIG_DIO_OUTPUT
5031 : INSN_CONFIG_DIO_INPUT;
5032 } else if (chan == NISTC_RTSI_TRIG_OLD_CLK_CHAN) {
5033 data[1] = (devpriv->rtsi_trig_direction_reg &
5034 NISTC_RTSI_TRIG_DRV_CLK)
5035 ? INSN_CONFIG_DIO_OUTPUT
5036 : INSN_CONFIG_DIO_INPUT;
5039 case INSN_CONFIG_SET_CLOCK_SRC:
5040 return ni_set_master_clock(dev, data[1], data[2]);
5041 case INSN_CONFIG_GET_CLOCK_SRC:
5042 data[1] = devpriv->clock_source;
5043 data[2] = devpriv->clock_ns;
5045 case INSN_CONFIG_SET_ROUTING:
5046 return ni_set_rtsi_routing(dev, chan, data[1]);
5047 case INSN_CONFIG_GET_ROUTING:
5048 data[1] = ni_get_rtsi_routing(dev, chan);
5056 static int ni_rtsi_insn_bits(struct comedi_device *dev,
5057 struct comedi_subdevice *s,
5058 struct comedi_insn *insn,
5066 static void ni_rtsi_init(struct comedi_device *dev)
5068 struct ni_private *devpriv = dev->private;
5070 /* Initialises the RTSI bus signal switch to a default state */
5073 * Use 10MHz instead of 20MHz for RTSI clock frequency. Appears
5074 * to have no effect, at least on pxi-6281, which always uses
5075 * 20MHz rtsi clock frequency
5077 devpriv->clock_and_fout2 = NI_M_CLK_FOUT2_RTSI_10MHZ;
5078 /* Set clock mode to internal */
5079 if (ni_set_master_clock(dev, NI_MIO_INTERNAL_CLOCK, 0) < 0)
5080 dev_err(dev->class_dev, "ni_set_master_clock failed, bug?\n");
5081 /* default internal lines routing to RTSI bus lines */
5082 devpriv->rtsi_trig_a_output_reg =
5083 NISTC_RTSI_TRIG(0, NI_RTSI_OUTPUT_ADR_START1) |
5084 NISTC_RTSI_TRIG(1, NI_RTSI_OUTPUT_ADR_START2) |
5085 NISTC_RTSI_TRIG(2, NI_RTSI_OUTPUT_SCLKG) |
5086 NISTC_RTSI_TRIG(3, NI_RTSI_OUTPUT_DACUPDN);
5087 ni_stc_writew(dev, devpriv->rtsi_trig_a_output_reg,
5088 NISTC_RTSI_TRIGA_OUT_REG);
5089 devpriv->rtsi_trig_b_output_reg =
5090 NISTC_RTSI_TRIG(4, NI_RTSI_OUTPUT_DA_START1) |
5091 NISTC_RTSI_TRIG(5, NI_RTSI_OUTPUT_G_SRC0) |
5092 NISTC_RTSI_TRIG(6, NI_RTSI_OUTPUT_G_GATE0);
5093 if (devpriv->is_m_series)
5094 devpriv->rtsi_trig_b_output_reg |=
5095 NISTC_RTSI_TRIG(7, NI_RTSI_OUTPUT_RTSI_OSC);
5096 ni_stc_writew(dev, devpriv->rtsi_trig_b_output_reg,
5097 NISTC_RTSI_TRIGB_OUT_REG);
5100 * Sets the source and direction of the 4 on board lines
5101 * ni_stc_writew(dev, 0, NISTC_RTSI_BOARD_REG);
5106 static int ni_gpct_cmd(struct comedi_device *dev, struct comedi_subdevice *s)
5108 struct ni_gpct *counter = s->private;
5111 retval = ni_request_gpct_mite_channel(dev, counter->counter_index,
5114 dev_err(dev->class_dev,
5115 "no dma channel available for use by counter\n");
5118 ni_tio_acknowledge(counter);
5119 ni_e_series_enable_second_irq(dev, counter->counter_index, 1);
5121 return ni_tio_cmd(dev, s);
5124 static int ni_gpct_cancel(struct comedi_device *dev, struct comedi_subdevice *s)
5126 struct ni_gpct *counter = s->private;
5129 retval = ni_tio_cancel(counter);
5130 ni_e_series_enable_second_irq(dev, counter->counter_index, 0);
5131 ni_release_gpct_mite_channel(dev, counter->counter_index);
5136 static irqreturn_t ni_E_interrupt(int irq, void *d)
5138 struct comedi_device *dev = d;
5139 struct comedi_subdevice *s_ai = dev->read_subdev;
5140 struct comedi_subdevice *s_ao = dev->write_subdev;
5141 unsigned short a_status;
5142 unsigned short b_status;
5143 unsigned long flags;
5145 struct ni_private *devpriv = dev->private;
5150 smp_mb(); /* make sure dev->attached is checked */
5152 /* lock to avoid race with comedi_poll */
5153 spin_lock_irqsave(&dev->spinlock, flags);
5154 a_status = ni_stc_readw(dev, NISTC_AI_STATUS1_REG);
5155 b_status = ni_stc_readw(dev, NISTC_AO_STATUS1_REG);
5157 if (devpriv->mite) {
5158 unsigned long flags_too;
5160 spin_lock_irqsave(&devpriv->mite_channel_lock, flags_too);
5161 if (s_ai && devpriv->ai_mite_chan)
5162 mite_ack_linkc(devpriv->ai_mite_chan, s_ai, false);
5163 if (s_ao && devpriv->ao_mite_chan)
5164 mite_ack_linkc(devpriv->ao_mite_chan, s_ao, false);
5165 spin_unlock_irqrestore(&devpriv->mite_channel_lock, flags_too);
5168 ack_a_interrupt(dev, a_status);
5169 ack_b_interrupt(dev, b_status);
5171 if (a_status & NISTC_AI_STATUS1_INTA)
5172 handle_a_interrupt(dev, s_ai, a_status);
5173 /* handle any interrupt or dma events */
5174 comedi_handle_events(dev, s_ai);
5177 if (b_status & NISTC_AO_STATUS1_INTB)
5178 handle_b_interrupt(dev, s_ao, b_status);
5179 /* handle any interrupt or dma events */
5180 comedi_handle_events(dev, s_ao);
5182 handle_gpct_interrupt(dev, 0);
5183 handle_gpct_interrupt(dev, 1);
5185 if (devpriv->is_m_series)
5186 handle_cdio_interrupt(dev);
5189 spin_unlock_irqrestore(&dev->spinlock, flags);
5193 static int ni_alloc_private(struct comedi_device *dev)
5195 struct ni_private *devpriv;
5197 devpriv = comedi_alloc_devpriv(dev, sizeof(*devpriv));
5201 spin_lock_init(&devpriv->window_lock);
5202 spin_lock_init(&devpriv->soft_reg_copy_lock);
5203 spin_lock_init(&devpriv->mite_channel_lock);
5208 static int ni_E_init(struct comedi_device *dev,
5209 unsigned int interrupt_pin, unsigned int irq_polarity)
5211 const struct ni_board_struct *board = dev->board_ptr;
5212 struct ni_private *devpriv = dev->private;
5213 struct comedi_subdevice *s;
5217 if (board->n_aochan > MAX_N_AO_CHAN) {
5218 dev_err(dev->class_dev, "bug! n_aochan > MAX_N_AO_CHAN\n");
5222 /* initialize clock dividers */
5223 devpriv->clock_and_fout = NISTC_CLK_FOUT_SLOW_DIV2 |
5224 NISTC_CLK_FOUT_SLOW_TIMEBASE |
5225 NISTC_CLK_FOUT_TO_BOARD_DIV2 |
5226 NISTC_CLK_FOUT_TO_BOARD;
5227 if (!devpriv->is_6xxx) {
5228 /* BEAM is this needed for PCI-6143 ?? */
5229 devpriv->clock_and_fout |= (NISTC_CLK_FOUT_AI_OUT_DIV2 |
5230 NISTC_CLK_FOUT_AO_OUT_DIV2);
5232 ni_stc_writew(dev, devpriv->clock_and_fout, NISTC_CLK_FOUT_REG);
5234 ret = comedi_alloc_subdevices(dev, NI_NUM_SUBDEVICES);
5238 /* Analog Input subdevice */
5239 s = &dev->subdevices[NI_AI_SUBDEV];
5240 if (board->n_adchan) {
5241 s->type = COMEDI_SUBD_AI;
5242 s->subdev_flags = SDF_READABLE | SDF_DIFF | SDF_DITHER;
5243 if (!devpriv->is_611x)
5244 s->subdev_flags |= SDF_GROUND | SDF_COMMON | SDF_OTHER;
5245 if (board->ai_maxdata > 0xffff)
5246 s->subdev_flags |= SDF_LSAMPL;
5247 if (devpriv->is_m_series)
5248 s->subdev_flags |= SDF_SOFT_CALIBRATED;
5249 s->n_chan = board->n_adchan;
5250 s->maxdata = board->ai_maxdata;
5251 s->range_table = ni_range_lkup[board->gainlkup];
5252 s->insn_read = ni_ai_insn_read;
5253 s->insn_config = ni_ai_insn_config;
5255 dev->read_subdev = s;
5256 s->subdev_flags |= SDF_CMD_READ;
5257 s->len_chanlist = 512;
5258 s->do_cmdtest = ni_ai_cmdtest;
5259 s->do_cmd = ni_ai_cmd;
5260 s->cancel = ni_ai_reset;
5261 s->poll = ni_ai_poll;
5262 s->munge = ni_ai_munge;
5265 s->async_dma_dir = DMA_FROM_DEVICE;
5268 /* reset the analog input configuration */
5269 ni_ai_reset(dev, s);
5271 s->type = COMEDI_SUBD_UNUSED;
5274 /* Analog Output subdevice */
5275 s = &dev->subdevices[NI_AO_SUBDEV];
5276 if (board->n_aochan) {
5277 s->type = COMEDI_SUBD_AO;
5278 s->subdev_flags = SDF_WRITABLE | SDF_DEGLITCH | SDF_GROUND;
5279 if (devpriv->is_m_series)
5280 s->subdev_flags |= SDF_SOFT_CALIBRATED;
5281 s->n_chan = board->n_aochan;
5282 s->maxdata = board->ao_maxdata;
5283 s->range_table = board->ao_range_table;
5284 s->insn_config = ni_ao_insn_config;
5285 s->insn_write = ni_ao_insn_write;
5287 ret = comedi_alloc_subdev_readback(s);
5292 * Along with the IRQ we need either a FIFO or DMA for
5293 * async command support.
5295 if (dev->irq && (board->ao_fifo_depth || devpriv->mite)) {
5296 dev->write_subdev = s;
5297 s->subdev_flags |= SDF_CMD_WRITE;
5298 s->len_chanlist = s->n_chan;
5299 s->do_cmdtest = ni_ao_cmdtest;
5300 s->do_cmd = ni_ao_cmd;
5301 s->cancel = ni_ao_reset;
5302 if (!devpriv->is_m_series)
5303 s->munge = ni_ao_munge;
5306 s->async_dma_dir = DMA_TO_DEVICE;
5309 if (devpriv->is_67xx)
5310 init_ao_67xx(dev, s);
5312 /* reset the analog output configuration */
5313 ni_ao_reset(dev, s);
5315 s->type = COMEDI_SUBD_UNUSED;
5318 /* Digital I/O subdevice */
5319 s = &dev->subdevices[NI_DIO_SUBDEV];
5320 s->type = COMEDI_SUBD_DIO;
5321 s->subdev_flags = SDF_WRITABLE | SDF_READABLE;
5322 s->n_chan = board->has_32dio_chan ? 32 : 8;
5324 s->range_table = &range_digital;
5325 if (devpriv->is_m_series) {
5327 s->subdev_flags |= SDF_LSAMPL;
5328 s->insn_bits = ni_m_series_dio_insn_bits;
5329 s->insn_config = ni_m_series_dio_insn_config;
5331 s->subdev_flags |= SDF_CMD_WRITE /* | SDF_CMD_READ */;
5332 s->len_chanlist = s->n_chan;
5333 s->do_cmdtest = ni_cdio_cmdtest;
5334 s->do_cmd = ni_cdio_cmd;
5335 s->cancel = ni_cdio_cancel;
5337 /* M-series boards use DMA */
5338 s->async_dma_dir = DMA_BIDIRECTIONAL;
5341 /* reset DIO and set all channels to inputs */
5342 ni_writel(dev, NI_M_CDO_CMD_RESET |
5345 ni_writel(dev, s->io_bits, NI_M_DIO_DIR_REG);
5348 s->insn_bits = ni_dio_insn_bits;
5349 s->insn_config = ni_dio_insn_config;
5351 /* set all channels to inputs */
5352 devpriv->dio_control = NISTC_DIO_CTRL_DIR(s->io_bits);
5353 ni_writew(dev, devpriv->dio_control, NISTC_DIO_CTRL_REG);
5357 s = &dev->subdevices[NI_8255_DIO_SUBDEV];
5358 if (board->has_8255) {
5359 ret = subdev_8255_init(dev, s, ni_8255_callback,
5364 s->type = COMEDI_SUBD_UNUSED;
5367 /* formerly general purpose counter/timer device, but no longer used */
5368 s = &dev->subdevices[NI_UNUSED_SUBDEV];
5369 s->type = COMEDI_SUBD_UNUSED;
5371 /* Calibration subdevice */
5372 s = &dev->subdevices[NI_CALIBRATION_SUBDEV];
5373 s->type = COMEDI_SUBD_CALIB;
5374 s->subdev_flags = SDF_INTERNAL;
5377 if (devpriv->is_m_series) {
5378 /* internal PWM output used for AI nonlinearity calibration */
5379 s->insn_config = ni_m_series_pwm_config;
5381 ni_writel(dev, 0x0, NI_M_CAL_PWM_REG);
5382 } else if (devpriv->is_6143) {
5383 /* internal PWM output used for AI nonlinearity calibration */
5384 s->insn_config = ni_6143_pwm_config;
5386 s->subdev_flags |= SDF_WRITABLE;
5387 s->insn_read = ni_calib_insn_read;
5388 s->insn_write = ni_calib_insn_write;
5390 /* setup the caldacs and find the real n_chan and maxdata */
5391 caldac_setup(dev, s);
5394 /* EEPROM subdevice */
5395 s = &dev->subdevices[NI_EEPROM_SUBDEV];
5396 s->type = COMEDI_SUBD_MEMORY;
5397 s->subdev_flags = SDF_READABLE | SDF_INTERNAL;
5399 if (devpriv->is_m_series) {
5400 s->n_chan = M_SERIES_EEPROM_SIZE;
5401 s->insn_read = ni_m_series_eeprom_insn_read;
5404 s->insn_read = ni_eeprom_insn_read;
5407 /* Digital I/O (PFI) subdevice */
5408 s = &dev->subdevices[NI_PFI_DIO_SUBDEV];
5409 s->type = COMEDI_SUBD_DIO;
5410 s->subdev_flags = SDF_READABLE | SDF_WRITABLE | SDF_INTERNAL;
5412 if (devpriv->is_m_series) {
5414 s->insn_bits = ni_pfi_insn_bits;
5416 ni_writew(dev, s->state, NI_M_PFI_DO_REG);
5417 for (i = 0; i < NUM_PFI_OUTPUT_SELECT_REGS; ++i) {
5418 ni_writew(dev, devpriv->pfi_output_select_reg[i],
5419 NI_M_PFI_OUT_SEL_REG(i));
5424 s->insn_config = ni_pfi_insn_config;
5426 ni_set_bits(dev, NISTC_IO_BIDIR_PIN_REG, ~0, 0);
5428 /* cs5529 calibration adc */
5429 s = &dev->subdevices[NI_CS5529_CALIBRATION_SUBDEV];
5430 if (devpriv->is_67xx) {
5431 s->type = COMEDI_SUBD_AI;
5432 s->subdev_flags = SDF_READABLE | SDF_DIFF | SDF_INTERNAL;
5433 /* one channel for each analog output channel */
5434 s->n_chan = board->n_aochan;
5435 s->maxdata = (1 << 16) - 1;
5436 s->range_table = &range_unknown; /* XXX */
5437 s->insn_read = cs5529_ai_insn_read;
5438 s->insn_config = NULL;
5441 s->type = COMEDI_SUBD_UNUSED;
5445 s = &dev->subdevices[NI_SERIAL_SUBDEV];
5446 s->type = COMEDI_SUBD_SERIAL;
5447 s->subdev_flags = SDF_READABLE | SDF_WRITABLE | SDF_INTERNAL;
5450 s->insn_config = ni_serial_insn_config;
5451 devpriv->serial_interval_ns = 0;
5452 devpriv->serial_hw_mode = 0;
5455 s = &dev->subdevices[NI_RTSI_SUBDEV];
5456 s->type = COMEDI_SUBD_DIO;
5457 s->subdev_flags = SDF_READABLE | SDF_WRITABLE | SDF_INTERNAL;
5460 s->insn_bits = ni_rtsi_insn_bits;
5461 s->insn_config = ni_rtsi_insn_config;
5464 /* allocate and initialize the gpct counter device */
5465 devpriv->counter_dev = ni_gpct_device_construct(dev,
5466 ni_gpct_write_register,
5467 ni_gpct_read_register,
5468 (devpriv->is_m_series)
5469 ? ni_gpct_variant_m_series
5470 : ni_gpct_variant_e_series,
5472 if (!devpriv->counter_dev)
5475 /* Counter (gpct) subdevices */
5476 for (i = 0; i < NUM_GPCT; ++i) {
5477 struct ni_gpct *gpct = &devpriv->counter_dev->counters[i];
5479 /* setup and initialize the counter */
5480 gpct->chip_index = 0;
5481 gpct->counter_index = i;
5482 ni_tio_init_counter(gpct);
5484 s = &dev->subdevices[NI_GPCT_SUBDEV(i)];
5485 s->type = COMEDI_SUBD_COUNTER;
5486 s->subdev_flags = SDF_READABLE | SDF_WRITABLE | SDF_LSAMPL;
5488 s->maxdata = (devpriv->is_m_series) ? 0xffffffff
5490 s->insn_read = ni_tio_insn_read;
5491 s->insn_write = ni_tio_insn_write;
5492 s->insn_config = ni_tio_insn_config;
5494 if (dev->irq && devpriv->mite) {
5495 s->subdev_flags |= SDF_CMD_READ /* | SDF_CMD_WRITE */;
5496 s->len_chanlist = 1;
5497 s->do_cmdtest = ni_tio_cmdtest;
5498 s->do_cmd = ni_gpct_cmd;
5499 s->cancel = ni_gpct_cancel;
5501 s->async_dma_dir = DMA_BIDIRECTIONAL;
5507 /* Frequency output subdevice */
5508 s = &dev->subdevices[NI_FREQ_OUT_SUBDEV];
5509 s->type = COMEDI_SUBD_COUNTER;
5510 s->subdev_flags = SDF_READABLE | SDF_WRITABLE;
5513 s->insn_read = ni_freq_out_insn_read;
5514 s->insn_write = ni_freq_out_insn_write;
5515 s->insn_config = ni_freq_out_insn_config;
5519 (irq_polarity ? NISTC_INT_CTRL_INT_POL : 0) |
5520 (NISTC_INT_CTRL_3PIN_INT & 0) |
5521 NISTC_INT_CTRL_INTA_ENA |
5522 NISTC_INT_CTRL_INTB_ENA |
5523 NISTC_INT_CTRL_INTA_SEL(interrupt_pin) |
5524 NISTC_INT_CTRL_INTB_SEL(interrupt_pin),
5525 NISTC_INT_CTRL_REG);
5529 ni_writeb(dev, devpriv->ai_ao_select_reg, NI_E_DMA_AI_AO_SEL_REG);
5530 ni_writeb(dev, devpriv->g0_g1_select_reg, NI_E_DMA_G0_G1_SEL_REG);
5532 if (devpriv->is_6xxx) {
5533 ni_writeb(dev, 0, NI611X_MAGIC_REG);
5534 } else if (devpriv->is_m_series) {
5537 for (channel = 0; channel < board->n_aochan; ++channel) {
5539 NI_M_AO_WAVEFORM_ORDER_REG(channel));
5541 NI_M_AO_REF_ATTENUATION_REG(channel));
5543 ni_writeb(dev, 0x0, NI_M_AO_CALIB_REG);
5549 static void mio_common_detach(struct comedi_device *dev)
5551 struct ni_private *devpriv = dev->private;
5554 ni_gpct_device_destroy(devpriv->counter_dev);