2 * Copyright (c) 2010 Broadcom Corporation
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
25 #include <bcmendian.h>
29 #include <bcmsrom_tbl.h>
41 #include <sbsdpcmdev.h>
44 #include <proto/ethernet.h> /* for sprom content groking */
46 #define BS_ERROR(args)
48 #define SROM_OFFSET(sih) ((sih->ccrev > 31) ? \
49 (((sih->cccaps & CC_CAP_SROM) == 0) ? NULL : \
50 ((uint8 *)curmap + PCI_16KB0_CCREGS_OFFSET + CC_SROM_OTP)) : \
51 ((uint8 *)curmap + PCI_BAR0_SPROM_OFFSET))
54 #define WRITE_ENABLE_DELAY 500 /* 500 ms after write enable/disable toggle */
55 #define WRITE_WORD_DELAY 20 /* 20 ms between each word write */
58 typedef struct varbuf {
59 char *base; /* pointer to buffer base */
60 char *buf; /* pointer to current position */
61 unsigned int size; /* current (residual) size in bytes */
66 #define SROM_CIS_SINGLE 1
68 static int initvars_srom_si(si_t * sih, osl_t * osh, void *curmap, char **vars,
70 static void _initvars_srom_pci(uint8 sromrev, uint16 * srom, uint off,
72 static int initvars_srom_pci(si_t * sih, void *curmap, char **vars,
74 static int initvars_flash_si(si_t * sih, char **vars, uint * count);
76 static int initvars_cis_sdio(osl_t * osh, char **vars, uint * count);
77 static int sprom_cmd_sdio(osl_t * osh, uint8 cmd);
78 static int sprom_read_sdio(osl_t * osh, uint16 addr, uint16 * data);
80 static int sprom_read_pci(osl_t * osh, si_t * sih, uint16 * sprom, uint wordoff,
81 uint16 * buf, uint nwords, bool check_crc);
82 #if defined(BCMNVRAMR)
83 static int otp_read_pci(osl_t * osh, si_t * sih, uint16 * buf, uint bufsz);
85 static uint16 srom_cc_cmd(si_t * sih, osl_t * osh, void *ccregs, uint32 cmd,
86 uint wordoff, uint16 data);
88 static int initvars_table(osl_t * osh, char *start, char *end, char **vars,
90 static int initvars_flash(si_t * sih, osl_t * osh, char **vp, uint len);
92 /* Initialization of varbuf structure */
93 static void BCMATTACHFN(varbuf_init) (varbuf_t * b, char *buf, uint size) {
95 b->base = b->buf = buf;
98 /* append a null terminated var=value string */
99 static int BCMATTACHFN(varbuf_append) (varbuf_t * b, const char *fmt, ...) {
109 r = vsnprintf(b->buf, b->size, fmt, ap);
112 /* C99 snprintf behavior returns r >= size on overflow,
113 * others return -1 on overflow.
114 * All return -1 on format error.
115 * We need to leave room for 2 null terminations, one for the current var
116 * string, and one for final null of the var table. So check that the
117 * strlen written, r, leaves room for 2 chars.
119 if ((r == -1) || (r > (int)(b->size - 2))) {
124 /* Remove any earlier occurrence of the same variable */
125 if ((s = strchr(b->buf, '=')) != NULL) {
126 len = (size_t) (s - b->buf);
127 for (s = b->base; s < b->buf;) {
128 if ((bcmp(s, b->buf, len) == 0) && s[len] == '=') {
130 memmove(s, (s + len),
131 ((b->buf + r + 1) - (s + len)));
133 b->size += (unsigned int)len;
141 /* skip over this string's null termination */
150 * Initialize local vars from the right source for this platform.
151 * Return 0 on success, nonzero on error.
154 BCMATTACHFN(srom_var_init) (si_t * sih, uint bustype, void *curmap, osl_t * osh,
155 char **vars, uint * count) {
160 ASSERT(bustype == BUSTYPE(bustype));
161 if (vars == NULL || count == NULL)
167 switch (BUSTYPE(bustype)) {
170 return initvars_srom_si(sih, osh, curmap, vars, count);
173 ASSERT(curmap != NULL);
177 return initvars_srom_pci(sih, curmap, vars, count);
181 return initvars_cis_sdio(osh, vars, count);
190 /* support only 16-bit word read from srom */
192 srom_read(si_t * sih, uint bustype, void *curmap, osl_t * osh,
193 uint byteoff, uint nbytes, uint16 * buf, bool check_crc)
200 ASSERT(bustype == BUSTYPE(bustype));
202 /* check input - 16-bit access only */
203 if (byteoff & 1 || nbytes & 1 || (byteoff + nbytes) > SROM_MAX)
209 if (BUSTYPE(bustype) == PCI_BUS) {
213 if (si_is_sprom_available(sih)) {
216 srom = (uint16 *) SROM_OFFSET(sih);
221 (osh, sih, srom, off, buf, nw, check_crc))
224 #if defined(BCMNVRAMR)
226 if (otp_read_pci(osh, sih, buf, SROM_MAX))
231 } else if (BUSTYPE(bustype) == SDIO_BUS) {
234 for (i = 0; i < nw; i++) {
236 (osh, (uint16) (off + i), (uint16 *) (buf + i)))
240 } else if (BUSTYPE(bustype) == SI_BUS) {
249 static const char BCMATTACHDATA(vstr_manf)[] = "manf=%s";
250 static const char BCMATTACHDATA(vstr_productname)[] = "productname=%s";
251 static const char BCMATTACHDATA(vstr_manfid)[] = "manfid=0x%x";
252 static const char BCMATTACHDATA(vstr_prodid)[] = "prodid=0x%x";
254 static const char BCMATTACHDATA(vstr_sdmaxspeed)[] = "sdmaxspeed=%d";
255 static const char BCMATTACHDATA(vstr_sdmaxblk)[][13] =
257 "sdmaxblk0=%d", "sdmaxblk1=%d", "sdmaxblk2=%d"};
259 static const char BCMATTACHDATA(vstr_regwindowsz)[] = "regwindowsz=%d";
260 static const char BCMATTACHDATA(vstr_sromrev)[] = "sromrev=%d";
261 static const char BCMATTACHDATA(vstr_chiprev)[] = "chiprev=%d";
262 static const char BCMATTACHDATA(vstr_subvendid)[] = "subvendid=0x%x";
263 static const char BCMATTACHDATA(vstr_subdevid)[] = "subdevid=0x%x";
264 static const char BCMATTACHDATA(vstr_boardrev)[] = "boardrev=0x%x";
265 static const char BCMATTACHDATA(vstr_aa2g)[] = "aa2g=0x%x";
266 static const char BCMATTACHDATA(vstr_aa5g)[] = "aa5g=0x%x";
267 static const char BCMATTACHDATA(vstr_ag)[] = "ag%d=0x%x";
268 static const char BCMATTACHDATA(vstr_cc)[] = "cc=%d";
269 static const char BCMATTACHDATA(vstr_opo)[] = "opo=%d";
270 static const char BCMATTACHDATA(vstr_pa0b)[][9] =
272 "pa0b0=%d", "pa0b1=%d", "pa0b2=%d"};
274 static const char BCMATTACHDATA(vstr_pa0itssit)[] = "pa0itssit=%d";
275 static const char BCMATTACHDATA(vstr_pa0maxpwr)[] = "pa0maxpwr=%d";
276 static const char BCMATTACHDATA(vstr_pa1b)[][9] =
278 "pa1b0=%d", "pa1b1=%d", "pa1b2=%d"};
280 static const char BCMATTACHDATA(vstr_pa1lob)[][11] =
282 "pa1lob0=%d", "pa1lob1=%d", "pa1lob2=%d"};
284 static const char BCMATTACHDATA(vstr_pa1hib)[][11] =
286 "pa1hib0=%d", "pa1hib1=%d", "pa1hib2=%d"};
288 static const char BCMATTACHDATA(vstr_pa1itssit)[] = "pa1itssit=%d";
289 static const char BCMATTACHDATA(vstr_pa1maxpwr)[] = "pa1maxpwr=%d";
290 static const char BCMATTACHDATA(vstr_pa1lomaxpwr)[] = "pa1lomaxpwr=%d";
291 static const char BCMATTACHDATA(vstr_pa1himaxpwr)[] = "pa1himaxpwr=%d";
292 static const char BCMATTACHDATA(vstr_oem)[] =
293 "oem=%02x%02x%02x%02x%02x%02x%02x%02x";
294 static const char BCMATTACHDATA(vstr_boardflags)[] = "boardflags=0x%x";
295 static const char BCMATTACHDATA(vstr_boardflags2)[] = "boardflags2=0x%x";
296 static const char BCMATTACHDATA(vstr_ledbh)[] = "ledbh%d=0x%x";
297 static const char BCMATTACHDATA(vstr_noccode)[] = "ccode=0x0";
298 static const char BCMATTACHDATA(vstr_ccode)[] = "ccode=%c%c";
299 static const char BCMATTACHDATA(vstr_cctl)[] = "cctl=0x%x";
300 static const char BCMATTACHDATA(vstr_cckpo)[] = "cckpo=0x%x";
301 static const char BCMATTACHDATA(vstr_ofdmpo)[] = "ofdmpo=0x%x";
302 static const char BCMATTACHDATA(vstr_rdlid)[] = "rdlid=0x%x";
303 static const char BCMATTACHDATA(vstr_rdlrndis)[] = "rdlrndis=%d";
304 static const char BCMATTACHDATA(vstr_rdlrwu)[] = "rdlrwu=%d";
305 static const char BCMATTACHDATA(vstr_usbfs)[] = "usbfs=%d";
306 static const char BCMATTACHDATA(vstr_wpsgpio)[] = "wpsgpio=%d";
307 static const char BCMATTACHDATA(vstr_wpsled)[] = "wpsled=%d";
308 static const char BCMATTACHDATA(vstr_rdlsn)[] = "rdlsn=%d";
309 static const char BCMATTACHDATA(vstr_rssismf2g)[] = "rssismf2g=%d";
310 static const char BCMATTACHDATA(vstr_rssismc2g)[] = "rssismc2g=%d";
311 static const char BCMATTACHDATA(vstr_rssisav2g)[] = "rssisav2g=%d";
312 static const char BCMATTACHDATA(vstr_bxa2g)[] = "bxa2g=%d";
313 static const char BCMATTACHDATA(vstr_rssismf5g)[] = "rssismf5g=%d";
314 static const char BCMATTACHDATA(vstr_rssismc5g)[] = "rssismc5g=%d";
315 static const char BCMATTACHDATA(vstr_rssisav5g)[] = "rssisav5g=%d";
316 static const char BCMATTACHDATA(vstr_bxa5g)[] = "bxa5g=%d";
317 static const char BCMATTACHDATA(vstr_tri2g)[] = "tri2g=%d";
318 static const char BCMATTACHDATA(vstr_tri5gl)[] = "tri5gl=%d";
319 static const char BCMATTACHDATA(vstr_tri5g)[] = "tri5g=%d";
320 static const char BCMATTACHDATA(vstr_tri5gh)[] = "tri5gh=%d";
321 static const char BCMATTACHDATA(vstr_rxpo2g)[] = "rxpo2g=%d";
322 static const char BCMATTACHDATA(vstr_rxpo5g)[] = "rxpo5g=%d";
323 static const char BCMATTACHDATA(vstr_boardtype)[] = "boardtype=0x%x";
324 static const char BCMATTACHDATA(vstr_leddc)[] = "leddc=0x%04x";
325 static const char BCMATTACHDATA(vstr_vendid)[] = "vendid=0x%x";
326 static const char BCMATTACHDATA(vstr_devid)[] = "devid=0x%x";
327 static const char BCMATTACHDATA(vstr_xtalfreq)[] = "xtalfreq=%d";
328 static const char BCMATTACHDATA(vstr_txchain)[] = "txchain=0x%x";
329 static const char BCMATTACHDATA(vstr_rxchain)[] = "rxchain=0x%x";
330 static const char BCMATTACHDATA(vstr_antswitch)[] = "antswitch=0x%x";
331 static const char BCMATTACHDATA(vstr_regrev)[] = "regrev=0x%x";
332 static const char BCMATTACHDATA(vstr_antswctl2g)[] = "antswctl2g=0x%x";
333 static const char BCMATTACHDATA(vstr_triso2g)[] = "triso2g=0x%x";
334 static const char BCMATTACHDATA(vstr_pdetrange2g)[] = "pdetrange2g=0x%x";
335 static const char BCMATTACHDATA(vstr_extpagain2g)[] = "extpagain2g=0x%x";
336 static const char BCMATTACHDATA(vstr_tssipos2g)[] = "tssipos2g=0x%x";
337 static const char BCMATTACHDATA(vstr_antswctl5g)[] = "antswctl5g=0x%x";
338 static const char BCMATTACHDATA(vstr_triso5g)[] = "triso5g=0x%x";
339 static const char BCMATTACHDATA(vstr_pdetrange5g)[] = "pdetrange5g=0x%x";
340 static const char BCMATTACHDATA(vstr_extpagain5g)[] = "extpagain5g=0x%x";
341 static const char BCMATTACHDATA(vstr_tssipos5g)[] = "tssipos5g=0x%x";
342 static const char BCMATTACHDATA(vstr_maxp2ga0)[] = "maxp2ga0=0x%x";
343 static const char BCMATTACHDATA(vstr_itt2ga0)[] = "itt2ga0=0x%x";
344 static const char BCMATTACHDATA(vstr_pa)[] = "pa%dgw%da%d=0x%x";
345 static const char BCMATTACHDATA(vstr_pahl)[] = "pa%dg%cw%da%d=0x%x";
346 static const char BCMATTACHDATA(vstr_maxp5ga0)[] = "maxp5ga0=0x%x";
347 static const char BCMATTACHDATA(vstr_itt5ga0)[] = "itt5ga0=0x%x";
348 static const char BCMATTACHDATA(vstr_maxp5gha0)[] = "maxp5gha0=0x%x";
349 static const char BCMATTACHDATA(vstr_maxp5gla0)[] = "maxp5gla0=0x%x";
350 static const char BCMATTACHDATA(vstr_maxp2ga1)[] = "maxp2ga1=0x%x";
351 static const char BCMATTACHDATA(vstr_itt2ga1)[] = "itt2ga1=0x%x";
352 static const char BCMATTACHDATA(vstr_maxp5ga1)[] = "maxp5ga1=0x%x";
353 static const char BCMATTACHDATA(vstr_itt5ga1)[] = "itt5ga1=0x%x";
354 static const char BCMATTACHDATA(vstr_maxp5gha1)[] = "maxp5gha1=0x%x";
355 static const char BCMATTACHDATA(vstr_maxp5gla1)[] = "maxp5gla1=0x%x";
356 static const char BCMATTACHDATA(vstr_cck2gpo)[] = "cck2gpo=0x%x";
357 static const char BCMATTACHDATA(vstr_ofdm2gpo)[] = "ofdm2gpo=0x%x";
358 static const char BCMATTACHDATA(vstr_ofdm5gpo)[] = "ofdm5gpo=0x%x";
359 static const char BCMATTACHDATA(vstr_ofdm5glpo)[] = "ofdm5glpo=0x%x";
360 static const char BCMATTACHDATA(vstr_ofdm5ghpo)[] = "ofdm5ghpo=0x%x";
361 static const char BCMATTACHDATA(vstr_cddpo)[] = "cddpo=0x%x";
362 static const char BCMATTACHDATA(vstr_stbcpo)[] = "stbcpo=0x%x";
363 static const char BCMATTACHDATA(vstr_bw40po)[] = "bw40po=0x%x";
364 static const char BCMATTACHDATA(vstr_bwduppo)[] = "bwduppo=0x%x";
365 static const char BCMATTACHDATA(vstr_mcspo)[] = "mcs%dgpo%d=0x%x";
366 static const char BCMATTACHDATA(vstr_mcspohl)[] = "mcs%dg%cpo%d=0x%x";
367 static const char BCMATTACHDATA(vstr_custom)[] = "customvar%d=0x%x";
368 static const char BCMATTACHDATA(vstr_cckdigfilttype)[] = "cckdigfilttype=%d";
369 static const char BCMATTACHDATA(vstr_boardnum)[] = "boardnum=%d";
370 static const char BCMATTACHDATA(vstr_macaddr)[] = "macaddr=%s";
371 static const char BCMATTACHDATA(vstr_usbepnum)[] = "usbepnum=0x%x";
372 static const char BCMATTACHDATA(vstr_end)[] = "END\0";
374 uint8 patch_pair = 0;
376 /* For dongle HW, accept partial calibration parameters */
377 #define BCMDONGLECASE(n)
380 BCMATTACHFN(srom_parsecis) (osl_t * osh, uint8 * pcis[], uint ciscnt,
381 char **vars, uint * count)
386 uint8 *cis, tup, tlen, sromrev = 1;
388 bool ag_init = FALSE;
396 ASSERT(vars != NULL);
397 ASSERT(count != NULL);
401 base = MALLOC(osh, MAXSZ_NVRAM_VARS);
402 ASSERT(base != NULL);
406 varbuf_init(&b, base, MAXSZ_NVRAM_VARS);
407 bzero(base, MAXSZ_NVRAM_VARS);
409 for (cisnum = 0; cisnum < ciscnt; cisnum++) {
417 if (tup == CISTPL_NULL || tup == CISTPL_END)
422 if (cis[i] == CISTPL_NULL
423 || cis[i] == CISTPL_END) {
428 tup = CISTPL_BRCM_HNBU;
432 if ((i + tlen) >= CIS_SIZE)
437 /* assume the strings are good if the version field checks out */
438 if (((cis[i + 1] << 8) + cis[i]) >= 0x0008) {
439 varbuf_append(&b, vstr_manf,
441 varbuf_append(&b, vstr_productname,
450 varbuf_append(&b, vstr_manfid,
451 (cis[i + 1] << 8) + cis[i]);
452 varbuf_append(&b, vstr_prodid,
453 (cis[i + 3] << 8) + cis[i + 2]);
462 case CISTPL_FID_SDIO:
465 uint8 spd = cis[i + 3];
466 static int base[] = {
467 -1, 10, 12, 13, 15, 20,
469 35, 40, 45, 50, 55, 60,
472 static int mult[] = {
473 10, 100, 1000, 10000,
476 ASSERT((mult[spd & 0x7] != -1)
479 [(spd >> 3) & 0x0f]));
489 } else if (cis[i] == 1) {
500 /* set macaddr if HNBU_MACADDR not seen yet */
503 && !(ETHER_ISNULLADDR(&cis[i + 2]))
504 && !(ETHER_ISMULTI(&cis[i + 2]))) {
507 bcm_ether_ntoa((struct
512 /* set boardnum if HNBU_BOARDNUM not seen yet */
523 varbuf_append(&b, vstr_regwindowsz,
524 (cis[i + 7] << 8) | cis[i + 6]);
527 case CISTPL_BRCM_HNBU:
530 sromrev = cis[i + 1];
531 varbuf_append(&b, vstr_sromrev,
536 varbuf_append(&b, vstr_xtalfreq,
544 varbuf_append(&b, vstr_vendid,
547 varbuf_append(&b, vstr_devid,
551 varbuf_append(&b, vstr_chiprev,
562 varbuf_append(&b, vstr_subdevid,
565 /* subdevid doubles for boardtype */
575 (cis[i + 2] << 8) + cis[i + 1];
583 /* retrieve the patch pairs
584 * from tlen/6; where 6 is
585 * sizeof(patch addr(2)) +
586 * sizeof(patch data(4)).
588 patch_pair = tlen / 6;
590 for (j = 0; j < patch_pair; j++) {
645 varbuf_append(&b, vstr_boardrev,
648 varbuf_append(&b, vstr_boardrev,
653 case HNBU_BOARDFLAGS:
654 w32 = (cis[i + 2] << 8) + cis[i + 1];
657 ((cis[i + 4] << 24) +
659 varbuf_append(&b, vstr_boardflags, w32);
663 (cis[i + 6] << 8) + cis[i +
678 varbuf_append(&b, vstr_usbfs,
683 varbuf_append(&b, vstr_boardtype,
690 * what follows is a nonstandard HNBU CIS
691 * that lacks CISTPL_BRCM_HNBU tags
693 * skip 0xff (end of standard CIS)
697 standard_cis = FALSE;
701 varbuf_append(&b, vstr_usbepnum,
702 (cis[i + 2] << 8) | cis[i
708 varbuf_append(&b, vstr_aa2g,
711 varbuf_append(&b, vstr_aa5g,
716 varbuf_append(&b, vstr_ag, 0,
719 varbuf_append(&b, vstr_ag, 1,
722 varbuf_append(&b, vstr_ag, 2,
725 varbuf_append(&b, vstr_ag, 3,
731 varbuf_append(&b, vstr_aa5g,
733 varbuf_append(&b, vstr_ag, 1,
738 ASSERT(sromrev == 1);
739 varbuf_append(&b, vstr_cc, cis[i + 1]);
745 ASSERT(sromrev == 1);
751 ASSERT(sromrev >= 2);
752 varbuf_append(&b, vstr_opo,
766 for (j = 0; j < 3; j++) {
791 ASSERT((sromrev == 2)
811 for (j = 0; j < 3; j++) {
826 for (j = 3; j < 6; j++) {
841 for (j = 6; j < 9; j++) {
858 ASSERT((tlen == 19) ||
866 ASSERT(sromrev == 1);
867 varbuf_append(&b, vstr_oem,
868 cis[i + 1], cis[i + 2],
869 cis[i + 3], cis[i + 4],
870 cis[i + 5], cis[i + 6],
871 cis[i + 7], cis[i + 8]);
875 for (j = 1; j <= 4; j++) {
876 if (cis[i + j] != 0xff) {
888 if ((cis[i + 1] == 0)
889 || (cis[i + 2] == 0))
890 varbuf_append(&b, vstr_noccode);
892 varbuf_append(&b, vstr_ccode,
895 varbuf_append(&b, vstr_cctl,
901 varbuf_append(&b, vstr_cckpo,
902 (cis[i + 2] << 8) | cis[i
909 varbuf_append(&b, vstr_ofdmpo,
917 varbuf_append(&b, vstr_wpsgpio,
920 varbuf_append(&b, vstr_wpsled,
924 case HNBU_RSSISMBXA2G:
925 ASSERT(sromrev == 3);
926 varbuf_append(&b, vstr_rssismf2g,
928 varbuf_append(&b, vstr_rssismc2g,
929 (cis[i + 1] >> 4) & 0xf);
930 varbuf_append(&b, vstr_rssisav2g,
932 varbuf_append(&b, vstr_bxa2g,
933 (cis[i + 2] >> 3) & 0x3);
936 case HNBU_RSSISMBXA5G:
937 ASSERT(sromrev == 3);
938 varbuf_append(&b, vstr_rssismf5g,
940 varbuf_append(&b, vstr_rssismc5g,
941 (cis[i + 1] >> 4) & 0xf);
942 varbuf_append(&b, vstr_rssisav5g,
944 varbuf_append(&b, vstr_bxa5g,
945 (cis[i + 2] >> 3) & 0x3);
949 ASSERT(sromrev == 3);
950 varbuf_append(&b, vstr_tri2g,
955 ASSERT(sromrev == 3);
956 varbuf_append(&b, vstr_tri5gl,
958 varbuf_append(&b, vstr_tri5g,
960 varbuf_append(&b, vstr_tri5gh,
965 ASSERT(sromrev == 3);
966 varbuf_append(&b, vstr_rxpo2g,
971 ASSERT(sromrev == 3);
972 varbuf_append(&b, vstr_rxpo5g,
977 if (!(ETHER_ISNULLADDR(&cis[i + 1])) &&
978 !(ETHER_ISMULTI(&cis[i + 1]))) {
979 bcm_ether_ntoa((struct
984 /* set boardnum if HNBU_BOARDNUM not seen yet */
993 /* CIS leddc only has 16bits, convert it to 32bits */
994 w32 = ((cis[i + 2] << 24) | /* oncount */
995 (cis[i + 1] << 8)); /* offcount */
996 varbuf_append(&b, vstr_leddc, w32);
999 case HNBU_CHAINSWITCH:
1000 varbuf_append(&b, vstr_txchain,
1002 varbuf_append(&b, vstr_rxchain,
1004 varbuf_append(&b, vstr_antswitch,
1010 varbuf_append(&b, vstr_regrev,
1016 (cis[i + 2] << 8) + cis[i +
1021 SROM8_FEM_ANTSWLUT_MASK)
1023 SROM8_FEM_ANTSWLUT_SHIFT);
1024 varbuf_append(&b, vstr_triso2g,
1026 SROM8_FEM_TR_ISO_MASK)
1028 SROM8_FEM_TR_ISO_SHIFT);
1032 SROM8_FEM_PDET_RANGE_MASK)
1034 SROM8_FEM_PDET_RANGE_SHIFT);
1038 SROM8_FEM_EXTPA_GAIN_MASK)
1040 SROM8_FEM_EXTPA_GAIN_SHIFT);
1044 SROM8_FEM_TSSIPOS_MASK)
1046 SROM8_FEM_TSSIPOS_SHIFT);
1051 (cis[i + 4] << 8) + cis[i +
1056 SROM8_FEM_ANTSWLUT_MASK)
1058 SROM8_FEM_ANTSWLUT_SHIFT);
1059 varbuf_append(&b, vstr_triso5g,
1061 SROM8_FEM_TR_ISO_MASK)
1063 SROM8_FEM_TR_ISO_SHIFT);
1067 SROM8_FEM_PDET_RANGE_MASK)
1069 SROM8_FEM_PDET_RANGE_SHIFT);
1073 SROM8_FEM_EXTPA_GAIN_MASK)
1075 SROM8_FEM_EXTPA_GAIN_SHIFT);
1079 SROM8_FEM_TSSIPOS_MASK)
1081 SROM8_FEM_TSSIPOS_SHIFT);
1085 case HNBU_PAPARMS_C0:
1086 varbuf_append(&b, vstr_maxp2ga0,
1088 varbuf_append(&b, vstr_itt2ga0,
1090 varbuf_append(&b, vstr_pa, 2, 0, 0,
1093 varbuf_append(&b, vstr_pa, 2, 1, 0,
1096 varbuf_append(&b, vstr_pa, 2, 2, 0,
1102 varbuf_append(&b, vstr_maxp5ga0,
1104 varbuf_append(&b, vstr_itt5ga0,
1106 varbuf_append(&b, vstr_maxp5gha0,
1108 varbuf_append(&b, vstr_maxp5gla0,
1110 varbuf_append(&b, vstr_pa, 5, 0, 0,
1111 (cis[i + 14] << 8) +
1113 varbuf_append(&b, vstr_pa, 5, 1, 0,
1114 (cis[i + 16] << 8) +
1116 varbuf_append(&b, vstr_pa, 5, 2, 0,
1117 (cis[i + 18] << 8) +
1119 varbuf_append(&b, vstr_pahl, 5, 'l', 0,
1121 (cis[i + 20] << 8) +
1123 varbuf_append(&b, vstr_pahl, 5, 'l', 1,
1125 (cis[i + 22] << 8) +
1127 varbuf_append(&b, vstr_pahl, 5, 'l', 2,
1129 (cis[i + 24] << 8) +
1131 varbuf_append(&b, vstr_pahl, 5, 'h', 0,
1133 (cis[i + 26] << 8) +
1135 varbuf_append(&b, vstr_pahl, 5, 'h', 1,
1137 (cis[i + 28] << 8) +
1139 varbuf_append(&b, vstr_pahl, 5, 'h', 2,
1141 (cis[i + 30] << 8) +
1145 case HNBU_PAPARMS_C1:
1146 varbuf_append(&b, vstr_maxp2ga1,
1148 varbuf_append(&b, vstr_itt2ga1,
1150 varbuf_append(&b, vstr_pa, 2, 0, 1,
1153 varbuf_append(&b, vstr_pa, 2, 1, 1,
1156 varbuf_append(&b, vstr_pa, 2, 2, 1,
1162 varbuf_append(&b, vstr_maxp5ga1,
1164 varbuf_append(&b, vstr_itt5ga1,
1166 varbuf_append(&b, vstr_maxp5gha1,
1168 varbuf_append(&b, vstr_maxp5gla1,
1170 varbuf_append(&b, vstr_pa, 5, 0, 1,
1171 (cis[i + 14] << 8) +
1173 varbuf_append(&b, vstr_pa, 5, 1, 1,
1174 (cis[i + 16] << 8) +
1176 varbuf_append(&b, vstr_pa, 5, 2, 1,
1177 (cis[i + 18] << 8) +
1179 varbuf_append(&b, vstr_pahl, 5, 'l', 0,
1181 (cis[i + 20] << 8) +
1183 varbuf_append(&b, vstr_pahl, 5, 'l', 1,
1185 (cis[i + 22] << 8) +
1187 varbuf_append(&b, vstr_pahl, 5, 'l', 2,
1189 (cis[i + 24] << 8) +
1191 varbuf_append(&b, vstr_pahl, 5, 'h', 0,
1193 (cis[i + 26] << 8) +
1195 varbuf_append(&b, vstr_pahl, 5, 'h', 1,
1197 (cis[i + 28] << 8) +
1199 varbuf_append(&b, vstr_pahl, 5, 'h', 2,
1201 (cis[i + 30] << 8) +
1205 case HNBU_PO_CCKOFDM:
1206 varbuf_append(&b, vstr_cck2gpo,
1209 varbuf_append(&b, vstr_ofdm2gpo,
1210 (cis[i + 6] << 24) +
1211 (cis[i + 5] << 16) +
1217 varbuf_append(&b, vstr_ofdm5gpo,
1218 (cis[i + 10] << 24) +
1219 (cis[i + 9] << 16) +
1222 varbuf_append(&b, vstr_ofdm5glpo,
1223 (cis[i + 14] << 24) +
1224 (cis[i + 13] << 16) +
1225 (cis[i + 12] << 8) +
1227 varbuf_append(&b, vstr_ofdm5ghpo,
1228 (cis[i + 18] << 24) +
1229 (cis[i + 17] << 16) +
1230 (cis[i + 16] << 8) +
1235 for (j = 0; j <= (tlen / 2); j++) {
1236 varbuf_append(&b, vstr_mcspo, 2,
1246 case HNBU_PO_MCS5GM:
1247 for (j = 0; j <= (tlen / 2); j++) {
1248 varbuf_append(&b, vstr_mcspo, 5,
1258 case HNBU_PO_MCS5GLH:
1259 for (j = 0; j <= (tlen / 4); j++) {
1260 varbuf_append(&b, vstr_mcspohl,
1269 for (j = 0; j <= (tlen / 4); j++) {
1270 varbuf_append(&b, vstr_mcspohl,
1285 varbuf_append(&b, vstr_cddpo,
1291 varbuf_append(&b, vstr_stbcpo,
1297 varbuf_append(&b, vstr_bw40po,
1302 case HNBU_PO_40MDUP:
1303 varbuf_append(&b, vstr_bwduppo,
1309 varbuf_append(&b, vstr_ofdm5gpo,
1310 (cis[i + 4] << 24) +
1311 (cis[i + 3] << 16) +
1314 varbuf_append(&b, vstr_ofdm5glpo,
1315 (cis[i + 8] << 24) +
1316 (cis[i + 7] << 16) +
1319 varbuf_append(&b, vstr_ofdm5ghpo,
1320 (cis[i + 12] << 24) +
1321 (cis[i + 11] << 16) +
1322 (cis[i + 10] << 8) +
1327 varbuf_append(&b, vstr_custom, 1,
1328 ((cis[i + 4] << 24) +
1329 (cis[i + 3] << 16) +
1334 #if defined(BCMSDIO)
1335 case HNBU_SROM3SWRGN:
1338 uint8 srev = cis[i + 1 + 70];
1340 /* make tuple value 16-bit aligned and parse it */
1341 bcopy(&cis[i + 1], srom,
1343 _initvars_srom_pci(srev, srom,
1346 /* 2.4G antenna gain is included in SROM */
1348 /* Ethernet MAC address is included in SROM */
1352 /* create extra variables */
1354 varbuf_append(&b, vstr_vendid,
1360 varbuf_append(&b, vstr_devid,
1366 varbuf_append(&b, vstr_xtalfreq,
1372 #endif /* defined(BCMSDIO) */
1374 case HNBU_CCKFILTTYPE:
1375 varbuf_append(&b, vstr_cckdigfilttype,
1383 } while (tup != CISTPL_END);
1386 if (boardnum != -1) {
1387 varbuf_append(&b, vstr_boardnum, boardnum);
1391 varbuf_append(&b, vstr_macaddr, eabuf);
1394 /* if there is no antenna gain field, set default */
1395 if (getvar(NULL, "ag0") == NULL && ag_init == FALSE) {
1396 varbuf_append(&b, vstr_ag, 0, 0xff);
1399 /* final nullbyte terminator */
1400 ASSERT(b.size >= 1);
1403 ASSERT(b.buf - base <= MAXSZ_NVRAM_VARS);
1404 err = initvars_table(osh, base, b.buf, vars, count);
1406 MFREE(osh, base, MAXSZ_NVRAM_VARS);
1410 /* In chips with chipcommon rev 32 and later, the srom is in chipcommon,
1411 * not in the bus cores.
1414 srom_cc_cmd(si_t * sih, osl_t * osh, void *ccregs, uint32 cmd, uint wordoff,
1417 chipcregs_t *cc = (chipcregs_t *) ccregs;
1418 uint wait_cnt = 1000;
1420 if ((cmd == SRC_OP_READ) || (cmd == SRC_OP_WRITE)) {
1421 W_REG(osh, &cc->sromaddress, wordoff * 2);
1422 if (cmd == SRC_OP_WRITE)
1423 W_REG(osh, &cc->sromdata, data);
1426 W_REG(osh, &cc->sromcontrol, SRC_START | cmd);
1428 while (wait_cnt--) {
1429 if ((R_REG(osh, &cc->sromcontrol) & SRC_BUSY) == 0)
1434 BS_ERROR(("%s: Command 0x%x timed out\n", __func__, cmd));
1437 if (cmd == SRC_OP_READ)
1438 return (uint16) R_REG(osh, &cc->sromdata);
1444 * Read in and validate sprom.
1445 * Return 0 on success, nonzero on error.
1448 sprom_read_pci(osl_t * osh, si_t * sih, uint16 * sprom, uint wordoff,
1449 uint16 * buf, uint nwords, bool check_crc)
1453 void *ccregs = NULL;
1455 /* read the sprom */
1456 for (i = 0; i < nwords; i++) {
1458 if (sih->ccrev > 31 && ISSIM_ENAB(sih)) {
1459 /* use indirect since direct is too slow on QT */
1460 if ((sih->cccaps & CC_CAP_SROM) == 0)
1463 ccregs = (void *)((uint8 *) sprom - CC_SROM_OTP);
1465 srom_cc_cmd(sih, osh, ccregs, SRC_OP_READ,
1469 if (ISSIM_ENAB(sih))
1470 buf[i] = R_REG(osh, &sprom[wordoff + i]);
1472 buf[i] = R_REG(osh, &sprom[wordoff + i]);
1477 /* bypass crc checking for simulation to allow srom hack */
1478 if (ISSIM_ENAB(sih))
1483 if (buf[0] == 0xffff) {
1484 /* The hardware thinks that an srom that starts with 0xffff
1485 * is blank, regardless of the rest of the content, so declare
1488 BS_ERROR(("%s: buf[0] = 0x%x, returning bad-crc\n",
1493 /* fixup the endianness so crc8 will pass */
1494 htol16_buf(buf, nwords * 2);
1495 if (hndcrc8((uint8 *) buf, nwords * 2, CRC8_INIT_VALUE) !=
1497 /* DBG only pci always read srom4 first, then srom8/9 */
1498 /* BS_ERROR(("%s: bad crc\n", __func__)); */
1501 /* now correct the endianness of the byte array */
1502 ltoh16_buf(buf, nwords * 2);
1507 #if defined(BCMNVRAMR)
1508 static int otp_read_pci(osl_t * osh, si_t * sih, uint16 * buf, uint bufsz)
1511 uint sz = OTP_SZ_MAX / 2; /* size in words */
1514 ASSERT(bufsz <= OTP_SZ_MAX);
1516 if ((otp = MALLOC(osh, OTP_SZ_MAX)) == NULL) {
1520 bzero(otp, OTP_SZ_MAX);
1522 err = otp_read_region(sih, OTP_HW_RGN, (uint16 *) otp, &sz);
1524 bcopy(otp, buf, bufsz);
1527 MFREE(osh, otp, OTP_SZ_MAX);
1530 if (buf[0] == 0xffff) {
1531 /* The hardware thinks that an srom that starts with 0xffff
1532 * is blank, regardless of the rest of the content, so declare
1535 BS_ERROR(("%s: buf[0] = 0x%x, returning bad-crc\n", __func__,
1540 /* fixup the endianness so crc8 will pass */
1541 htol16_buf(buf, bufsz);
1542 if (hndcrc8((uint8 *) buf, SROM4_WORDS * 2, CRC8_INIT_VALUE) !=
1544 BS_ERROR(("%s: bad crc\n", __func__));
1547 /* now correct the endianness of the byte array */
1548 ltoh16_buf(buf, bufsz);
1552 #endif /* defined(BCMNVRAMR) */
1554 * Create variable table from memory.
1555 * Return 0 on success, nonzero on error.
1558 BCMATTACHFN(initvars_table) (osl_t * osh, char *start, char *end, char **vars,
1560 int c = (int)(end - start);
1562 /* do it only when there is more than just the null string */
1564 char *vp = MALLOC(osh, c);
1568 bcopy(start, vp, c);
1580 * Find variables with <devpath> from flash. 'base' points to the beginning
1581 * of the table upon enter and to the end of the table upon exit when success.
1582 * Return 0 on success, nonzero on error.
1585 BCMATTACHFN(initvars_flash) (si_t * sih, osl_t * osh, char **base, uint len) {
1590 uint l, dl, copy_len;
1591 char devpath[SI_DEVPATH_BUFSZ];
1593 /* allocate memory and read in flash */
1594 if (!(flash = MALLOC(osh, NVRAM_SPACE)))
1596 if ((err = nvram_getall(flash, NVRAM_SPACE)))
1599 si_devpath(sih, devpath, sizeof(devpath));
1601 /* grab vars with the <devpath> prefix in name */
1602 dl = strlen(devpath);
1603 for (s = flash; s && *s; s += l + 1) {
1606 /* skip non-matching variable */
1607 if (strncmp(s, devpath, dl))
1610 /* is there enough room to copy? */
1611 copy_len = l - dl + 1;
1612 if (len < copy_len) {
1613 err = BCME_BUFTOOSHORT;
1617 /* no prefix, just the name=value */
1618 strncpy(vp, &s[dl], copy_len);
1623 /* add null string as terminator */
1625 err = BCME_BUFTOOSHORT;
1632 exit: MFREE(osh, flash, NVRAM_SPACE);
1637 * Initialize nonvolatile variable table from flash.
1638 * Return 0 on success, nonzero on error.
1641 BCMATTACHFN(initvars_flash_si) (si_t * sih, char **vars, uint * count) {
1642 osl_t *osh = si_osh(sih);
1646 ASSERT(vars != NULL);
1647 ASSERT(count != NULL);
1649 base = vp = MALLOC(osh, MAXSZ_NVRAM_VARS);
1654 if ((err = initvars_flash(sih, osh, &vp, MAXSZ_NVRAM_VARS)) == 0)
1655 err = initvars_table(osh, base, vp, vars, count);
1657 MFREE(osh, base, MAXSZ_NVRAM_VARS);
1662 /* Parse SROM and create name=value pairs. 'srom' points to
1663 * the SROM word array. 'off' specifies the offset of the
1664 * first word 'srom' points to, which should be either 0 or
1665 * SROM3_SWRG_OFF (full SROM or software region).
1668 static uint mask_shift(uint16 mask)
1671 for (i = 0; i < (sizeof(mask) << 3); i++) {
1672 if (mask & (1 << i))
1679 static uint mask_width(uint16 mask)
1682 for (i = (sizeof(mask) << 3) - 1; i >= 0; i--) {
1683 if (mask & (1 << i))
1684 return (uint) (i - mask_shift(mask) + 1);
1691 static bool mask_valid(uint16 mask)
1693 uint shift = mask_shift(mask);
1694 uint width = mask_width(mask);
1695 return mask == ((~0 << shift) & ~(~0 << (shift + width)));
1700 BCMATTACHFN(_initvars_srom_pci) (uint8 sromrev, uint16 * srom, uint off,
1704 const sromvar_t *srv;
1707 uint32 sr = (1 << sromrev);
1709 varbuf_append(b, "sromrev=%d", sromrev);
1711 for (srv = pci_sromvars; srv->name != NULL; srv++) {
1714 if ((srv->revmask & sr) == 0)
1723 /* This entry is for mfgc only. Don't generate param for it, */
1724 if (flags & SRFL_NOVAR)
1727 if (flags & SRFL_ETHADDR) {
1728 char eabuf[ETHER_ADDR_STR_LEN];
1729 struct ether_addr ea;
1731 ea.octet[0] = (srom[srv->off - off] >> 8) & 0xff;
1732 ea.octet[1] = srom[srv->off - off] & 0xff;
1733 ea.octet[2] = (srom[srv->off + 1 - off] >> 8) & 0xff;
1734 ea.octet[3] = srom[srv->off + 1 - off] & 0xff;
1735 ea.octet[4] = (srom[srv->off + 2 - off] >> 8) & 0xff;
1736 ea.octet[5] = srom[srv->off + 2 - off] & 0xff;
1737 bcm_ether_ntoa(&ea, eabuf);
1739 varbuf_append(b, "%s=%s", name, eabuf);
1741 ASSERT(mask_valid(srv->mask));
1742 ASSERT(mask_width(srv->mask));
1744 w = srom[srv->off - off];
1745 val = (w & srv->mask) >> mask_shift(srv->mask);
1746 width = mask_width(srv->mask);
1748 while (srv->flags & SRFL_MORE) {
1750 ASSERT(srv->name != NULL);
1752 if (srv->off == 0 || srv->off < off)
1755 ASSERT(mask_valid(srv->mask));
1756 ASSERT(mask_width(srv->mask));
1758 w = srom[srv->off - off];
1760 ((w & srv->mask) >> mask_shift(srv->
1763 width += mask_width(srv->mask);
1766 if ((flags & SRFL_NOFFS)
1767 && ((int)val == (1 << width) - 1))
1770 if (flags & SRFL_CCODE) {
1772 varbuf_append(b, "ccode=");
1774 varbuf_append(b, "ccode=%c%c",
1775 (val >> 8), (val & 0xff));
1777 /* LED Powersave duty cycle has to be scaled:
1778 *(oncount >> 24) (offcount >> 8)
1780 else if (flags & SRFL_LEDDC) {
1781 uint32 w32 = (((val >> 8) & 0xff) << 24) | /* oncount */
1782 (((val & 0xff)) << 8); /* offcount */
1783 varbuf_append(b, "leddc=%d", w32);
1784 } else if (flags & SRFL_PRHEX)
1785 varbuf_append(b, "%s=0x%x", name, val);
1786 else if ((flags & SRFL_PRSIGN)
1787 && (val & (1 << (width - 1))))
1788 varbuf_append(b, "%s=%d", name,
1789 (int)(val | (~0 << width)));
1791 varbuf_append(b, "%s=%u", name, val);
1796 /* Do per-path variables */
1801 psz = SROM8_PATH1 - SROM8_PATH0;
1804 psz = SROM4_PATH1 - SROM4_PATH0;
1807 for (p = 0; p < MAX_PATH_SROM; p++) {
1808 for (srv = perpath_pci_sromvars; srv->name != NULL;
1810 if ((srv->revmask & sr) == 0)
1813 if (pb + srv->off < off)
1816 /* This entry is for mfgc only. Don't generate param for it, */
1817 if (srv->flags & SRFL_NOVAR)
1820 w = srom[pb + srv->off - off];
1822 ASSERT(mask_valid(srv->mask));
1823 val = (w & srv->mask) >> mask_shift(srv->mask);
1824 width = mask_width(srv->mask);
1826 /* Cheating: no per-path var is more than 1 word */
1828 if ((srv->flags & SRFL_NOFFS)
1829 && ((int)val == (1 << width) - 1))
1832 if (srv->flags & SRFL_PRHEX)
1833 varbuf_append(b, "%s%d=0x%x", srv->name,
1836 varbuf_append(b, "%s%d=%d", srv->name,
1845 * Initialize nonvolatile variable table from sprom.
1846 * Return 0 on success, nonzero on error.
1849 BCMATTACHFN(initvars_srom_pci) (si_t * sih, void *curmap, char **vars,
1851 uint16 *srom, *sromwindow;
1855 char *vp, *base = NULL;
1856 osl_t *osh = si_osh(sih);
1861 * Apply CRC over SROM content regardless SROM is present or not,
1862 * and use variable <devpath>sromrev's existance in flash to decide
1863 * if we should return an error when CRC fails or read SROM variables
1866 srom = MALLOC(osh, SROM_MAX);
1867 ASSERT(srom != NULL);
1871 sromwindow = (uint16 *) SROM_OFFSET(sih);
1872 if (si_is_sprom_available(sih)) {
1874 sprom_read_pci(osh, sih, sromwindow, 0, srom, SROM_WORDS,
1877 if ((srom[SROM4_SIGN] == SROM4_SIGNATURE) ||
1878 (((sih->buscoretype == PCIE_CORE_ID)
1879 && (sih->buscorerev >= 6))
1880 || ((sih->buscoretype == PCI_CORE_ID)
1881 && (sih->buscorerev >= 0xe)))) {
1882 /* sromrev >= 4, read more */
1884 sprom_read_pci(osh, sih, sromwindow, 0, srom,
1886 sromrev = srom[SROM4_CRCREV] & 0xff;
1888 BS_ERROR(("%s: srom %d, bad crc\n", __func__,
1891 } else if (err == 0) {
1892 /* srom is good and is rev < 4 */
1893 /* top word of sprom contains version and crc8 */
1894 sromrev = srom[SROM_CRCREV] & 0xff;
1895 /* bcm4401 sroms misprogrammed */
1896 if (sromrev == 0x10)
1900 #if defined(BCMNVRAMR)
1901 /* Use OTP if SPROM not available */
1902 else if ((err = otp_read_pci(osh, sih, srom, SROM_MAX)) == 0) {
1903 /* OTP only contain SROM rev8/rev9 for now */
1904 sromrev = srom[SROM4_CRCREV] & 0xff;
1909 BS_ERROR(("Neither SPROM nor OTP has valid image\n"));
1912 /* We want internal/wltest driver to come up with default sromvars so we can
1913 * program a blank SPROM/OTP.
1920 if ((value = si_getdevpathvar(sih, "sromrev"))) {
1921 sromrev = (uint8) bcm_strtoul(value, NULL, 0);
1926 BS_ERROR(("%s, SROM CRC Error\n", __func__));
1928 if ((value = si_getnvramflvar(sih, "sromrev"))) {
1940 /* Bitmask for the sromrev */
1943 /* srom version check: Current valid versions: 1, 2, 3, 4, 5, 8, 9 */
1944 if ((sr & 0x33e) == 0) {
1949 ASSERT(vars != NULL);
1950 ASSERT(count != NULL);
1952 base = vp = MALLOC(osh, MAXSZ_NVRAM_VARS);
1959 /* read variables from flash */
1961 if ((err = initvars_flash(sih, osh, &vp, MAXSZ_NVRAM_VARS)))
1966 varbuf_init(&b, base, MAXSZ_NVRAM_VARS);
1968 /* parse SROM into name=value pairs. */
1969 _initvars_srom_pci(sromrev, srom, 0, &b);
1971 /* final nullbyte terminator */
1972 ASSERT(b.size >= 1);
1976 ASSERT((vp - base) <= MAXSZ_NVRAM_VARS);
1979 err = initvars_table(osh, base, vp, vars, count);
1983 MFREE(osh, base, MAXSZ_NVRAM_VARS);
1985 MFREE(osh, srom, SROM_MAX);
1991 * Read the SDIO cis and call parsecis to initialize the vars.
1992 * Return 0 on success, nonzero on error.
1995 BCMATTACHFN(initvars_cis_sdio) (osl_t * osh, char **vars, uint * count) {
1996 uint8 *cis[SBSDIO_NUM_FUNCTION + 1];
2000 numfn = bcmsdh_query_iofnum(NULL);
2001 ASSERT(numfn <= SDIOD_MAX_IOFUNCS);
2003 for (fn = 0; fn <= numfn; fn++) {
2004 if ((cis[fn] = MALLOC(osh, SBSDIO_CIS_SIZE_LIMIT)) == NULL) {
2009 bzero(cis[fn], SBSDIO_CIS_SIZE_LIMIT);
2011 if (bcmsdh_cis_read(NULL, fn, cis[fn], SBSDIO_CIS_SIZE_LIMIT) !=
2013 MFREE(osh, cis[fn], SBSDIO_CIS_SIZE_LIMIT);
2020 rc = srom_parsecis(osh, cis, fn, vars, count);
2023 MFREE(osh, cis[fn], SBSDIO_CIS_SIZE_LIMIT);
2028 /* set SDIO sprom command register */
2029 static int BCMATTACHFN(sprom_cmd_sdio) (osl_t * osh, uint8 cmd) {
2031 uint wait_cnt = 1000;
2033 /* write sprom command register */
2034 bcmsdh_cfg_write(NULL, SDIO_FUNC_1, SBSDIO_SPROM_CS, cmd, NULL);
2037 while (wait_cnt--) {
2039 bcmsdh_cfg_read(NULL, SDIO_FUNC_1, SBSDIO_SPROM_CS, NULL);
2040 if (status & SBSDIO_SPROM_DONE)
2047 /* read a word from the SDIO srom */
2048 static int sprom_read_sdio(osl_t * osh, uint16 addr, uint16 * data)
2050 uint8 addr_l, addr_h, data_l, data_h;
2052 addr_l = (uint8) ((addr * 2) & 0xff);
2053 addr_h = (uint8) (((addr * 2) >> 8) & 0xff);
2056 bcmsdh_cfg_write(NULL, SDIO_FUNC_1, SBSDIO_SPROM_ADDR_HIGH, addr_h,
2058 bcmsdh_cfg_write(NULL, SDIO_FUNC_1, SBSDIO_SPROM_ADDR_LOW, addr_l,
2062 if (sprom_cmd_sdio(osh, SBSDIO_SPROM_READ))
2067 bcmsdh_cfg_read(NULL, SDIO_FUNC_1, SBSDIO_SPROM_DATA_HIGH, NULL);
2069 bcmsdh_cfg_read(NULL, SDIO_FUNC_1, SBSDIO_SPROM_DATA_LOW, NULL);
2071 *data = (data_h << 8) | data_l;
2074 #endif /* BCMSDIO */
2077 BCMATTACHFN(initvars_srom_si) (si_t * sih, osl_t * osh, void *curmap,
2078 char **vars, uint * varsz) {
2079 /* Search flash nvram section for srom variables */
2080 return initvars_flash_si(sih, vars, varsz);