2 * R-Car Gen3 processor support - PFC hardware block.
4 * Copyright (C) 2015 Renesas Electronics Corporation
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
11 #include <linux/kernel.h>
16 #define CPU_ALL_PORT(fn, sfx) \
17 PORT_GP_16(0, fn, sfx), \
18 PORT_GP_28(1, fn, sfx), \
19 PORT_GP_15(2, fn, sfx), \
20 PORT_GP_16(3, fn, sfx), \
21 PORT_GP_18(4, fn, sfx), \
22 PORT_GP_26(5, fn, sfx), \
23 PORT_GP_32(6, fn, sfx), \
26 * F_() : just information
27 * FM() : macro for FN_xxx / xxx_MARK
31 #define GPSR0_15 F_(D15, IP7_11_8)
32 #define GPSR0_14 F_(D14, IP7_7_4)
33 #define GPSR0_13 F_(D13, IP7_3_0)
34 #define GPSR0_12 F_(D12, IP6_31_28)
35 #define GPSR0_11 F_(D11, IP6_27_24)
36 #define GPSR0_10 F_(D10, IP6_23_20)
37 #define GPSR0_9 F_(D9, IP6_19_16)
38 #define GPSR0_8 F_(D8, IP6_15_12)
39 #define GPSR0_7 F_(D7, IP6_11_8)
40 #define GPSR0_6 F_(D6, IP6_7_4)
41 #define GPSR0_5 F_(D5, IP6_3_0)
42 #define GPSR0_4 F_(D4, IP5_31_28)
43 #define GPSR0_3 F_(D3, IP5_27_24)
44 #define GPSR0_2 F_(D2, IP5_23_20)
45 #define GPSR0_1 F_(D1, IP5_19_16)
46 #define GPSR0_0 F_(D0, IP5_15_12)
49 #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
50 #define GPSR1_26 F_(WE1_N, IP5_7_4)
51 #define GPSR1_25 F_(WE0_N, IP5_3_0)
52 #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
53 #define GPSR1_23 F_(RD_N, IP4_27_24)
54 #define GPSR1_22 F_(BS_N, IP4_23_20)
55 #define GPSR1_21 F_(CS1_N_A26, IP4_19_16)
56 #define GPSR1_20 F_(CS0_N, IP4_15_12)
57 #define GPSR1_19 F_(A19, IP4_11_8)
58 #define GPSR1_18 F_(A18, IP4_7_4)
59 #define GPSR1_17 F_(A17, IP4_3_0)
60 #define GPSR1_16 F_(A16, IP3_31_28)
61 #define GPSR1_15 F_(A15, IP3_27_24)
62 #define GPSR1_14 F_(A14, IP3_23_20)
63 #define GPSR1_13 F_(A13, IP3_19_16)
64 #define GPSR1_12 F_(A12, IP3_15_12)
65 #define GPSR1_11 F_(A11, IP3_11_8)
66 #define GPSR1_10 F_(A10, IP3_7_4)
67 #define GPSR1_9 F_(A9, IP3_3_0)
68 #define GPSR1_8 F_(A8, IP2_31_28)
69 #define GPSR1_7 F_(A7, IP2_27_24)
70 #define GPSR1_6 F_(A6, IP2_23_20)
71 #define GPSR1_5 F_(A5, IP2_19_16)
72 #define GPSR1_4 F_(A4, IP2_15_12)
73 #define GPSR1_3 F_(A3, IP2_11_8)
74 #define GPSR1_2 F_(A2, IP2_7_4)
75 #define GPSR1_1 F_(A1, IP2_3_0)
76 #define GPSR1_0 F_(A0, IP1_31_28)
79 #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
80 #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
81 #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
82 #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
83 #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
84 #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
85 #define GPSR2_8 F_(PWM2_A, IP1_27_24)
86 #define GPSR2_7 F_(PWM1_A, IP1_23_20)
87 #define GPSR2_6 F_(PWM0, IP1_19_16)
88 #define GPSR2_5 F_(IRQ5, IP1_15_12)
89 #define GPSR2_4 F_(IRQ4, IP1_11_8)
90 #define GPSR2_3 F_(IRQ3, IP1_7_4)
91 #define GPSR2_2 F_(IRQ2, IP1_3_0)
92 #define GPSR2_1 F_(IRQ1, IP0_31_28)
93 #define GPSR2_0 F_(IRQ0, IP0_27_24)
96 #define GPSR3_15 F_(SD1_WP, IP10_23_20)
97 #define GPSR3_14 F_(SD1_CD, IP10_19_16)
98 #define GPSR3_13 F_(SD0_WP, IP10_15_12)
99 #define GPSR3_12 F_(SD0_CD, IP10_11_8)
100 #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
101 #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
102 #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
103 #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
104 #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
105 #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
106 #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
107 #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
108 #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
109 #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
110 #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
111 #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
114 #define GPSR4_17 FM(SD3_DS)
115 #define GPSR4_16 F_(SD3_DAT7, IP10_7_4)
116 #define GPSR4_15 F_(SD3_DAT6, IP10_3_0)
117 #define GPSR4_14 F_(SD3_DAT5, IP9_31_28)
118 #define GPSR4_13 F_(SD3_DAT4, IP9_27_24)
119 #define GPSR4_12 FM(SD3_DAT3)
120 #define GPSR4_11 FM(SD3_DAT2)
121 #define GPSR4_10 FM(SD3_DAT1)
122 #define GPSR4_9 FM(SD3_DAT0)
123 #define GPSR4_8 FM(SD3_CMD)
124 #define GPSR4_7 FM(SD3_CLK)
125 #define GPSR4_6 F_(SD2_DS, IP9_23_20)
126 #define GPSR4_5 F_(SD2_DAT3, IP9_19_16)
127 #define GPSR4_4 F_(SD2_DAT2, IP9_15_12)
128 #define GPSR4_3 F_(SD2_DAT1, IP9_11_8)
129 #define GPSR4_2 F_(SD2_DAT0, IP9_7_4)
130 #define GPSR4_1 FM(SD2_CMD)
131 #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
134 #define GPSR5_25 F_(MLB_DAT, IP13_19_16)
135 #define GPSR5_24 F_(MLB_SIG, IP13_15_12)
136 #define GPSR5_23 F_(MLB_CLK, IP13_11_8)
137 #define GPSR5_22 FM(MSIOF0_RXD)
138 #define GPSR5_21 F_(MSIOF0_SS2, IP13_7_4)
139 #define GPSR5_20 FM(MSIOF0_TXD)
140 #define GPSR5_19 F_(MSIOF0_SS1, IP13_3_0)
141 #define GPSR5_18 F_(MSIOF0_SYNC, IP12_31_28)
142 #define GPSR5_17 FM(MSIOF0_SCK)
143 #define GPSR5_16 F_(HRTS0_N, IP12_27_24)
144 #define GPSR5_15 F_(HCTS0_N, IP12_23_20)
145 #define GPSR5_14 F_(HTX0, IP12_19_16)
146 #define GPSR5_13 F_(HRX0, IP12_15_12)
147 #define GPSR5_12 F_(HSCK0, IP12_11_8)
148 #define GPSR5_11 F_(RX2_A, IP12_7_4)
149 #define GPSR5_10 F_(TX2_A, IP12_3_0)
150 #define GPSR5_9 F_(SCK2, IP11_31_28)
151 #define GPSR5_8 F_(RTS1_N_TANS, IP11_27_24)
152 #define GPSR5_7 F_(CTS1_N, IP11_23_20)
153 #define GPSR5_6 F_(TX1_A, IP11_19_16)
154 #define GPSR5_5 F_(RX1_A, IP11_15_12)
155 #define GPSR5_4 F_(RTS0_N_TANS, IP11_11_8)
156 #define GPSR5_3 F_(CTS0_N, IP11_7_4)
157 #define GPSR5_2 F_(TX0, IP11_3_0)
158 #define GPSR5_1 F_(RX0, IP10_31_28)
159 #define GPSR5_0 F_(SCK0, IP10_27_24)
162 #define GPSR6_31 F_(USB31_OVC, IP17_7_4)
163 #define GPSR6_30 F_(USB31_PWEN, IP17_3_0)
164 #define GPSR6_29 F_(USB30_OVC, IP16_31_28)
165 #define GPSR6_28 F_(USB30_PWEN, IP16_27_24)
166 #define GPSR6_27 F_(USB1_OVC, IP16_23_20)
167 #define GPSR6_26 F_(USB1_PWEN, IP16_19_16)
168 #define GPSR6_25 F_(USB0_OVC, IP16_15_12)
169 #define GPSR6_24 F_(USB0_PWEN, IP16_11_8)
170 #define GPSR6_23 F_(AUDIO_CLKB_B, IP16_7_4)
171 #define GPSR6_22 F_(AUDIO_CLKA_A, IP16_3_0)
172 #define GPSR6_21 F_(SSI_SDATA9_A, IP15_31_28)
173 #define GPSR6_20 F_(SSI_SDATA8, IP15_27_24)
174 #define GPSR6_19 F_(SSI_SDATA7, IP15_23_20)
175 #define GPSR6_18 F_(SSI_WS78, IP15_19_16)
176 #define GPSR6_17 F_(SSI_SCK78, IP15_15_12)
177 #define GPSR6_16 F_(SSI_SDATA6, IP15_11_8)
178 #define GPSR6_15 F_(SSI_WS6, IP15_7_4)
179 #define GPSR6_14 F_(SSI_SCK6, IP15_3_0)
180 #define GPSR6_13 FM(SSI_SDATA5)
181 #define GPSR6_12 FM(SSI_WS5)
182 #define GPSR6_11 FM(SSI_SCK5)
183 #define GPSR6_10 F_(SSI_SDATA4, IP14_31_28)
184 #define GPSR6_9 F_(SSI_WS4, IP14_27_24)
185 #define GPSR6_8 F_(SSI_SCK4, IP14_23_20)
186 #define GPSR6_7 F_(SSI_SDATA3, IP14_19_16)
187 #define GPSR6_6 F_(SSI_WS34, IP14_15_12)
188 #define GPSR6_5 F_(SSI_SCK34, IP14_11_8)
189 #define GPSR6_4 F_(SSI_SDATA2_A, IP14_7_4)
190 #define GPSR6_3 F_(SSI_SDATA1_A, IP14_3_0)
191 #define GPSR6_2 F_(SSI_SDATA0, IP13_31_28)
192 #define GPSR6_1 F_(SSI_WS01239, IP13_27_24)
193 #define GPSR6_0 F_(SSI_SCK01239, IP13_23_20)
196 #define GPSR7_3 FM(HDMI1_CEC)
197 #define GPSR7_2 FM(HDMI0_CEC)
198 #define GPSR7_1 FM(AVS2)
199 #define GPSR7_0 FM(AVS1)
202 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
203 #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
204 #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
205 #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
206 #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
207 #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
208 #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_TANS_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
209 #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
210 #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
211 #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
212 #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) FM(A25) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
213 #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) FM(A24) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
214 #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) FM(A23) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
215 #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)FM(A22) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
216 #define IP1_23_20 FM(PWM1_A) F_(0, 0) FM(A21) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
217 #define IP1_27_24 FM(PWM2_A) F_(0, 0) FM(A20) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
218 #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
219 #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
220 #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
221 #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
223 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
224 #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
225 #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
226 #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
227 #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
228 #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
229 #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
230 #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_TANS_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
231 #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
232 #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
233 #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
234 #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
235 #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
236 #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
237 #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
238 #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
239 #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
240 #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
241 #define IP4_19_16 FM(CS1_N_A26) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
242 #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
243 #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
244 #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
245 #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
246 #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N_TANS) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
247 #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
248 #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
249 #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
250 #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
251 #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
252 #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
253 #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
254 #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
255 #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
256 #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
257 #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
258 #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
259 #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_TANS_C)FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
260 #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261 #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262 #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263 #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264 #define IP7_15_12 FM(FSCLKST) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265 #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
268 #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269 #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270 #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271 #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272 #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273 #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274 #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) F_(0, 0) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275 #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) F_(0, 0) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276 #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277 #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) F_(0, 0) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278 #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) F_(0, 0) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279 #define IP9_3_0 FM(SD2_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280 #define IP9_7_4 FM(SD2_DAT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281 #define IP9_11_8 FM(SD2_DAT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282 #define IP9_15_12 FM(SD2_DAT2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283 #define IP9_19_16 FM(SD2_DAT3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284 #define IP9_23_20 FM(SD2_DS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285 #define IP9_27_24 FM(SD3_DAT4) FM(SD2_CD_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286 #define IP9_31_28 FM(SD3_DAT5) FM(SD2_WP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287 #define IP10_3_0 FM(SD3_DAT6) FM(SD3_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288 #define IP10_7_4 FM(SD3_DAT7) FM(SD3_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289 #define IP10_11_8 FM(SD0_CD) F_(0, 0) F_(0, 0) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290 #define IP10_15_12 FM(SD0_WP) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291 #define IP10_19_16 FM(SD1_CD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292 #define IP10_23_20 FM(SD1_WP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293 #define IP10_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294 #define IP10_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295 #define IP11_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296 #define IP11_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297 #define IP11_11_8 FM(RTS0_N_TANS) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298 #define IP11_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299 #define IP11_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300 #define IP11_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301 #define IP11_27_24 FM(RTS1_N_TANS) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302 #define IP11_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303 #define IP12_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304 #define IP12_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305 #define IP12_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306 #define IP12_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307 #define IP12_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308 #define IP12_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309 #define IP12_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311 /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
312 #define IP12_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313 #define IP13_3_0 FM(MSIOF0_SS1) FM(RX5) F_(0, 0) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314 #define IP13_7_4 FM(MSIOF0_SS2) FM(TX5) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315 #define IP13_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316 #define IP13_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317 #define IP13_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318 #define IP13_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319 #define IP13_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320 #define IP13_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321 #define IP14_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322 #define IP14_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323 #define IP14_11_8 FM(SSI_SCK34) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324 #define IP14_15_12 FM(SSI_WS34) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325 #define IP14_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326 #define IP14_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327 #define IP14_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328 #define IP14_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329 #define IP15_3_0 FM(SSI_SCK6) FM(USB2_PWEN) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330 #define IP15_7_4 FM(SSI_WS6) FM(USB2_OVC) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331 #define IP15_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332 #define IP15_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333 #define IP15_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334 #define IP15_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335 #define IP15_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336 #define IP15_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337 #define IP16_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338 #define IP16_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339 #define IP16_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340 #define IP16_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341 #define IP16_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342 #define IP16_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343 #define IP16_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344 #define IP16_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_B) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345 #define IP17_3_0 FM(USB31_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346 #define IP17_7_4 FM(USB31_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348 #define PINMUX_GPSR \
356 GPSR1_25 GPSR5_25 GPSR6_25 \
357 GPSR1_24 GPSR5_24 GPSR6_24 \
358 GPSR1_23 GPSR5_23 GPSR6_23 \
359 GPSR1_22 GPSR5_22 GPSR6_22 \
360 GPSR1_21 GPSR5_21 GPSR6_21 \
361 GPSR1_20 GPSR5_20 GPSR6_20 \
362 GPSR1_19 GPSR5_19 GPSR6_19 \
363 GPSR1_18 GPSR5_18 GPSR6_18 \
364 GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
365 GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
366 GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
367 GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
368 GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
369 GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
370 GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
371 GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
372 GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
373 GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
374 GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
375 GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
376 GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
377 GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
378 GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
379 GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
380 GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
381 GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
383 #define PINMUX_IPSR \
385 FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
386 FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
387 FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
388 FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
389 FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
390 FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
391 FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
392 FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
394 FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
395 FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
396 FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
397 FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
398 FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
399 FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
400 FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
401 FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
403 FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
404 FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
405 FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
406 FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
407 FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
408 FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
409 FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
410 FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
412 FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
413 FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
414 FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
415 FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
416 FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
417 FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
418 FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
419 FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
421 FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 \
422 FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 \
423 FM(IP16_11_8) IP16_11_8 \
424 FM(IP16_15_12) IP16_15_12 \
425 FM(IP16_19_16) IP16_19_16 \
426 FM(IP16_23_20) IP16_23_20 \
427 FM(IP16_27_24) IP16_27_24 \
428 FM(IP16_31_28) IP16_31_28
430 /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
431 #define MOD_SEL0_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3)
432 #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
433 #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
434 #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
435 #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
436 #define MOD_SEL0_21_20 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0)
437 #define MOD_SEL0_19 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
438 #define MOD_SEL0_18 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
439 #define MOD_SEL0_17 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
440 #define MOD_SEL0_16_15 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
441 #define MOD_SEL0_14 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1)
442 #define MOD_SEL0_13 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
443 #define MOD_SEL0_12 FM(SEL_FSO_0) FM(SEL_FSO_1)
444 #define MOD_SEL0_11 FM(SEL_FM_0) FM(SEL_FM_1)
445 #define MOD_SEL0_10 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
446 #define MOD_SEL0_9 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
447 #define MOD_SEL0_8 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
448 #define MOD_SEL0_7_6 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
449 #define MOD_SEL0_5_4 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
450 #define MOD_SEL0_3 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
451 #define MOD_SEL0_2_1 FM(SEL_ADG_0) FM(SEL_ADG_1) FM(SEL_ADG_2) FM(SEL_ADG_3)
453 /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
454 #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
455 #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
456 #define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
457 #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
458 #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
459 #define MOD_SEL1_20 FM(SEL_SSI_0) FM(SEL_SSI_1)
460 #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
461 #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
462 #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
463 #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
464 #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
465 #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
466 #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
467 #define MOD_SEL1_10 FM(SEL_SATA_0) FM(SEL_SATA_1)
468 #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
469 #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
470 #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
471 #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
472 #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
473 #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
474 #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
475 #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
477 /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
478 #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
479 #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
480 #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
481 #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
483 #define PINMUX_MOD_SELS\
485 MOD_SEL1_31_30 MOD_SEL2_31 \
486 MOD_SEL0_30_29 MOD_SEL2_30 \
487 MOD_SEL1_29_28_27 MOD_SEL2_29 \
490 MOD_SEL0_26_25_24 MOD_SEL1_26 \
493 MOD_SEL0_23 MOD_SEL1_23_22_21 \
497 MOD_SEL0_19 MOD_SEL1_19 \
498 MOD_SEL0_18 MOD_SEL1_18_17 \
500 MOD_SEL0_16_15 MOD_SEL1_16 \
503 MOD_SEL0_13 MOD_SEL1_13 \
504 MOD_SEL0_12 MOD_SEL1_12 \
505 MOD_SEL0_11 MOD_SEL1_11 \
506 MOD_SEL0_10 MOD_SEL1_10 \
507 MOD_SEL0_9 MOD_SEL1_9 \
511 MOD_SEL0_5_4 MOD_SEL1_5 \
513 MOD_SEL0_3 MOD_SEL1_3 \
514 MOD_SEL0_2_1 MOD_SEL1_2 \
516 MOD_SEL1_0 MOD_SEL2_0
527 #define FM(x) FN_##x,
528 PINMUX_FUNCTION_BEGIN,
538 #define FM(x) x##_MARK,
548 static const u16 pinmux_data[] = {
549 PINMUX_DATA_GP_ALL(),
553 PINMUX_SINGLE(HDMI0_CEC),
554 PINMUX_SINGLE(HDMI1_CEC),
555 PINMUX_SINGLE(MSIOF0_RXD),
556 PINMUX_SINGLE(MSIOF0_SCK),
557 PINMUX_SINGLE(MSIOF0_TXD),
558 PINMUX_SINGLE(SD2_CMD),
559 PINMUX_SINGLE(SD3_CLK),
560 PINMUX_SINGLE(SD3_CMD),
561 PINMUX_SINGLE(SD3_DAT0),
562 PINMUX_SINGLE(SD3_DAT1),
563 PINMUX_SINGLE(SD3_DAT2),
564 PINMUX_SINGLE(SD3_DAT3),
565 PINMUX_SINGLE(SD3_DS),
566 PINMUX_SINGLE(SSI_SCK5),
567 PINMUX_SINGLE(SSI_SDATA5),
568 PINMUX_SINGLE(SSI_WS5),
571 PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
572 PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
574 PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
575 PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
576 PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
578 PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
579 PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
580 PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
582 PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
583 PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
584 PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
586 PINMUX_IPSR_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, SEL_ETHERAVB_0),
587 PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_RXD_C, SEL_MSIOF2_2),
588 PINMUX_IPSR_MSEL(IP0_19_16, CTS4_N_A, SEL_SCIF4_0),
590 PINMUX_IPSR_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
591 PINMUX_IPSR_MSEL(IP0_23_20, MSIOF2_TXD_C, SEL_MSIOF2_2),
592 PINMUX_IPSR_MSEL(IP0_23_20, RTS4_N_TANS_A, SEL_SCIF4_0),
594 PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
595 PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
596 PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
597 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
598 PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
599 PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
601 PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
602 PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
603 PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
604 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
605 PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
606 PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
609 PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
610 PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
611 PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
612 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
613 PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
615 PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
616 PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
617 PINMUX_IPSR_GPSR(IP1_7_4, A25),
618 PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
619 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
620 PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
622 PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
623 PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
624 PINMUX_IPSR_GPSR(IP1_11_8, A24),
625 PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
626 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
627 PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
629 PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
630 PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
631 PINMUX_IPSR_GPSR(IP1_15_12, A23),
632 PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
633 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
634 PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
636 PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
637 PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
638 PINMUX_IPSR_GPSR(IP1_19_16, A22),
639 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
640 PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
642 PINMUX_IPSR_MSEL(IP1_23_20, PWM1_A, SEL_PWM1_0),
643 PINMUX_IPSR_GPSR(IP1_23_20, A21),
644 PINMUX_IPSR_MSEL(IP1_23_20, HRX3_D, SEL_HSCIF3_3),
645 PINMUX_IPSR_MSEL(IP1_23_20, VI4_DATA7_B, SEL_VIN4_1),
646 PINMUX_IPSR_MSEL(IP1_23_20, IERX_B, SEL_IEBUS_1),
648 PINMUX_IPSR_MSEL(IP1_27_24, PWM2_A, SEL_PWM2_0),
649 PINMUX_IPSR_GPSR(IP1_27_24, A20),
650 PINMUX_IPSR_MSEL(IP1_27_24, HTX3_D, SEL_HSCIF3_3),
651 PINMUX_IPSR_MSEL(IP1_27_24, IETX_B, SEL_IEBUS_1),
653 PINMUX_IPSR_GPSR(IP1_31_28, A0),
654 PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
655 PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
656 PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
657 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
658 PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
661 PINMUX_IPSR_GPSR(IP2_3_0, A1),
662 PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
663 PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
664 PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
665 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
666 PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
668 PINMUX_IPSR_GPSR(IP2_7_4, A2),
669 PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
670 PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
671 PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
672 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
673 PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
675 PINMUX_IPSR_GPSR(IP2_11_8, A3),
676 PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
677 PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
678 PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
679 PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
680 PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
682 PINMUX_IPSR_GPSR(IP2_15_12, A4),
683 PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
684 PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
685 PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
686 PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
687 PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
689 PINMUX_IPSR_GPSR(IP2_19_16, A5),
690 PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
691 PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
692 PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
693 PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
694 PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
695 PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
697 PINMUX_IPSR_GPSR(IP2_23_20, A6),
698 PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
699 PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
700 PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
701 PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
702 PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
703 PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
705 PINMUX_IPSR_GPSR(IP2_27_24, A7),
706 PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
707 PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
708 PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
709 PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
710 PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
711 PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
713 PINMUX_IPSR_GPSR(IP2_31_28, A8),
714 PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
715 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
716 PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
717 PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
718 PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
719 PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
722 PINMUX_IPSR_GPSR(IP3_3_0, A9),
723 PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
724 PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
725 PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
727 PINMUX_IPSR_GPSR(IP3_7_4, A10),
728 PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
729 PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_TANS_B, SEL_SCIF4_1),
730 PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
732 PINMUX_IPSR_GPSR(IP3_11_8, A11),
733 PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
734 PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
735 PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
736 PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
737 PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
738 PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
739 PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
740 PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
742 PINMUX_IPSR_GPSR(IP3_15_12, A12),
743 PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
744 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
745 PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
746 PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
747 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
749 PINMUX_IPSR_GPSR(IP3_19_16, A13),
750 PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
751 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
752 PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
753 PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
754 PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
756 PINMUX_IPSR_GPSR(IP3_23_20, A14),
757 PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
758 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
759 PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
760 PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
761 PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
763 PINMUX_IPSR_GPSR(IP3_27_24, A15),
764 PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
765 PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
766 PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
767 PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
768 PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
770 PINMUX_IPSR_GPSR(IP3_31_28, A16),
771 PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
772 PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
773 PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
776 PINMUX_IPSR_GPSR(IP4_3_0, A17),
777 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
778 PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
779 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
781 PINMUX_IPSR_GPSR(IP4_7_4, A18),
782 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
783 PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
784 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
786 PINMUX_IPSR_GPSR(IP4_11_8, A19),
787 PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
788 PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
789 PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
791 PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
792 PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
794 PINMUX_IPSR_GPSR(IP4_19_16, CS1_N_A26),
795 PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
796 PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
798 PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
799 PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
800 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
801 PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
802 PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
803 PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
804 PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
805 PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
807 PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
808 PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
809 PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
810 PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
811 PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
812 PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
814 PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
815 PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
816 PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
817 PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
818 PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
819 PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
822 PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
823 PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
824 PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
825 PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
826 PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
827 PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
828 PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
830 PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
831 PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
832 PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N_TANS),
833 PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
834 PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
835 PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
836 PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
837 PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
839 PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
840 PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
841 PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
842 PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
844 PINMUX_IPSR_GPSR(IP5_15_12, D0),
845 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
846 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
847 PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
848 PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
850 PINMUX_IPSR_GPSR(IP5_19_16, D1),
851 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
852 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
853 PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
854 PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
856 PINMUX_IPSR_GPSR(IP5_23_20, D2),
857 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
858 PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
859 PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
861 PINMUX_IPSR_GPSR(IP5_27_24, D3),
862 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
863 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
864 PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
866 PINMUX_IPSR_GPSR(IP5_31_28, D4),
867 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
868 PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
869 PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
872 PINMUX_IPSR_GPSR(IP6_3_0, D5),
873 PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
874 PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
875 PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
877 PINMUX_IPSR_GPSR(IP6_7_4, D6),
878 PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
879 PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
880 PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
882 PINMUX_IPSR_GPSR(IP6_11_8, D7),
883 PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
884 PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
885 PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
887 PINMUX_IPSR_GPSR(IP6_15_12, D8),
888 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
889 PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
890 PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
891 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
892 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
894 PINMUX_IPSR_GPSR(IP6_19_16, D9),
895 PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
896 PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
897 PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
898 PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
900 PINMUX_IPSR_GPSR(IP6_23_20, D10),
901 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
902 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
903 PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
904 PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
905 PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
906 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
908 PINMUX_IPSR_GPSR(IP6_27_24, D11),
909 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
910 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
911 PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
912 PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
913 PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_TANS_C, SEL_SCIF4_2),
914 PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
916 PINMUX_IPSR_GPSR(IP6_31_28, D12),
917 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
918 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
919 PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
920 PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
921 PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
924 PINMUX_IPSR_GPSR(IP7_3_0, D13),
925 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
926 PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
927 PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
928 PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
929 PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
931 PINMUX_IPSR_GPSR(IP7_7_4, D14),
932 PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
933 PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
934 PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
935 PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
936 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
937 PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
939 PINMUX_IPSR_GPSR(IP7_11_8, D15),
940 PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
941 PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
942 PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
943 PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
944 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
945 PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
947 PINMUX_IPSR_GPSR(IP7_15_12, FSCLKST),
949 PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
950 PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
951 PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
953 PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
954 PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
955 PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
957 PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
958 PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
959 PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
960 PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
962 PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
963 PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
964 PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
965 PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
968 PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
969 PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
970 PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
971 PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
973 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
974 PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
975 PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
976 PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
978 PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
979 PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
980 PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
982 PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
983 PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
984 PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
985 PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
987 PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
988 PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
989 PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
990 PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
991 PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
993 PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
994 PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
995 PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
996 PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
997 PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
999 PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1000 PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
1001 PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
1002 PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1003 PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1005 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1006 PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
1007 PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
1008 PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1009 PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1012 PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
1014 PINMUX_IPSR_GPSR(IP9_7_4, SD2_DAT0),
1016 PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT1),
1018 PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT2),
1020 PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT3),
1022 PINMUX_IPSR_GPSR(IP9_23_20, SD2_DS),
1023 PINMUX_IPSR_MSEL(IP9_23_20, SATA_DEVSLP_B, SEL_SATA_1),
1025 PINMUX_IPSR_GPSR(IP9_27_24, SD3_DAT4),
1026 PINMUX_IPSR_MSEL(IP9_27_24, SD2_CD_A, SEL_SDHI2_0),
1028 PINMUX_IPSR_GPSR(IP9_31_28, SD3_DAT5),
1029 PINMUX_IPSR_MSEL(IP9_31_28, SD2_WP_A, SEL_SDHI2_0),
1032 PINMUX_IPSR_GPSR(IP10_3_0, SD3_DAT6),
1033 PINMUX_IPSR_GPSR(IP10_3_0, SD3_CD),
1035 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT7),
1036 PINMUX_IPSR_GPSR(IP10_7_4, SD3_WP),
1038 PINMUX_IPSR_GPSR(IP10_11_8, SD0_CD),
1039 PINMUX_IPSR_MSEL(IP10_11_8, SCL2_B, SEL_I2C2_1),
1040 PINMUX_IPSR_MSEL(IP10_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1042 PINMUX_IPSR_GPSR(IP10_15_12, SD0_WP),
1043 PINMUX_IPSR_MSEL(IP10_15_12, SDA2_B, SEL_I2C2_1),
1045 PINMUX_IPSR_GPSR(IP10_19_16, SD1_CD),
1046 PINMUX_IPSR_MSEL(IP10_19_16, SIM0_CLK_B, SEL_SIMCARD_1),
1048 PINMUX_IPSR_GPSR(IP10_23_20, SD1_WP),
1049 PINMUX_IPSR_MSEL(IP10_23_20, SIM0_D_B, SEL_SIMCARD_1),
1051 PINMUX_IPSR_GPSR(IP10_27_24, SCK0),
1052 PINMUX_IPSR_MSEL(IP10_27_24, HSCK1_B, SEL_HSCIF1_1),
1053 PINMUX_IPSR_MSEL(IP10_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
1054 PINMUX_IPSR_MSEL(IP10_27_24, AUDIO_CLKC_B, SEL_ADG_1),
1055 PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
1056 PINMUX_IPSR_MSEL(IP10_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1057 PINMUX_IPSR_MSEL(IP10_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1058 PINMUX_IPSR_MSEL(IP10_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1059 PINMUX_IPSR_GPSR(IP10_27_24, ADICHS2),
1061 PINMUX_IPSR_GPSR(IP10_31_28, RX0),
1062 PINMUX_IPSR_MSEL(IP10_31_28, HRX1_B, SEL_HSCIF1_1),
1063 PINMUX_IPSR_MSEL(IP10_31_28, TS_SCK0_C, SEL_TSIF0_2),
1064 PINMUX_IPSR_MSEL(IP10_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1065 PINMUX_IPSR_MSEL(IP10_31_28, RIF0_D0_B, SEL_DRIF0_1),
1068 PINMUX_IPSR_GPSR(IP11_3_0, TX0),
1069 PINMUX_IPSR_MSEL(IP11_3_0, HTX1_B, SEL_HSCIF1_1),
1070 PINMUX_IPSR_MSEL(IP11_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1071 PINMUX_IPSR_MSEL(IP11_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1072 PINMUX_IPSR_MSEL(IP11_3_0, RIF0_D1_B, SEL_DRIF0_1),
1074 PINMUX_IPSR_GPSR(IP11_7_4, CTS0_N),
1075 PINMUX_IPSR_MSEL(IP11_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1076 PINMUX_IPSR_MSEL(IP11_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1077 PINMUX_IPSR_MSEL(IP11_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1078 PINMUX_IPSR_MSEL(IP11_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1079 PINMUX_IPSR_MSEL(IP11_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1080 PINMUX_IPSR_MSEL(IP11_7_4, AUDIO_CLKOUT_C, SEL_ADG_2),
1081 PINMUX_IPSR_GPSR(IP11_7_4, ADICS_SAMP),
1083 PINMUX_IPSR_GPSR(IP11_11_8, RTS0_N_TANS),
1084 PINMUX_IPSR_MSEL(IP11_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1085 PINMUX_IPSR_MSEL(IP11_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
1086 PINMUX_IPSR_MSEL(IP11_11_8, AUDIO_CLKA_B, SEL_ADG_1),
1087 PINMUX_IPSR_MSEL(IP11_11_8, SCL2_A, SEL_I2C2_0),
1088 PINMUX_IPSR_MSEL(IP11_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1089 PINMUX_IPSR_MSEL(IP11_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
1090 PINMUX_IPSR_GPSR(IP11_11_8, ADICHS1),
1092 PINMUX_IPSR_MSEL(IP11_15_12, RX1_A, SEL_SCIF1_0),
1093 PINMUX_IPSR_MSEL(IP11_15_12, HRX1_A, SEL_HSCIF1_0),
1094 PINMUX_IPSR_MSEL(IP11_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1095 PINMUX_IPSR_MSEL(IP11_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1096 PINMUX_IPSR_MSEL(IP11_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1098 PINMUX_IPSR_MSEL(IP11_19_16, TX1_A, SEL_SCIF1_0),
1099 PINMUX_IPSR_MSEL(IP11_19_16, HTX1_A, SEL_HSCIF1_0),
1100 PINMUX_IPSR_MSEL(IP11_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1101 PINMUX_IPSR_MSEL(IP11_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1102 PINMUX_IPSR_MSEL(IP11_19_16, RIF1_D0_C, SEL_DRIF1_2),
1104 PINMUX_IPSR_GPSR(IP11_23_20, CTS1_N),
1105 PINMUX_IPSR_MSEL(IP11_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1106 PINMUX_IPSR_MSEL(IP11_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1107 PINMUX_IPSR_MSEL(IP11_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1108 PINMUX_IPSR_MSEL(IP11_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1109 PINMUX_IPSR_MSEL(IP11_23_20, RIF1_D0_B, SEL_DRIF1_1),
1110 PINMUX_IPSR_GPSR(IP11_23_20, ADIDATA),
1112 PINMUX_IPSR_GPSR(IP11_27_24, RTS1_N_TANS),
1113 PINMUX_IPSR_MSEL(IP11_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1114 PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1115 PINMUX_IPSR_MSEL(IP11_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1116 PINMUX_IPSR_MSEL(IP11_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1117 PINMUX_IPSR_MSEL(IP11_27_24, RIF1_D1_B, SEL_DRIF1_1),
1118 PINMUX_IPSR_GPSR(IP11_27_24, ADICHS0),
1120 PINMUX_IPSR_GPSR(IP11_31_28, SCK2),
1121 PINMUX_IPSR_MSEL(IP11_31_28, SCIF_CLK_B, SEL_SCIF1_1),
1122 PINMUX_IPSR_MSEL(IP11_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1123 PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK1_C, SEL_TSIF1_2),
1124 PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1125 PINMUX_IPSR_MSEL(IP11_31_28, RIF1_CLK_B, SEL_DRIF1_1),
1126 PINMUX_IPSR_GPSR(IP11_31_28, ADICLK),
1129 PINMUX_IPSR_MSEL(IP12_3_0, TX2_A, SEL_SCIF2_0),
1130 PINMUX_IPSR_MSEL(IP12_3_0, SD2_CD_B, SEL_SDHI2_1),
1131 PINMUX_IPSR_MSEL(IP12_3_0, SCL1_A, SEL_I2C1_0),
1132 PINMUX_IPSR_MSEL(IP12_3_0, FMCLK_A, SEL_FM_0),
1133 PINMUX_IPSR_MSEL(IP12_3_0, RIF1_D1_C, SEL_DRIF1_2),
1134 PINMUX_IPSR_MSEL(IP12_3_0, FSO_CFE_0_B, SEL_FSO_1),
1136 PINMUX_IPSR_MSEL(IP12_7_4, RX2_A, SEL_SCIF2_0),
1137 PINMUX_IPSR_MSEL(IP12_7_4, SD2_WP_B, SEL_SDHI2_1),
1138 PINMUX_IPSR_MSEL(IP12_7_4, SDA1_A, SEL_I2C1_0),
1139 PINMUX_IPSR_MSEL(IP12_7_4, FMIN_A, SEL_FM_0),
1140 PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1141 PINMUX_IPSR_MSEL(IP12_7_4, FSO_CFE_1_B, SEL_FSO_1),
1143 PINMUX_IPSR_GPSR(IP12_11_8, HSCK0),
1144 PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
1145 PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKB_A, SEL_ADG_0),
1146 PINMUX_IPSR_MSEL(IP12_11_8, SSI_SDATA1_B, SEL_SSI_1),
1147 PINMUX_IPSR_MSEL(IP12_11_8, TS_SCK0_D, SEL_TSIF0_3),
1148 PINMUX_IPSR_MSEL(IP12_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1149 PINMUX_IPSR_MSEL(IP12_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1151 PINMUX_IPSR_GPSR(IP12_15_12, HRX0),
1152 PINMUX_IPSR_MSEL(IP12_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1153 PINMUX_IPSR_MSEL(IP12_15_12, SSI_SDATA2_B, SEL_SSI_1),
1154 PINMUX_IPSR_MSEL(IP12_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1155 PINMUX_IPSR_MSEL(IP12_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1156 PINMUX_IPSR_MSEL(IP12_15_12, RIF0_D0_C, SEL_DRIF0_2),
1158 PINMUX_IPSR_GPSR(IP12_19_16, HTX0),
1159 PINMUX_IPSR_MSEL(IP12_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1160 PINMUX_IPSR_MSEL(IP12_19_16, SSI_SDATA9_B, SEL_SSI_1),
1161 PINMUX_IPSR_MSEL(IP12_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1162 PINMUX_IPSR_MSEL(IP12_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1163 PINMUX_IPSR_MSEL(IP12_19_16, RIF0_D1_C, SEL_DRIF0_2),
1165 PINMUX_IPSR_GPSR(IP12_23_20, HCTS0_N),
1166 PINMUX_IPSR_MSEL(IP12_23_20, RX2_B, SEL_SCIF2_1),
1167 PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1168 PINMUX_IPSR_MSEL(IP12_23_20, SSI_SCK9_A, SEL_SSI_0),
1169 PINMUX_IPSR_MSEL(IP12_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1170 PINMUX_IPSR_MSEL(IP12_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1171 PINMUX_IPSR_MSEL(IP12_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1172 PINMUX_IPSR_MSEL(IP12_23_20, AUDIO_CLKOUT1_A, SEL_ADG_0),
1174 PINMUX_IPSR_GPSR(IP12_27_24, HRTS0_N),
1175 PINMUX_IPSR_MSEL(IP12_27_24, TX2_B, SEL_SCIF2_1),
1176 PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1177 PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS9_A, SEL_SSI_0),
1178 PINMUX_IPSR_MSEL(IP12_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1179 PINMUX_IPSR_MSEL(IP12_27_24, BPFCLK_A, SEL_FM_0),
1180 PINMUX_IPSR_MSEL(IP12_27_24, AUDIO_CLKOUT2_A, SEL_ADG_0),
1182 PINMUX_IPSR_GPSR(IP12_31_28, MSIOF0_SYNC),
1183 PINMUX_IPSR_MSEL(IP12_31_28, AUDIO_CLKOUT_A, SEL_ADG_0),
1186 PINMUX_IPSR_GPSR(IP13_3_0, MSIOF0_SS1),
1187 PINMUX_IPSR_GPSR(IP13_3_0, RX5),
1188 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKA_C, SEL_ADG_2),
1189 PINMUX_IPSR_MSEL(IP13_3_0, SSI_SCK2_A, SEL_SSI_0),
1190 PINMUX_IPSR_MSEL(IP13_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1191 PINMUX_IPSR_MSEL(IP13_3_0, AUDIO_CLKOUT3_A, SEL_ADG_0),
1192 PINMUX_IPSR_MSEL(IP13_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1194 PINMUX_IPSR_GPSR(IP13_7_4, MSIOF0_SS2),
1195 PINMUX_IPSR_GPSR(IP13_7_4, TX5),
1196 PINMUX_IPSR_MSEL(IP13_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
1197 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKC_A, SEL_ADG_0),
1198 PINMUX_IPSR_MSEL(IP13_7_4, SSI_WS2_A, SEL_SSI_0),
1199 PINMUX_IPSR_MSEL(IP13_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1200 PINMUX_IPSR_MSEL(IP13_7_4, AUDIO_CLKOUT_D, SEL_ADG_3),
1201 PINMUX_IPSR_MSEL(IP13_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1203 PINMUX_IPSR_GPSR(IP13_11_8, MLB_CLK),
1204 PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1205 PINMUX_IPSR_MSEL(IP13_11_8, SCL1_B, SEL_I2C1_1),
1207 PINMUX_IPSR_GPSR(IP13_15_12, MLB_SIG),
1208 PINMUX_IPSR_MSEL(IP13_15_12, RX1_B, SEL_SCIF1_1),
1209 PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1210 PINMUX_IPSR_MSEL(IP13_15_12, SDA1_B, SEL_I2C1_1),
1212 PINMUX_IPSR_GPSR(IP13_19_16, MLB_DAT),
1213 PINMUX_IPSR_MSEL(IP13_19_16, TX1_B, SEL_SCIF1_1),
1214 PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1216 PINMUX_IPSR_GPSR(IP13_23_20, SSI_SCK01239),
1217 PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1219 PINMUX_IPSR_GPSR(IP13_27_24, SSI_WS01239),
1220 PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1222 PINMUX_IPSR_GPSR(IP13_31_28, SSI_SDATA0),
1223 PINMUX_IPSR_MSEL(IP13_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1226 PINMUX_IPSR_MSEL(IP14_3_0, SSI_SDATA1_A, SEL_SSI_0),
1228 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA2_A, SEL_SSI_0),
1229 PINMUX_IPSR_MSEL(IP14_7_4, SSI_SCK1_B, SEL_SSI_1),
1231 PINMUX_IPSR_GPSR(IP14_11_8, SSI_SCK34),
1232 PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1233 PINMUX_IPSR_MSEL(IP14_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1235 PINMUX_IPSR_GPSR(IP14_15_12, SSI_WS34),
1236 PINMUX_IPSR_MSEL(IP14_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1237 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1238 PINMUX_IPSR_MSEL(IP14_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1240 PINMUX_IPSR_GPSR(IP14_19_16, SSI_SDATA3),
1241 PINMUX_IPSR_MSEL(IP14_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1242 PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1243 PINMUX_IPSR_MSEL(IP14_19_16, TS_SCK0_A, SEL_TSIF0_0),
1244 PINMUX_IPSR_MSEL(IP14_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1245 PINMUX_IPSR_MSEL(IP14_19_16, RIF0_D1_A, SEL_DRIF0_0),
1246 PINMUX_IPSR_MSEL(IP14_19_16, RIF2_D0_A, SEL_DRIF2_0),
1248 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK4),
1249 PINMUX_IPSR_MSEL(IP14_23_20, HRX2_A, SEL_HSCIF2_0),
1250 PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1251 PINMUX_IPSR_MSEL(IP14_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1252 PINMUX_IPSR_MSEL(IP14_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1253 PINMUX_IPSR_MSEL(IP14_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1254 PINMUX_IPSR_MSEL(IP14_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1256 PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS4),
1257 PINMUX_IPSR_MSEL(IP14_27_24, HTX2_A, SEL_HSCIF2_0),
1258 PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1259 PINMUX_IPSR_MSEL(IP14_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1260 PINMUX_IPSR_MSEL(IP14_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1261 PINMUX_IPSR_MSEL(IP14_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1262 PINMUX_IPSR_MSEL(IP14_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1264 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA4),
1265 PINMUX_IPSR_MSEL(IP14_31_28, HSCK2_A, SEL_HSCIF2_0),
1266 PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1267 PINMUX_IPSR_MSEL(IP14_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1268 PINMUX_IPSR_MSEL(IP14_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1269 PINMUX_IPSR_MSEL(IP14_31_28, RIF0_D0_A, SEL_DRIF0_0),
1270 PINMUX_IPSR_MSEL(IP14_31_28, RIF2_D1_A, SEL_DRIF2_0),
1273 PINMUX_IPSR_GPSR(IP15_3_0, SSI_SCK6),
1274 PINMUX_IPSR_GPSR(IP15_3_0, USB2_PWEN),
1275 PINMUX_IPSR_MSEL(IP15_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1277 PINMUX_IPSR_GPSR(IP15_7_4, SSI_WS6),
1278 PINMUX_IPSR_GPSR(IP15_7_4, USB2_OVC),
1279 PINMUX_IPSR_MSEL(IP15_7_4, SIM0_D_D, SEL_SIMCARD_3),
1281 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SDATA6),
1282 PINMUX_IPSR_MSEL(IP15_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
1283 PINMUX_IPSR_MSEL(IP15_11_8, SATA_DEVSLP_A, SEL_SATA_0),
1285 PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK78),
1286 PINMUX_IPSR_MSEL(IP15_15_12, HRX2_B, SEL_HSCIF2_1),
1287 PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1288 PINMUX_IPSR_MSEL(IP15_15_12, TS_SCK1_A, SEL_TSIF1_0),
1289 PINMUX_IPSR_MSEL(IP15_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1290 PINMUX_IPSR_MSEL(IP15_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1291 PINMUX_IPSR_MSEL(IP15_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1293 PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS78),
1294 PINMUX_IPSR_MSEL(IP15_19_16, HTX2_B, SEL_HSCIF2_1),
1295 PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1296 PINMUX_IPSR_MSEL(IP15_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1297 PINMUX_IPSR_MSEL(IP15_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1298 PINMUX_IPSR_MSEL(IP15_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1299 PINMUX_IPSR_MSEL(IP15_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1301 PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA7),
1302 PINMUX_IPSR_MSEL(IP15_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1303 PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1304 PINMUX_IPSR_MSEL(IP15_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1305 PINMUX_IPSR_MSEL(IP15_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1306 PINMUX_IPSR_MSEL(IP15_23_20, RIF1_D0_A, SEL_DRIF1_0),
1307 PINMUX_IPSR_MSEL(IP15_23_20, RIF3_D0_A, SEL_DRIF3_0),
1308 PINMUX_IPSR_MSEL(IP15_23_20, TCLK2_A, SEL_TIMER_TMU_0),
1310 PINMUX_IPSR_GPSR(IP15_27_24, SSI_SDATA8),
1311 PINMUX_IPSR_MSEL(IP15_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1312 PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1313 PINMUX_IPSR_MSEL(IP15_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1314 PINMUX_IPSR_MSEL(IP15_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1315 PINMUX_IPSR_MSEL(IP15_27_24, RIF1_D1_A, SEL_DRIF1_0),
1316 PINMUX_IPSR_MSEL(IP15_27_24, RIF3_D1_A, SEL_DRIF3_0),
1318 PINMUX_IPSR_MSEL(IP15_31_28, SSI_SDATA9_A, SEL_SSI_0),
1319 PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_B, SEL_HSCIF2_1),
1320 PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1321 PINMUX_IPSR_MSEL(IP15_31_28, HSCK1_A, SEL_HSCIF1_0),
1322 PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS1_B, SEL_SSI_1),
1323 PINMUX_IPSR_GPSR(IP15_31_28, SCK1),
1324 PINMUX_IPSR_MSEL(IP15_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
1325 PINMUX_IPSR_GPSR(IP15_31_28, SCK5),
1328 PINMUX_IPSR_MSEL(IP16_3_0, AUDIO_CLKA_A, SEL_ADG_0),
1329 PINMUX_IPSR_GPSR(IP16_3_0, CC5_OSCOUT),
1331 PINMUX_IPSR_MSEL(IP16_7_4, AUDIO_CLKB_B, SEL_ADG_1),
1332 PINMUX_IPSR_MSEL(IP16_7_4, SCIF_CLK_A, SEL_SCIF1_0),
1333 PINMUX_IPSR_MSEL(IP16_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1334 PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_REMOCON_0),
1335 PINMUX_IPSR_MSEL(IP16_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1337 PINMUX_IPSR_GPSR(IP16_11_8, USB0_PWEN),
1338 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1339 PINMUX_IPSR_MSEL(IP16_11_8, TS_SCK1_D, SEL_TSIF1_3),
1340 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1341 PINMUX_IPSR_MSEL(IP16_11_8, BPFCLK_B, SEL_FM_1),
1342 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1344 PINMUX_IPSR_GPSR(IP16_15_12, USB0_OVC),
1345 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_D_C, SEL_SIMCARD_2),
1346 PINMUX_IPSR_MSEL(IP16_11_8, TS_SDAT1_D, SEL_TSIF1_3),
1347 PINMUX_IPSR_MSEL(IP16_11_8, STP_ISD_1_D, SEL_SSP1_1_3),
1348 PINMUX_IPSR_MSEL(IP16_11_8, RIF3_SYNC_B, SEL_DRIF3_1),
1350 PINMUX_IPSR_GPSR(IP16_19_16, USB1_PWEN),
1351 PINMUX_IPSR_MSEL(IP16_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1352 PINMUX_IPSR_MSEL(IP16_19_16, SSI_SCK1_A, SEL_SSI_0),
1353 PINMUX_IPSR_MSEL(IP16_19_16, TS_SCK0_E, SEL_TSIF0_4),
1354 PINMUX_IPSR_MSEL(IP16_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1355 PINMUX_IPSR_MSEL(IP16_19_16, FMCLK_B, SEL_FM_1),
1356 PINMUX_IPSR_MSEL(IP16_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1357 PINMUX_IPSR_MSEL(IP16_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1359 PINMUX_IPSR_GPSR(IP16_23_20, USB1_OVC),
1360 PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1361 PINMUX_IPSR_MSEL(IP16_23_20, SSI_WS1_A, SEL_SSI_0),
1362 PINMUX_IPSR_MSEL(IP16_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1363 PINMUX_IPSR_MSEL(IP16_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1364 PINMUX_IPSR_MSEL(IP16_23_20, FMIN_B, SEL_FM_1),
1365 PINMUX_IPSR_MSEL(IP16_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1366 PINMUX_IPSR_MSEL(IP16_23_20, REMOCON_B, SEL_REMOCON_1),
1368 PINMUX_IPSR_GPSR(IP16_27_24, USB30_PWEN),
1369 PINMUX_IPSR_MSEL(IP16_27_24, AUDIO_CLKOUT_B, SEL_ADG_1),
1370 PINMUX_IPSR_MSEL(IP16_27_24, SSI_SCK2_B, SEL_SSI_1),
1371 PINMUX_IPSR_MSEL(IP16_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1372 PINMUX_IPSR_MSEL(IP16_27_24, STP_ISEN_1_D, SEL_SSP1_1_2),
1373 PINMUX_IPSR_MSEL(IP16_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1374 PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D0_B, SEL_DRIF3_1),
1375 PINMUX_IPSR_MSEL(IP16_27_24, TCLK2_B, SEL_TIMER_TMU_1),
1376 PINMUX_IPSR_GPSR(IP16_27_24, TPU0TO0),
1378 PINMUX_IPSR_GPSR(IP16_31_28, USB30_OVC),
1379 PINMUX_IPSR_MSEL(IP16_31_28, AUDIO_CLKOUT1_B, SEL_ADG_1),
1380 PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS2_B, SEL_SSI_1),
1381 PINMUX_IPSR_MSEL(IP16_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1382 PINMUX_IPSR_MSEL(IP16_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1383 PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1384 PINMUX_IPSR_MSEL(IP16_31_28, RIF3_D1_B, SEL_DRIF3_1),
1385 PINMUX_IPSR_MSEL(IP16_31_28, FSO_TOE_B, SEL_FSO_1),
1386 PINMUX_IPSR_GPSR(IP16_31_28, TPU0TO1),
1389 PINMUX_IPSR_GPSR(IP17_3_0, USB31_PWEN),
1390 PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKOUT2_B, SEL_ADG_1),
1391 PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_B, SEL_SSI_1),
1392 PINMUX_IPSR_MSEL(IP17_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1393 PINMUX_IPSR_MSEL(IP17_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1394 PINMUX_IPSR_MSEL(IP17_3_0, RIF2_D0_B, SEL_DRIF2_1),
1395 PINMUX_IPSR_GPSR(IP17_3_0, TPU0TO2),
1397 PINMUX_IPSR_GPSR(IP17_7_4, USB31_OVC),
1398 PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKOUT3_B, SEL_ADG_1),
1399 PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_B, SEL_SSI_1),
1400 PINMUX_IPSR_MSEL(IP17_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1401 PINMUX_IPSR_MSEL(IP17_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1402 PINMUX_IPSR_MSEL(IP17_7_4, RIF2_D1_B, SEL_DRIF2_1),
1403 PINMUX_IPSR_GPSR(IP17_7_4, TPU0TO3),
1406 PINMUX_IPSR_NOGP(0, I2C_SEL_0_1),
1407 PINMUX_IPSR_NOGP(0, I2C_SEL_3_1),
1408 PINMUX_IPSR_NOGP(0, I2C_SEL_5_1),
1411 static const struct sh_pfc_pin pinmux_pins[] = {
1412 PINMUX_GPIO_GP_ALL(),
1415 /* - AUDIO CLOCK ------------------------------------------------------------ */
1416 static const unsigned int audio_clk_a_a_pins[] = {
1420 static const unsigned int audio_clk_a_a_mux[] = {
1423 static const unsigned int audio_clk_a_b_pins[] = {
1427 static const unsigned int audio_clk_a_b_mux[] = {
1430 static const unsigned int audio_clk_a_c_pins[] = {
1434 static const unsigned int audio_clk_a_c_mux[] = {
1437 static const unsigned int audio_clk_b_a_pins[] = {
1441 static const unsigned int audio_clk_b_a_mux[] = {
1444 static const unsigned int audio_clk_b_b_pins[] = {
1448 static const unsigned int audio_clk_b_b_mux[] = {
1451 static const unsigned int audio_clk_c_a_pins[] = {
1455 static const unsigned int audio_clk_c_a_mux[] = {
1458 static const unsigned int audio_clk_c_b_pins[] = {
1462 static const unsigned int audio_clk_c_b_mux[] = {
1465 static const unsigned int audio_clkout_a_pins[] = {
1469 static const unsigned int audio_clkout_a_mux[] = {
1470 AUDIO_CLKOUT_A_MARK,
1472 static const unsigned int audio_clkout_b_pins[] = {
1476 static const unsigned int audio_clkout_b_mux[] = {
1477 AUDIO_CLKOUT_B_MARK,
1479 static const unsigned int audio_clkout_c_pins[] = {
1483 static const unsigned int audio_clkout_c_mux[] = {
1484 AUDIO_CLKOUT_C_MARK,
1486 static const unsigned int audio_clkout_d_pins[] = {
1490 static const unsigned int audio_clkout_d_mux[] = {
1491 AUDIO_CLKOUT_D_MARK,
1493 static const unsigned int audio_clkout1_a_pins[] = {
1497 static const unsigned int audio_clkout1_a_mux[] = {
1498 AUDIO_CLKOUT1_A_MARK,
1500 static const unsigned int audio_clkout1_b_pins[] = {
1504 static const unsigned int audio_clkout1_b_mux[] = {
1505 AUDIO_CLKOUT1_B_MARK,
1507 static const unsigned int audio_clkout2_a_pins[] = {
1511 static const unsigned int audio_clkout2_a_mux[] = {
1512 AUDIO_CLKOUT2_A_MARK,
1514 static const unsigned int audio_clkout2_b_pins[] = {
1518 static const unsigned int audio_clkout2_b_mux[] = {
1519 AUDIO_CLKOUT2_B_MARK,
1522 static const unsigned int audio_clkout3_a_pins[] = {
1526 static const unsigned int audio_clkout3_a_mux[] = {
1527 AUDIO_CLKOUT3_A_MARK,
1529 static const unsigned int audio_clkout3_b_pins[] = {
1533 static const unsigned int audio_clkout3_b_mux[] = {
1534 AUDIO_CLKOUT3_B_MARK,
1537 /* - EtherAVB --------------------------------------------------------------- */
1538 static const unsigned int avb_link_pins[] = {
1542 static const unsigned int avb_link_mux[] = {
1545 static const unsigned int avb_magic_pins[] = {
1549 static const unsigned int avb_magic_mux[] = {
1552 static const unsigned int avb_phy_int_pins[] = {
1556 static const unsigned int avb_phy_int_mux[] = {
1559 static const unsigned int avb_mdc_pins[] = {
1563 static const unsigned int avb_mdc_mux[] = {
1566 static const unsigned int avb_avtp_pps_pins[] = {
1570 static const unsigned int avb_avtp_pps_mux[] = {
1573 static const unsigned int avb_avtp_match_a_pins[] = {
1574 /* AVB_AVTP_MATCH_A */
1577 static const unsigned int avb_avtp_match_a_mux[] = {
1578 AVB_AVTP_MATCH_A_MARK,
1580 static const unsigned int avb_avtp_capture_a_pins[] = {
1581 /* AVB_AVTP_CAPTURE_A */
1584 static const unsigned int avb_avtp_capture_a_mux[] = {
1585 AVB_AVTP_CAPTURE_A_MARK,
1587 static const unsigned int avb_avtp_match_b_pins[] = {
1588 /* AVB_AVTP_MATCH_B */
1591 static const unsigned int avb_avtp_match_b_mux[] = {
1592 AVB_AVTP_MATCH_B_MARK,
1594 static const unsigned int avb_avtp_capture_b_pins[] = {
1595 /* AVB_AVTP_CAPTURE_B */
1598 static const unsigned int avb_avtp_capture_b_mux[] = {
1599 AVB_AVTP_CAPTURE_B_MARK,
1602 /* - CAN ------------------------------------------------------------------ */
1603 static const unsigned int can0_data_a_pins[] = {
1605 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1607 static const unsigned int can0_data_a_mux[] = {
1608 CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1610 static const unsigned int can0_data_b_pins[] = {
1612 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1614 static const unsigned int can0_data_b_mux[] = {
1615 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1617 static const unsigned int can1_data_pins[] = {
1619 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1621 static const unsigned int can1_data_mux[] = {
1622 CAN1_TX_MARK, CAN1_RX_MARK,
1625 /* - CAN Clock -------------------------------------------------------------- */
1626 static const unsigned int can_clk_pins[] = {
1630 static const unsigned int can_clk_mux[] = {
1634 /* - CAN FD --------------------------------------------------------------- */
1635 static const unsigned int canfd0_data_a_pins[] = {
1637 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1639 static const unsigned int canfd0_data_a_mux[] = {
1640 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1642 static const unsigned int canfd0_data_b_pins[] = {
1644 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1646 static const unsigned int canfd0_data_b_mux[] = {
1647 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1649 static const unsigned int canfd1_data_pins[] = {
1651 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1653 static const unsigned int canfd1_data_mux[] = {
1654 CANFD1_TX_MARK, CANFD1_RX_MARK,
1657 /* - HSCIF0 ----------------------------------------------------------------- */
1658 static const unsigned int hscif0_data_pins[] = {
1660 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
1662 static const unsigned int hscif0_data_mux[] = {
1663 HRX0_MARK, HTX0_MARK,
1665 static const unsigned int hscif0_clk_pins[] = {
1669 static const unsigned int hscif0_clk_mux[] = {
1672 static const unsigned int hscif0_ctrl_pins[] = {
1674 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
1676 static const unsigned int hscif0_ctrl_mux[] = {
1677 HRTS0_N_MARK, HCTS0_N_MARK,
1679 /* - HSCIF1 ----------------------------------------------------------------- */
1680 static const unsigned int hscif1_data_a_pins[] = {
1682 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
1684 static const unsigned int hscif1_data_a_mux[] = {
1685 HRX1_A_MARK, HTX1_A_MARK,
1687 static const unsigned int hscif1_clk_a_pins[] = {
1691 static const unsigned int hscif1_clk_a_mux[] = {
1694 static const unsigned int hscif1_ctrl_a_pins[] = {
1696 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
1698 static const unsigned int hscif1_ctrl_a_mux[] = {
1699 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
1702 static const unsigned int hscif1_data_b_pins[] = {
1704 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
1706 static const unsigned int hscif1_data_b_mux[] = {
1707 HRX1_B_MARK, HTX1_B_MARK,
1709 static const unsigned int hscif1_clk_b_pins[] = {
1713 static const unsigned int hscif1_clk_b_mux[] = {
1716 static const unsigned int hscif1_ctrl_b_pins[] = {
1718 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
1720 static const unsigned int hscif1_ctrl_b_mux[] = {
1721 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
1723 /* - HSCIF2 ----------------------------------------------------------------- */
1724 static const unsigned int hscif2_data_a_pins[] = {
1726 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1728 static const unsigned int hscif2_data_a_mux[] = {
1729 HRX2_A_MARK, HTX2_A_MARK,
1731 static const unsigned int hscif2_clk_a_pins[] = {
1735 static const unsigned int hscif2_clk_a_mux[] = {
1738 static const unsigned int hscif2_ctrl_a_pins[] = {
1740 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1742 static const unsigned int hscif2_ctrl_a_mux[] = {
1743 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
1746 static const unsigned int hscif2_data_b_pins[] = {
1748 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1750 static const unsigned int hscif2_data_b_mux[] = {
1751 HRX2_B_MARK, HTX2_B_MARK,
1753 static const unsigned int hscif2_clk_b_pins[] = {
1757 static const unsigned int hscif2_clk_b_mux[] = {
1760 static const unsigned int hscif2_ctrl_b_pins[] = {
1762 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
1764 static const unsigned int hscif2_ctrl_b_mux[] = {
1765 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
1767 /* - HSCIF3 ----------------------------------------------------------------- */
1768 static const unsigned int hscif3_data_a_pins[] = {
1770 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1772 static const unsigned int hscif3_data_a_mux[] = {
1773 HRX3_A_MARK, HTX3_A_MARK,
1775 static const unsigned int hscif3_clk_pins[] = {
1779 static const unsigned int hscif3_clk_mux[] = {
1782 static const unsigned int hscif3_ctrl_pins[] = {
1784 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
1786 static const unsigned int hscif3_ctrl_mux[] = {
1787 HRTS3_N_MARK, HCTS3_N_MARK,
1790 static const unsigned int hscif3_data_b_pins[] = {
1792 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1794 static const unsigned int hscif3_data_b_mux[] = {
1795 HRX3_B_MARK, HTX3_B_MARK,
1797 static const unsigned int hscif3_data_c_pins[] = {
1799 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1801 static const unsigned int hscif3_data_c_mux[] = {
1802 HRX3_C_MARK, HTX3_C_MARK,
1804 static const unsigned int hscif3_data_d_pins[] = {
1806 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1808 static const unsigned int hscif3_data_d_mux[] = {
1809 HRX3_D_MARK, HTX3_D_MARK,
1811 /* - HSCIF4 ----------------------------------------------------------------- */
1812 static const unsigned int hscif4_data_a_pins[] = {
1814 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
1816 static const unsigned int hscif4_data_a_mux[] = {
1817 HRX4_A_MARK, HTX4_A_MARK,
1819 static const unsigned int hscif4_clk_pins[] = {
1823 static const unsigned int hscif4_clk_mux[] = {
1826 static const unsigned int hscif4_ctrl_pins[] = {
1828 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
1830 static const unsigned int hscif4_ctrl_mux[] = {
1831 HRTS4_N_MARK, HCTS3_N_MARK,
1834 static const unsigned int hscif4_data_b_pins[] = {
1836 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
1838 static const unsigned int hscif4_data_b_mux[] = {
1839 HRX4_B_MARK, HTX4_B_MARK,
1842 /* - I2C -------------------------------------------------------------------- */
1843 static const unsigned int i2c1_a_pins[] = {
1845 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
1847 static const unsigned int i2c1_a_mux[] = {
1848 SDA1_A_MARK, SCL1_A_MARK,
1850 static const unsigned int i2c1_b_pins[] = {
1852 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1854 static const unsigned int i2c1_b_mux[] = {
1855 SDA1_B_MARK, SCL1_B_MARK,
1857 static const unsigned int i2c2_a_pins[] = {
1859 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1861 static const unsigned int i2c2_a_mux[] = {
1862 SDA2_A_MARK, SCL2_A_MARK,
1864 static const unsigned int i2c2_b_pins[] = {
1866 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
1868 static const unsigned int i2c2_b_mux[] = {
1869 SDA2_B_MARK, SCL2_B_MARK,
1871 static const unsigned int i2c6_a_pins[] = {
1873 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
1875 static const unsigned int i2c6_a_mux[] = {
1876 SDA6_A_MARK, SCL6_A_MARK,
1878 static const unsigned int i2c6_b_pins[] = {
1880 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
1882 static const unsigned int i2c6_b_mux[] = {
1883 SDA6_B_MARK, SCL6_B_MARK,
1885 static const unsigned int i2c6_c_pins[] = {
1887 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
1889 static const unsigned int i2c6_c_mux[] = {
1890 SDA6_C_MARK, SCL6_C_MARK,
1893 /* - INTC-EX ---------------------------------------------------------------- */
1894 static const unsigned int intc_ex_irq0_pins[] = {
1898 static const unsigned int intc_ex_irq0_mux[] = {
1901 static const unsigned int intc_ex_irq1_pins[] = {
1905 static const unsigned int intc_ex_irq1_mux[] = {
1908 static const unsigned int intc_ex_irq2_pins[] = {
1912 static const unsigned int intc_ex_irq2_mux[] = {
1915 static const unsigned int intc_ex_irq3_pins[] = {
1919 static const unsigned int intc_ex_irq3_mux[] = {
1922 static const unsigned int intc_ex_irq4_pins[] = {
1926 static const unsigned int intc_ex_irq4_mux[] = {
1929 static const unsigned int intc_ex_irq5_pins[] = {
1933 static const unsigned int intc_ex_irq5_mux[] = {
1937 /* - MSIOF0 ----------------------------------------------------------------- */
1938 static const unsigned int msiof0_clk_pins[] = {
1942 static const unsigned int msiof0_clk_mux[] = {
1945 static const unsigned int msiof0_sync_pins[] = {
1949 static const unsigned int msiof0_sync_mux[] = {
1952 static const unsigned int msiof0_ss1_pins[] = {
1956 static const unsigned int msiof0_ss1_mux[] = {
1959 static const unsigned int msiof0_ss2_pins[] = {
1963 static const unsigned int msiof0_ss2_mux[] = {
1966 static const unsigned int msiof0_txd_pins[] = {
1970 static const unsigned int msiof0_txd_mux[] = {
1973 static const unsigned int msiof0_rxd_pins[] = {
1977 static const unsigned int msiof0_rxd_mux[] = {
1980 /* - MSIOF1 ----------------------------------------------------------------- */
1981 static const unsigned int msiof1_clk_a_pins[] = {
1985 static const unsigned int msiof1_clk_a_mux[] = {
1988 static const unsigned int msiof1_sync_a_pins[] = {
1992 static const unsigned int msiof1_sync_a_mux[] = {
1995 static const unsigned int msiof1_ss1_a_pins[] = {
1999 static const unsigned int msiof1_ss1_a_mux[] = {
2002 static const unsigned int msiof1_ss2_a_pins[] = {
2006 static const unsigned int msiof1_ss2_a_mux[] = {
2009 static const unsigned int msiof1_txd_a_pins[] = {
2013 static const unsigned int msiof1_txd_a_mux[] = {
2016 static const unsigned int msiof1_rxd_a_pins[] = {
2020 static const unsigned int msiof1_rxd_a_mux[] = {
2023 static const unsigned int msiof1_clk_b_pins[] = {
2027 static const unsigned int msiof1_clk_b_mux[] = {
2030 static const unsigned int msiof1_sync_b_pins[] = {
2034 static const unsigned int msiof1_sync_b_mux[] = {
2037 static const unsigned int msiof1_ss1_b_pins[] = {
2041 static const unsigned int msiof1_ss1_b_mux[] = {
2044 static const unsigned int msiof1_ss2_b_pins[] = {
2048 static const unsigned int msiof1_ss2_b_mux[] = {
2051 static const unsigned int msiof1_txd_b_pins[] = {
2055 static const unsigned int msiof1_txd_b_mux[] = {
2058 static const unsigned int msiof1_rxd_b_pins[] = {
2062 static const unsigned int msiof1_rxd_b_mux[] = {
2065 static const unsigned int msiof1_clk_c_pins[] = {
2069 static const unsigned int msiof1_clk_c_mux[] = {
2072 static const unsigned int msiof1_sync_c_pins[] = {
2076 static const unsigned int msiof1_sync_c_mux[] = {
2079 static const unsigned int msiof1_ss1_c_pins[] = {
2083 static const unsigned int msiof1_ss1_c_mux[] = {
2086 static const unsigned int msiof1_ss2_c_pins[] = {
2090 static const unsigned int msiof1_ss2_c_mux[] = {
2093 static const unsigned int msiof1_txd_c_pins[] = {
2097 static const unsigned int msiof1_txd_c_mux[] = {
2100 static const unsigned int msiof1_rxd_c_pins[] = {
2104 static const unsigned int msiof1_rxd_c_mux[] = {
2107 static const unsigned int msiof1_clk_d_pins[] = {
2111 static const unsigned int msiof1_clk_d_mux[] = {
2114 static const unsigned int msiof1_sync_d_pins[] = {
2118 static const unsigned int msiof1_sync_d_mux[] = {
2121 static const unsigned int msiof1_ss1_d_pins[] = {
2125 static const unsigned int msiof1_ss1_d_mux[] = {
2128 static const unsigned int msiof1_ss2_d_pins[] = {
2132 static const unsigned int msiof1_ss2_d_mux[] = {
2135 static const unsigned int msiof1_txd_d_pins[] = {
2139 static const unsigned int msiof1_txd_d_mux[] = {
2142 static const unsigned int msiof1_rxd_d_pins[] = {
2146 static const unsigned int msiof1_rxd_d_mux[] = {
2149 static const unsigned int msiof1_clk_e_pins[] = {
2153 static const unsigned int msiof1_clk_e_mux[] = {
2156 static const unsigned int msiof1_sync_e_pins[] = {
2160 static const unsigned int msiof1_sync_e_mux[] = {
2163 static const unsigned int msiof1_ss1_e_pins[] = {
2167 static const unsigned int msiof1_ss1_e_mux[] = {
2170 static const unsigned int msiof1_ss2_e_pins[] = {
2174 static const unsigned int msiof1_ss2_e_mux[] = {
2177 static const unsigned int msiof1_txd_e_pins[] = {
2181 static const unsigned int msiof1_txd_e_mux[] = {
2184 static const unsigned int msiof1_rxd_e_pins[] = {
2188 static const unsigned int msiof1_rxd_e_mux[] = {
2191 static const unsigned int msiof1_clk_f_pins[] = {
2195 static const unsigned int msiof1_clk_f_mux[] = {
2198 static const unsigned int msiof1_sync_f_pins[] = {
2202 static const unsigned int msiof1_sync_f_mux[] = {
2205 static const unsigned int msiof1_ss1_f_pins[] = {
2209 static const unsigned int msiof1_ss1_f_mux[] = {
2212 static const unsigned int msiof1_ss2_f_pins[] = {
2216 static const unsigned int msiof1_ss2_f_mux[] = {
2219 static const unsigned int msiof1_txd_f_pins[] = {
2223 static const unsigned int msiof1_txd_f_mux[] = {
2226 static const unsigned int msiof1_rxd_f_pins[] = {
2230 static const unsigned int msiof1_rxd_f_mux[] = {
2233 static const unsigned int msiof1_clk_g_pins[] = {
2237 static const unsigned int msiof1_clk_g_mux[] = {
2240 static const unsigned int msiof1_sync_g_pins[] = {
2244 static const unsigned int msiof1_sync_g_mux[] = {
2247 static const unsigned int msiof1_ss1_g_pins[] = {
2251 static const unsigned int msiof1_ss1_g_mux[] = {
2254 static const unsigned int msiof1_ss2_g_pins[] = {
2258 static const unsigned int msiof1_ss2_g_mux[] = {
2261 static const unsigned int msiof1_txd_g_pins[] = {
2265 static const unsigned int msiof1_txd_g_mux[] = {
2268 static const unsigned int msiof1_rxd_g_pins[] = {
2272 static const unsigned int msiof1_rxd_g_mux[] = {
2275 /* - MSIOF2 ----------------------------------------------------------------- */
2276 static const unsigned int msiof2_clk_a_pins[] = {
2280 static const unsigned int msiof2_clk_a_mux[] = {
2283 static const unsigned int msiof2_sync_a_pins[] = {
2287 static const unsigned int msiof2_sync_a_mux[] = {
2290 static const unsigned int msiof2_ss1_a_pins[] = {
2294 static const unsigned int msiof2_ss1_a_mux[] = {
2297 static const unsigned int msiof2_ss2_a_pins[] = {
2301 static const unsigned int msiof2_ss2_a_mux[] = {
2304 static const unsigned int msiof2_txd_a_pins[] = {
2308 static const unsigned int msiof2_txd_a_mux[] = {
2311 static const unsigned int msiof2_rxd_a_pins[] = {
2315 static const unsigned int msiof2_rxd_a_mux[] = {
2318 static const unsigned int msiof2_clk_b_pins[] = {
2322 static const unsigned int msiof2_clk_b_mux[] = {
2325 static const unsigned int msiof2_sync_b_pins[] = {
2329 static const unsigned int msiof2_sync_b_mux[] = {
2332 static const unsigned int msiof2_ss1_b_pins[] = {
2336 static const unsigned int msiof2_ss1_b_mux[] = {
2339 static const unsigned int msiof2_ss2_b_pins[] = {
2343 static const unsigned int msiof2_ss2_b_mux[] = {
2346 static const unsigned int msiof2_txd_b_pins[] = {
2350 static const unsigned int msiof2_txd_b_mux[] = {
2353 static const unsigned int msiof2_rxd_b_pins[] = {
2357 static const unsigned int msiof2_rxd_b_mux[] = {
2360 static const unsigned int msiof2_clk_c_pins[] = {
2364 static const unsigned int msiof2_clk_c_mux[] = {
2367 static const unsigned int msiof2_sync_c_pins[] = {
2371 static const unsigned int msiof2_sync_c_mux[] = {
2374 static const unsigned int msiof2_ss1_c_pins[] = {
2378 static const unsigned int msiof2_ss1_c_mux[] = {
2381 static const unsigned int msiof2_ss2_c_pins[] = {
2385 static const unsigned int msiof2_ss2_c_mux[] = {
2388 static const unsigned int msiof2_txd_c_pins[] = {
2392 static const unsigned int msiof2_txd_c_mux[] = {
2395 static const unsigned int msiof2_rxd_c_pins[] = {
2399 static const unsigned int msiof2_rxd_c_mux[] = {
2402 static const unsigned int msiof2_clk_d_pins[] = {
2406 static const unsigned int msiof2_clk_d_mux[] = {
2409 static const unsigned int msiof2_sync_d_pins[] = {
2413 static const unsigned int msiof2_sync_d_mux[] = {
2416 static const unsigned int msiof2_ss1_d_pins[] = {
2420 static const unsigned int msiof2_ss1_d_mux[] = {
2423 static const unsigned int msiof2_ss2_d_pins[] = {
2427 static const unsigned int msiof2_ss2_d_mux[] = {
2430 static const unsigned int msiof2_txd_d_pins[] = {
2434 static const unsigned int msiof2_txd_d_mux[] = {
2437 static const unsigned int msiof2_rxd_d_pins[] = {
2441 static const unsigned int msiof2_rxd_d_mux[] = {
2444 /* - MSIOF3 ----------------------------------------------------------------- */
2445 static const unsigned int msiof3_clk_a_pins[] = {
2449 static const unsigned int msiof3_clk_a_mux[] = {
2452 static const unsigned int msiof3_sync_a_pins[] = {
2456 static const unsigned int msiof3_sync_a_mux[] = {
2459 static const unsigned int msiof3_ss1_a_pins[] = {
2463 static const unsigned int msiof3_ss1_a_mux[] = {
2466 static const unsigned int msiof3_ss2_a_pins[] = {
2470 static const unsigned int msiof3_ss2_a_mux[] = {
2473 static const unsigned int msiof3_txd_a_pins[] = {
2477 static const unsigned int msiof3_txd_a_mux[] = {
2480 static const unsigned int msiof3_rxd_a_pins[] = {
2484 static const unsigned int msiof3_rxd_a_mux[] = {
2487 static const unsigned int msiof3_clk_b_pins[] = {
2491 static const unsigned int msiof3_clk_b_mux[] = {
2494 static const unsigned int msiof3_sync_b_pins[] = {
2498 static const unsigned int msiof3_sync_b_mux[] = {
2501 static const unsigned int msiof3_ss1_b_pins[] = {
2505 static const unsigned int msiof3_ss1_b_mux[] = {
2508 static const unsigned int msiof3_ss2_b_pins[] = {
2512 static const unsigned int msiof3_ss2_b_mux[] = {
2515 static const unsigned int msiof3_txd_b_pins[] = {
2519 static const unsigned int msiof3_txd_b_mux[] = {
2522 static const unsigned int msiof3_rxd_b_pins[] = {
2526 static const unsigned int msiof3_rxd_b_mux[] = {
2529 static const unsigned int msiof3_clk_c_pins[] = {
2533 static const unsigned int msiof3_clk_c_mux[] = {
2536 static const unsigned int msiof3_sync_c_pins[] = {
2540 static const unsigned int msiof3_sync_c_mux[] = {
2543 static const unsigned int msiof3_txd_c_pins[] = {
2547 static const unsigned int msiof3_txd_c_mux[] = {
2550 static const unsigned int msiof3_rxd_c_pins[] = {
2554 static const unsigned int msiof3_rxd_c_mux[] = {
2557 static const unsigned int msiof3_clk_d_pins[] = {
2561 static const unsigned int msiof3_clk_d_mux[] = {
2564 static const unsigned int msiof3_sync_d_pins[] = {
2568 static const unsigned int msiof3_sync_d_mux[] = {
2571 static const unsigned int msiof3_ss1_d_pins[] = {
2575 static const unsigned int msiof3_ss1_d_mux[] = {
2578 static const unsigned int msiof3_txd_d_pins[] = {
2582 static const unsigned int msiof3_txd_d_mux[] = {
2585 static const unsigned int msiof3_rxd_d_pins[] = {
2589 static const unsigned int msiof3_rxd_d_mux[] = {
2593 /* - PWM0 --------------------------------------------------------------------*/
2594 static const unsigned int pwm0_pins[] = {
2598 static const unsigned int pwm0_mux[] = {
2601 /* - PWM1 --------------------------------------------------------------------*/
2602 static const unsigned int pwm1_a_pins[] = {
2606 static const unsigned int pwm1_a_mux[] = {
2609 static const unsigned int pwm1_b_pins[] = {
2613 static const unsigned int pwm1_b_mux[] = {
2616 /* - PWM2 --------------------------------------------------------------------*/
2617 static const unsigned int pwm2_a_pins[] = {
2621 static const unsigned int pwm2_a_mux[] = {
2624 static const unsigned int pwm2_b_pins[] = {
2628 static const unsigned int pwm2_b_mux[] = {
2631 /* - PWM3 --------------------------------------------------------------------*/
2632 static const unsigned int pwm3_a_pins[] = {
2636 static const unsigned int pwm3_a_mux[] = {
2639 static const unsigned int pwm3_b_pins[] = {
2643 static const unsigned int pwm3_b_mux[] = {
2646 /* - PWM4 --------------------------------------------------------------------*/
2647 static const unsigned int pwm4_a_pins[] = {
2651 static const unsigned int pwm4_a_mux[] = {
2654 static const unsigned int pwm4_b_pins[] = {
2658 static const unsigned int pwm4_b_mux[] = {
2661 /* - PWM5 --------------------------------------------------------------------*/
2662 static const unsigned int pwm5_a_pins[] = {
2666 static const unsigned int pwm5_a_mux[] = {
2669 static const unsigned int pwm5_b_pins[] = {
2673 static const unsigned int pwm5_b_mux[] = {
2676 /* - PWM6 --------------------------------------------------------------------*/
2677 static const unsigned int pwm6_a_pins[] = {
2681 static const unsigned int pwm6_a_mux[] = {
2684 static const unsigned int pwm6_b_pins[] = {
2688 static const unsigned int pwm6_b_mux[] = {
2692 /* - SATA --------------------------------------------------------------------*/
2693 static const unsigned int sata0_devslp_a_pins[] = {
2697 static const unsigned int sata0_devslp_a_mux[] = {
2700 static const unsigned int sata0_devslp_b_pins[] = {
2704 static const unsigned int sata0_devslp_b_mux[] = {
2708 /* - SCIF0 ------------------------------------------------------------------ */
2709 static const unsigned int scif0_data_pins[] = {
2711 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2713 static const unsigned int scif0_data_mux[] = {
2716 static const unsigned int scif0_clk_pins[] = {
2720 static const unsigned int scif0_clk_mux[] = {
2723 static const unsigned int scif0_ctrl_pins[] = {
2725 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2727 static const unsigned int scif0_ctrl_mux[] = {
2728 RTS0_N_TANS_MARK, CTS0_N_MARK,
2730 /* - SCIF1 ------------------------------------------------------------------ */
2731 static const unsigned int scif1_data_a_pins[] = {
2733 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2735 static const unsigned int scif1_data_a_mux[] = {
2736 RX1_A_MARK, TX1_A_MARK,
2738 static const unsigned int scif1_clk_pins[] = {
2742 static const unsigned int scif1_clk_mux[] = {
2745 static const unsigned int scif1_ctrl_pins[] = {
2747 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2749 static const unsigned int scif1_ctrl_mux[] = {
2750 RTS1_N_TANS_MARK, CTS1_N_MARK,
2753 static const unsigned int scif1_data_b_pins[] = {
2755 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2757 static const unsigned int scif1_data_b_mux[] = {
2758 RX1_B_MARK, TX1_B_MARK,
2760 /* - SCIF2 ------------------------------------------------------------------ */
2761 static const unsigned int scif2_data_a_pins[] = {
2763 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2765 static const unsigned int scif2_data_a_mux[] = {
2766 RX2_A_MARK, TX2_A_MARK,
2768 static const unsigned int scif2_clk_pins[] = {
2772 static const unsigned int scif2_clk_mux[] = {
2775 static const unsigned int scif2_data_b_pins[] = {
2777 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
2779 static const unsigned int scif2_data_b_mux[] = {
2780 RX2_B_MARK, TX2_B_MARK,
2782 /* - SCIF3 ------------------------------------------------------------------ */
2783 static const unsigned int scif3_data_a_pins[] = {
2785 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2787 static const unsigned int scif3_data_a_mux[] = {
2788 RX3_A_MARK, TX3_A_MARK,
2790 static const unsigned int scif3_clk_pins[] = {
2794 static const unsigned int scif3_clk_mux[] = {
2797 static const unsigned int scif3_ctrl_pins[] = {
2799 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2801 static const unsigned int scif3_ctrl_mux[] = {
2802 RTS3_N_TANS_MARK, CTS3_N_MARK,
2804 static const unsigned int scif3_data_b_pins[] = {
2806 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2808 static const unsigned int scif3_data_b_mux[] = {
2809 RX3_B_MARK, TX3_B_MARK,
2811 /* - SCIF4 ------------------------------------------------------------------ */
2812 static const unsigned int scif4_data_a_pins[] = {
2814 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
2816 static const unsigned int scif4_data_a_mux[] = {
2817 RX4_A_MARK, TX4_A_MARK,
2819 static const unsigned int scif4_clk_a_pins[] = {
2823 static const unsigned int scif4_clk_a_mux[] = {
2826 static const unsigned int scif4_ctrl_a_pins[] = {
2828 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
2830 static const unsigned int scif4_ctrl_a_mux[] = {
2831 RTS4_N_TANS_A_MARK, CTS4_N_A_MARK,
2833 static const unsigned int scif4_data_b_pins[] = {
2835 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
2837 static const unsigned int scif4_data_b_mux[] = {
2838 RX4_B_MARK, TX4_B_MARK,
2840 static const unsigned int scif4_clk_b_pins[] = {
2844 static const unsigned int scif4_clk_b_mux[] = {
2847 static const unsigned int scif4_ctrl_b_pins[] = {
2849 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
2851 static const unsigned int scif4_ctrl_b_mux[] = {
2852 RTS4_N_TANS_B_MARK, CTS4_N_B_MARK,
2854 static const unsigned int scif4_data_c_pins[] = {
2856 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
2858 static const unsigned int scif4_data_c_mux[] = {
2859 RX4_C_MARK, TX4_C_MARK,
2861 static const unsigned int scif4_clk_c_pins[] = {
2865 static const unsigned int scif4_clk_c_mux[] = {
2868 static const unsigned int scif4_ctrl_c_pins[] = {
2870 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2872 static const unsigned int scif4_ctrl_c_mux[] = {
2873 RTS4_N_TANS_C_MARK, CTS4_N_C_MARK,
2875 /* - SCIF5 ------------------------------------------------------------------ */
2876 static const unsigned int scif5_data_pins[] = {
2878 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
2880 static const unsigned int scif5_data_mux[] = {
2883 static const unsigned int scif5_clk_pins[] = {
2887 static const unsigned int scif5_clk_mux[] = {
2890 /* - SDHI0 ------------------------------------------------------------------ */
2891 static const unsigned int sdhi0_data1_pins[] = {
2895 static const unsigned int sdhi0_data1_mux[] = {
2898 static const unsigned int sdhi0_data4_pins[] = {
2900 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2901 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
2903 static const unsigned int sdhi0_data4_mux[] = {
2904 SD0_DAT0_MARK, SD0_DAT1_MARK,
2905 SD0_DAT2_MARK, SD0_DAT3_MARK,
2907 static const unsigned int sdhi0_ctrl_pins[] = {
2909 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
2911 static const unsigned int sdhi0_ctrl_mux[] = {
2912 SD0_CLK_MARK, SD0_CMD_MARK,
2914 static const unsigned int sdhi0_cd_pins[] = {
2918 static const unsigned int sdhi0_cd_mux[] = {
2921 static const unsigned int sdhi0_wp_pins[] = {
2925 static const unsigned int sdhi0_wp_mux[] = {
2928 /* - SDHI1 ------------------------------------------------------------------ */
2929 static const unsigned int sdhi1_data1_pins[] = {
2933 static const unsigned int sdhi1_data1_mux[] = {
2936 static const unsigned int sdhi1_data4_pins[] = {
2938 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
2939 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2941 static const unsigned int sdhi1_data4_mux[] = {
2942 SD1_DAT0_MARK, SD1_DAT1_MARK,
2943 SD1_DAT2_MARK, SD1_DAT3_MARK,
2945 static const unsigned int sdhi1_ctrl_pins[] = {
2947 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2949 static const unsigned int sdhi1_ctrl_mux[] = {
2950 SD1_CLK_MARK, SD1_CMD_MARK,
2952 static const unsigned int sdhi1_cd_pins[] = {
2956 static const unsigned int sdhi1_cd_mux[] = {
2959 static const unsigned int sdhi1_wp_pins[] = {
2963 static const unsigned int sdhi1_wp_mux[] = {
2966 /* - SDHI2 ------------------------------------------------------------------ */
2967 static const unsigned int sdhi2_data1_pins[] = {
2971 static const unsigned int sdhi2_data1_mux[] = {
2974 static const unsigned int sdhi2_data4_pins[] = {
2976 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
2977 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
2979 static const unsigned int sdhi2_data4_mux[] = {
2980 SD2_DAT0_MARK, SD2_DAT1_MARK,
2981 SD2_DAT2_MARK, SD2_DAT3_MARK,
2983 static const unsigned int sdhi2_data8_pins[] = {
2985 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
2986 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
2987 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
2988 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2990 static const unsigned int sdhi2_data8_mux[] = {
2991 SD2_DAT0_MARK, SD2_DAT1_MARK,
2992 SD2_DAT2_MARK, SD2_DAT3_MARK,
2993 SD2_DAT4_MARK, SD2_DAT5_MARK,
2994 SD2_DAT6_MARK, SD2_DAT7_MARK,
2996 static const unsigned int sdhi2_ctrl_pins[] = {
2998 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3000 static const unsigned int sdhi2_ctrl_mux[] = {
3001 SD2_CLK_MARK, SD2_CMD_MARK,
3003 static const unsigned int sdhi2_cd_a_pins[] = {
3007 static const unsigned int sdhi2_cd_a_mux[] = {
3010 static const unsigned int sdhi2_cd_b_pins[] = {
3014 static const unsigned int sdhi2_cd_b_mux[] = {
3017 static const unsigned int sdhi2_wp_a_pins[] = {
3021 static const unsigned int sdhi2_wp_a_mux[] = {
3024 static const unsigned int sdhi2_wp_b_pins[] = {
3028 static const unsigned int sdhi2_wp_b_mux[] = {
3031 static const unsigned int sdhi2_ds_pins[] = {
3035 static const unsigned int sdhi2_ds_mux[] = {
3038 /* - SDHI3 ------------------------------------------------------------------ */
3039 static const unsigned int sdhi3_data1_pins[] = {
3043 static const unsigned int sdhi3_data1_mux[] = {
3046 static const unsigned int sdhi3_data4_pins[] = {
3048 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3049 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3051 static const unsigned int sdhi3_data4_mux[] = {
3052 SD3_DAT0_MARK, SD3_DAT1_MARK,
3053 SD3_DAT2_MARK, SD3_DAT3_MARK,
3055 static const unsigned int sdhi3_data8_pins[] = {
3057 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3058 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3059 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3060 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3062 static const unsigned int sdhi3_data8_mux[] = {
3063 SD3_DAT0_MARK, SD3_DAT1_MARK,
3064 SD3_DAT2_MARK, SD3_DAT3_MARK,
3065 SD3_DAT4_MARK, SD3_DAT5_MARK,
3066 SD3_DAT6_MARK, SD3_DAT7_MARK,
3068 static const unsigned int sdhi3_ctrl_pins[] = {
3070 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3072 static const unsigned int sdhi3_ctrl_mux[] = {
3073 SD3_CLK_MARK, SD3_CMD_MARK,
3075 static const unsigned int sdhi3_cd_pins[] = {
3079 static const unsigned int sdhi3_cd_mux[] = {
3082 static const unsigned int sdhi3_wp_pins[] = {
3086 static const unsigned int sdhi3_wp_mux[] = {
3089 static const unsigned int sdhi3_ds_pins[] = {
3093 static const unsigned int sdhi3_ds_mux[] = {
3097 /* - SCIF Clock ------------------------------------------------------------- */
3098 static const unsigned int scif_clk_a_pins[] = {
3102 static const unsigned int scif_clk_a_mux[] = {
3105 static const unsigned int scif_clk_b_pins[] = {
3109 static const unsigned int scif_clk_b_mux[] = {
3113 /* - SSI -------------------------------------------------------------------- */
3114 static const unsigned int ssi0_data_pins[] = {
3118 static const unsigned int ssi0_data_mux[] = {
3121 static const unsigned int ssi01239_ctrl_pins[] = {
3123 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3125 static const unsigned int ssi01239_ctrl_mux[] = {
3126 SSI_SCK01239_MARK, SSI_WS01239_MARK,
3128 static const unsigned int ssi1_data_a_pins[] = {
3132 static const unsigned int ssi1_data_a_mux[] = {
3135 static const unsigned int ssi1_data_b_pins[] = {
3139 static const unsigned int ssi1_data_b_mux[] = {
3142 static const unsigned int ssi1_ctrl_a_pins[] = {
3144 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3146 static const unsigned int ssi1_ctrl_a_mux[] = {
3147 SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3149 static const unsigned int ssi1_ctrl_b_pins[] = {
3151 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3153 static const unsigned int ssi1_ctrl_b_mux[] = {
3154 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3156 static const unsigned int ssi2_data_a_pins[] = {
3160 static const unsigned int ssi2_data_a_mux[] = {
3163 static const unsigned int ssi2_data_b_pins[] = {
3167 static const unsigned int ssi2_data_b_mux[] = {
3170 static const unsigned int ssi2_ctrl_a_pins[] = {
3172 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3174 static const unsigned int ssi2_ctrl_a_mux[] = {
3175 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3177 static const unsigned int ssi2_ctrl_b_pins[] = {
3179 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3181 static const unsigned int ssi2_ctrl_b_mux[] = {
3182 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3184 static const unsigned int ssi3_data_pins[] = {
3188 static const unsigned int ssi3_data_mux[] = {
3191 static const unsigned int ssi34_ctrl_pins[] = {
3193 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3195 static const unsigned int ssi34_ctrl_mux[] = {
3196 SSI_SCK34_MARK, SSI_WS34_MARK,
3198 static const unsigned int ssi4_data_pins[] = {
3202 static const unsigned int ssi4_data_mux[] = {
3205 static const unsigned int ssi4_ctrl_pins[] = {
3207 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3209 static const unsigned int ssi4_ctrl_mux[] = {
3210 SSI_SCK4_MARK, SSI_WS4_MARK,
3212 static const unsigned int ssi5_data_pins[] = {
3216 static const unsigned int ssi5_data_mux[] = {
3219 static const unsigned int ssi5_ctrl_pins[] = {
3221 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
3223 static const unsigned int ssi5_ctrl_mux[] = {
3224 SSI_SCK5_MARK, SSI_WS5_MARK,
3226 static const unsigned int ssi6_data_pins[] = {
3230 static const unsigned int ssi6_data_mux[] = {
3233 static const unsigned int ssi6_ctrl_pins[] = {
3235 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3237 static const unsigned int ssi6_ctrl_mux[] = {
3238 SSI_SCK6_MARK, SSI_WS6_MARK,
3240 static const unsigned int ssi7_data_pins[] = {
3244 static const unsigned int ssi7_data_mux[] = {
3247 static const unsigned int ssi78_ctrl_pins[] = {
3249 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
3251 static const unsigned int ssi78_ctrl_mux[] = {
3252 SSI_SCK78_MARK, SSI_WS78_MARK,
3254 static const unsigned int ssi8_data_pins[] = {
3258 static const unsigned int ssi8_data_mux[] = {
3261 static const unsigned int ssi9_data_a_pins[] = {
3265 static const unsigned int ssi9_data_a_mux[] = {
3268 static const unsigned int ssi9_data_b_pins[] = {
3272 static const unsigned int ssi9_data_b_mux[] = {
3275 static const unsigned int ssi9_ctrl_a_pins[] = {
3277 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3279 static const unsigned int ssi9_ctrl_a_mux[] = {
3280 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
3282 static const unsigned int ssi9_ctrl_b_pins[] = {
3284 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
3286 static const unsigned int ssi9_ctrl_b_mux[] = {
3287 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
3290 /* - USB0 ------------------------------------------------------------------- */
3291 static const unsigned int usb0_pins[] = {
3293 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
3295 static const unsigned int usb0_mux[] = {
3296 USB0_PWEN_MARK, USB0_OVC_MARK,
3298 /* - USB1 ------------------------------------------------------------------- */
3299 static const unsigned int usb1_pins[] = {
3301 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3303 static const unsigned int usb1_mux[] = {
3304 USB1_PWEN_MARK, USB1_OVC_MARK,
3306 /* - USB2 ------------------------------------------------------------------- */
3307 static const unsigned int usb2_pins[] = {
3309 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
3311 static const unsigned int usb2_mux[] = {
3312 USB2_PWEN_MARK, USB2_OVC_MARK,
3315 static const struct sh_pfc_pin_group pinmux_groups[] = {
3316 SH_PFC_PIN_GROUP(audio_clk_a_a),
3317 SH_PFC_PIN_GROUP(audio_clk_a_b),
3318 SH_PFC_PIN_GROUP(audio_clk_a_c),
3319 SH_PFC_PIN_GROUP(audio_clk_b_a),
3320 SH_PFC_PIN_GROUP(audio_clk_b_b),
3321 SH_PFC_PIN_GROUP(audio_clk_c_a),
3322 SH_PFC_PIN_GROUP(audio_clk_c_b),
3323 SH_PFC_PIN_GROUP(audio_clkout_a),
3324 SH_PFC_PIN_GROUP(audio_clkout_b),
3325 SH_PFC_PIN_GROUP(audio_clkout_c),
3326 SH_PFC_PIN_GROUP(audio_clkout_d),
3327 SH_PFC_PIN_GROUP(audio_clkout1_a),
3328 SH_PFC_PIN_GROUP(audio_clkout1_b),
3329 SH_PFC_PIN_GROUP(audio_clkout2_a),
3330 SH_PFC_PIN_GROUP(audio_clkout2_b),
3331 SH_PFC_PIN_GROUP(audio_clkout3_a),
3332 SH_PFC_PIN_GROUP(audio_clkout3_b),
3333 SH_PFC_PIN_GROUP(avb_link),
3334 SH_PFC_PIN_GROUP(avb_magic),
3335 SH_PFC_PIN_GROUP(avb_phy_int),
3336 SH_PFC_PIN_GROUP(avb_mdc),
3337 SH_PFC_PIN_GROUP(avb_avtp_pps),
3338 SH_PFC_PIN_GROUP(avb_avtp_match_a),
3339 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
3340 SH_PFC_PIN_GROUP(avb_avtp_match_b),
3341 SH_PFC_PIN_GROUP(avb_avtp_capture_b),
3342 SH_PFC_PIN_GROUP(can0_data_a),
3343 SH_PFC_PIN_GROUP(can0_data_b),
3344 SH_PFC_PIN_GROUP(can1_data),
3345 SH_PFC_PIN_GROUP(can_clk),
3346 SH_PFC_PIN_GROUP(canfd0_data_a),
3347 SH_PFC_PIN_GROUP(canfd0_data_b),
3348 SH_PFC_PIN_GROUP(canfd1_data),
3349 SH_PFC_PIN_GROUP(hscif0_data),
3350 SH_PFC_PIN_GROUP(hscif0_clk),
3351 SH_PFC_PIN_GROUP(hscif0_ctrl),
3352 SH_PFC_PIN_GROUP(hscif1_data_a),
3353 SH_PFC_PIN_GROUP(hscif1_clk_a),
3354 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
3355 SH_PFC_PIN_GROUP(hscif1_data_b),
3356 SH_PFC_PIN_GROUP(hscif1_clk_b),
3357 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
3358 SH_PFC_PIN_GROUP(hscif2_data_a),
3359 SH_PFC_PIN_GROUP(hscif2_clk_a),
3360 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
3361 SH_PFC_PIN_GROUP(hscif2_data_b),
3362 SH_PFC_PIN_GROUP(hscif2_clk_b),
3363 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
3364 SH_PFC_PIN_GROUP(hscif3_data_a),
3365 SH_PFC_PIN_GROUP(hscif3_clk),
3366 SH_PFC_PIN_GROUP(hscif3_ctrl),
3367 SH_PFC_PIN_GROUP(hscif3_data_b),
3368 SH_PFC_PIN_GROUP(hscif3_data_c),
3369 SH_PFC_PIN_GROUP(hscif3_data_d),
3370 SH_PFC_PIN_GROUP(hscif4_data_a),
3371 SH_PFC_PIN_GROUP(hscif4_clk),
3372 SH_PFC_PIN_GROUP(hscif4_ctrl),
3373 SH_PFC_PIN_GROUP(hscif4_data_b),
3374 SH_PFC_PIN_GROUP(i2c1_a),
3375 SH_PFC_PIN_GROUP(i2c1_b),
3376 SH_PFC_PIN_GROUP(i2c2_a),
3377 SH_PFC_PIN_GROUP(i2c2_b),
3378 SH_PFC_PIN_GROUP(i2c6_a),
3379 SH_PFC_PIN_GROUP(i2c6_b),
3380 SH_PFC_PIN_GROUP(i2c6_c),
3381 SH_PFC_PIN_GROUP(intc_ex_irq0),
3382 SH_PFC_PIN_GROUP(intc_ex_irq1),
3383 SH_PFC_PIN_GROUP(intc_ex_irq2),
3384 SH_PFC_PIN_GROUP(intc_ex_irq3),
3385 SH_PFC_PIN_GROUP(intc_ex_irq4),
3386 SH_PFC_PIN_GROUP(intc_ex_irq5),
3387 SH_PFC_PIN_GROUP(msiof0_clk),
3388 SH_PFC_PIN_GROUP(msiof0_sync),
3389 SH_PFC_PIN_GROUP(msiof0_ss1),
3390 SH_PFC_PIN_GROUP(msiof0_ss2),
3391 SH_PFC_PIN_GROUP(msiof0_txd),
3392 SH_PFC_PIN_GROUP(msiof0_rxd),
3393 SH_PFC_PIN_GROUP(msiof1_clk_a),
3394 SH_PFC_PIN_GROUP(msiof1_sync_a),
3395 SH_PFC_PIN_GROUP(msiof1_ss1_a),
3396 SH_PFC_PIN_GROUP(msiof1_ss2_a),
3397 SH_PFC_PIN_GROUP(msiof1_txd_a),
3398 SH_PFC_PIN_GROUP(msiof1_rxd_a),
3399 SH_PFC_PIN_GROUP(msiof1_clk_b),
3400 SH_PFC_PIN_GROUP(msiof1_sync_b),
3401 SH_PFC_PIN_GROUP(msiof1_ss1_b),
3402 SH_PFC_PIN_GROUP(msiof1_ss2_b),
3403 SH_PFC_PIN_GROUP(msiof1_txd_b),
3404 SH_PFC_PIN_GROUP(msiof1_rxd_b),
3405 SH_PFC_PIN_GROUP(msiof1_clk_c),
3406 SH_PFC_PIN_GROUP(msiof1_sync_c),
3407 SH_PFC_PIN_GROUP(msiof1_ss1_c),
3408 SH_PFC_PIN_GROUP(msiof1_ss2_c),
3409 SH_PFC_PIN_GROUP(msiof1_txd_c),
3410 SH_PFC_PIN_GROUP(msiof1_rxd_c),
3411 SH_PFC_PIN_GROUP(msiof1_clk_d),
3412 SH_PFC_PIN_GROUP(msiof1_sync_d),
3413 SH_PFC_PIN_GROUP(msiof1_ss1_d),
3414 SH_PFC_PIN_GROUP(msiof1_ss2_d),
3415 SH_PFC_PIN_GROUP(msiof1_txd_d),
3416 SH_PFC_PIN_GROUP(msiof1_rxd_d),
3417 SH_PFC_PIN_GROUP(msiof1_clk_e),
3418 SH_PFC_PIN_GROUP(msiof1_sync_e),
3419 SH_PFC_PIN_GROUP(msiof1_ss1_e),
3420 SH_PFC_PIN_GROUP(msiof1_ss2_e),
3421 SH_PFC_PIN_GROUP(msiof1_txd_e),
3422 SH_PFC_PIN_GROUP(msiof1_rxd_e),
3423 SH_PFC_PIN_GROUP(msiof1_clk_f),
3424 SH_PFC_PIN_GROUP(msiof1_sync_f),
3425 SH_PFC_PIN_GROUP(msiof1_ss1_f),
3426 SH_PFC_PIN_GROUP(msiof1_ss2_f),
3427 SH_PFC_PIN_GROUP(msiof1_txd_f),
3428 SH_PFC_PIN_GROUP(msiof1_rxd_f),
3429 SH_PFC_PIN_GROUP(msiof1_clk_g),
3430 SH_PFC_PIN_GROUP(msiof1_sync_g),
3431 SH_PFC_PIN_GROUP(msiof1_ss1_g),
3432 SH_PFC_PIN_GROUP(msiof1_ss2_g),
3433 SH_PFC_PIN_GROUP(msiof1_txd_g),
3434 SH_PFC_PIN_GROUP(msiof1_rxd_g),
3435 SH_PFC_PIN_GROUP(msiof2_clk_a),
3436 SH_PFC_PIN_GROUP(msiof2_sync_a),
3437 SH_PFC_PIN_GROUP(msiof2_ss1_a),
3438 SH_PFC_PIN_GROUP(msiof2_ss2_a),
3439 SH_PFC_PIN_GROUP(msiof2_txd_a),
3440 SH_PFC_PIN_GROUP(msiof2_rxd_a),
3441 SH_PFC_PIN_GROUP(msiof2_clk_b),
3442 SH_PFC_PIN_GROUP(msiof2_sync_b),
3443 SH_PFC_PIN_GROUP(msiof2_ss1_b),
3444 SH_PFC_PIN_GROUP(msiof2_ss2_b),
3445 SH_PFC_PIN_GROUP(msiof2_txd_b),
3446 SH_PFC_PIN_GROUP(msiof2_rxd_b),
3447 SH_PFC_PIN_GROUP(msiof2_clk_c),
3448 SH_PFC_PIN_GROUP(msiof2_sync_c),
3449 SH_PFC_PIN_GROUP(msiof2_ss1_c),
3450 SH_PFC_PIN_GROUP(msiof2_ss2_c),
3451 SH_PFC_PIN_GROUP(msiof2_txd_c),
3452 SH_PFC_PIN_GROUP(msiof2_rxd_c),
3453 SH_PFC_PIN_GROUP(msiof2_clk_d),
3454 SH_PFC_PIN_GROUP(msiof2_sync_d),
3455 SH_PFC_PIN_GROUP(msiof2_ss1_d),
3456 SH_PFC_PIN_GROUP(msiof2_ss2_d),
3457 SH_PFC_PIN_GROUP(msiof2_txd_d),
3458 SH_PFC_PIN_GROUP(msiof2_rxd_d),
3459 SH_PFC_PIN_GROUP(msiof3_clk_a),
3460 SH_PFC_PIN_GROUP(msiof3_sync_a),
3461 SH_PFC_PIN_GROUP(msiof3_ss1_a),
3462 SH_PFC_PIN_GROUP(msiof3_ss2_a),
3463 SH_PFC_PIN_GROUP(msiof3_txd_a),
3464 SH_PFC_PIN_GROUP(msiof3_rxd_a),
3465 SH_PFC_PIN_GROUP(msiof3_clk_b),
3466 SH_PFC_PIN_GROUP(msiof3_sync_b),
3467 SH_PFC_PIN_GROUP(msiof3_ss1_b),
3468 SH_PFC_PIN_GROUP(msiof3_ss2_b),
3469 SH_PFC_PIN_GROUP(msiof3_txd_b),
3470 SH_PFC_PIN_GROUP(msiof3_rxd_b),
3471 SH_PFC_PIN_GROUP(msiof3_clk_c),
3472 SH_PFC_PIN_GROUP(msiof3_sync_c),
3473 SH_PFC_PIN_GROUP(msiof3_txd_c),
3474 SH_PFC_PIN_GROUP(msiof3_rxd_c),
3475 SH_PFC_PIN_GROUP(msiof3_clk_d),
3476 SH_PFC_PIN_GROUP(msiof3_sync_d),
3477 SH_PFC_PIN_GROUP(msiof3_ss1_d),
3478 SH_PFC_PIN_GROUP(msiof3_txd_d),
3479 SH_PFC_PIN_GROUP(msiof3_rxd_d),
3480 SH_PFC_PIN_GROUP(pwm0),
3481 SH_PFC_PIN_GROUP(pwm1_a),
3482 SH_PFC_PIN_GROUP(pwm1_b),
3483 SH_PFC_PIN_GROUP(pwm2_a),
3484 SH_PFC_PIN_GROUP(pwm2_b),
3485 SH_PFC_PIN_GROUP(pwm3_a),
3486 SH_PFC_PIN_GROUP(pwm3_b),
3487 SH_PFC_PIN_GROUP(pwm4_a),
3488 SH_PFC_PIN_GROUP(pwm4_b),
3489 SH_PFC_PIN_GROUP(pwm5_a),
3490 SH_PFC_PIN_GROUP(pwm5_b),
3491 SH_PFC_PIN_GROUP(pwm6_a),
3492 SH_PFC_PIN_GROUP(pwm6_b),
3493 SH_PFC_PIN_GROUP(sata0_devslp_a),
3494 SH_PFC_PIN_GROUP(sata0_devslp_b),
3495 SH_PFC_PIN_GROUP(scif0_data),
3496 SH_PFC_PIN_GROUP(scif0_clk),
3497 SH_PFC_PIN_GROUP(scif0_ctrl),
3498 SH_PFC_PIN_GROUP(scif1_data_a),
3499 SH_PFC_PIN_GROUP(scif1_clk),
3500 SH_PFC_PIN_GROUP(scif1_ctrl),
3501 SH_PFC_PIN_GROUP(scif1_data_b),
3502 SH_PFC_PIN_GROUP(scif2_data_a),
3503 SH_PFC_PIN_GROUP(scif2_clk),
3504 SH_PFC_PIN_GROUP(scif2_data_b),
3505 SH_PFC_PIN_GROUP(scif3_data_a),
3506 SH_PFC_PIN_GROUP(scif3_clk),
3507 SH_PFC_PIN_GROUP(scif3_ctrl),
3508 SH_PFC_PIN_GROUP(scif3_data_b),
3509 SH_PFC_PIN_GROUP(scif4_data_a),
3510 SH_PFC_PIN_GROUP(scif4_clk_a),
3511 SH_PFC_PIN_GROUP(scif4_ctrl_a),
3512 SH_PFC_PIN_GROUP(scif4_data_b),
3513 SH_PFC_PIN_GROUP(scif4_clk_b),
3514 SH_PFC_PIN_GROUP(scif4_ctrl_b),
3515 SH_PFC_PIN_GROUP(scif4_data_c),
3516 SH_PFC_PIN_GROUP(scif4_clk_c),
3517 SH_PFC_PIN_GROUP(scif4_ctrl_c),
3518 SH_PFC_PIN_GROUP(scif5_data),
3519 SH_PFC_PIN_GROUP(scif5_clk),
3520 SH_PFC_PIN_GROUP(scif_clk_a),
3521 SH_PFC_PIN_GROUP(scif_clk_b),
3522 SH_PFC_PIN_GROUP(sdhi0_data1),
3523 SH_PFC_PIN_GROUP(sdhi0_data4),
3524 SH_PFC_PIN_GROUP(sdhi0_ctrl),
3525 SH_PFC_PIN_GROUP(sdhi0_cd),
3526 SH_PFC_PIN_GROUP(sdhi0_wp),
3527 SH_PFC_PIN_GROUP(sdhi1_data1),
3528 SH_PFC_PIN_GROUP(sdhi1_data4),
3529 SH_PFC_PIN_GROUP(sdhi1_ctrl),
3530 SH_PFC_PIN_GROUP(sdhi1_cd),
3531 SH_PFC_PIN_GROUP(sdhi1_wp),
3532 SH_PFC_PIN_GROUP(sdhi2_data1),
3533 SH_PFC_PIN_GROUP(sdhi2_data4),
3534 SH_PFC_PIN_GROUP(sdhi2_data8),
3535 SH_PFC_PIN_GROUP(sdhi2_ctrl),
3536 SH_PFC_PIN_GROUP(sdhi2_cd_a),
3537 SH_PFC_PIN_GROUP(sdhi2_wp_a),
3538 SH_PFC_PIN_GROUP(sdhi2_cd_b),
3539 SH_PFC_PIN_GROUP(sdhi2_wp_b),
3540 SH_PFC_PIN_GROUP(sdhi2_ds),
3541 SH_PFC_PIN_GROUP(sdhi3_data1),
3542 SH_PFC_PIN_GROUP(sdhi3_data4),
3543 SH_PFC_PIN_GROUP(sdhi3_data8),
3544 SH_PFC_PIN_GROUP(sdhi3_ctrl),
3545 SH_PFC_PIN_GROUP(sdhi3_cd),
3546 SH_PFC_PIN_GROUP(sdhi3_wp),
3547 SH_PFC_PIN_GROUP(sdhi3_ds),
3548 SH_PFC_PIN_GROUP(ssi0_data),
3549 SH_PFC_PIN_GROUP(ssi01239_ctrl),
3550 SH_PFC_PIN_GROUP(ssi1_data_a),
3551 SH_PFC_PIN_GROUP(ssi1_data_b),
3552 SH_PFC_PIN_GROUP(ssi1_ctrl_a),
3553 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
3554 SH_PFC_PIN_GROUP(ssi2_data_a),
3555 SH_PFC_PIN_GROUP(ssi2_data_b),
3556 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
3557 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
3558 SH_PFC_PIN_GROUP(ssi3_data),
3559 SH_PFC_PIN_GROUP(ssi34_ctrl),
3560 SH_PFC_PIN_GROUP(ssi4_data),
3561 SH_PFC_PIN_GROUP(ssi4_ctrl),
3562 SH_PFC_PIN_GROUP(ssi5_data),
3563 SH_PFC_PIN_GROUP(ssi5_ctrl),
3564 SH_PFC_PIN_GROUP(ssi6_data),
3565 SH_PFC_PIN_GROUP(ssi6_ctrl),
3566 SH_PFC_PIN_GROUP(ssi7_data),
3567 SH_PFC_PIN_GROUP(ssi78_ctrl),
3568 SH_PFC_PIN_GROUP(ssi8_data),
3569 SH_PFC_PIN_GROUP(ssi9_data_a),
3570 SH_PFC_PIN_GROUP(ssi9_data_b),
3571 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
3572 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
3573 SH_PFC_PIN_GROUP(usb0),
3574 SH_PFC_PIN_GROUP(usb1),
3575 SH_PFC_PIN_GROUP(usb2),
3578 static const char * const audio_clk_groups[] = {
3598 static const char * const avb_groups[] = {
3605 "avb_avtp_capture_a",
3607 "avb_avtp_capture_b",
3610 static const char * const can0_groups[] = {
3615 static const char * const can1_groups[] = {
3619 static const char * const can_clk_groups[] = {
3623 static const char * const canfd0_groups[] = {
3628 static const char * const canfd1_groups[] = {
3632 static const char * const hscif0_groups[] = {
3638 static const char * const hscif1_groups[] = {
3647 static const char * const hscif2_groups[] = {
3656 static const char * const hscif3_groups[] = {
3665 static const char * const hscif4_groups[] = {
3672 static const char * const i2c1_groups[] = {
3677 static const char * const i2c2_groups[] = {
3682 static const char * const i2c6_groups[] = {
3688 static const char * const intc_ex_groups[] = {
3697 static const char * const msiof0_groups[] = {
3706 static const char * const msiof1_groups[] = {
3751 static const char * const msiof2_groups[] = {
3778 static const char * const msiof3_groups[] = {
3802 static const char * const pwm0_groups[] = {
3806 static const char * const pwm1_groups[] = {
3811 static const char * const pwm2_groups[] = {
3816 static const char * const pwm3_groups[] = {
3821 static const char * const pwm4_groups[] = {
3826 static const char * const pwm5_groups[] = {
3831 static const char * const pwm6_groups[] = {
3836 static const char * const sata0_groups[] = {
3841 static const char * const scif0_groups[] = {
3847 static const char * const scif1_groups[] = {
3854 static const char * const scif2_groups[] = {
3860 static const char * const scif3_groups[] = {
3867 static const char * const scif4_groups[] = {
3879 static const char * const scif5_groups[] = {
3884 static const char * const scif_clk_groups[] = {
3889 static const char * const sdhi0_groups[] = {
3897 static const char * const sdhi1_groups[] = {
3905 static const char * const sdhi2_groups[] = {
3917 static const char * const sdhi3_groups[] = {
3927 static const char * const ssi_groups[] = {
3955 static const char * const usb0_groups[] = {
3959 static const char * const usb1_groups[] = {
3963 static const char * const usb2_groups[] = {
3967 static const struct sh_pfc_function pinmux_functions[] = {
3968 SH_PFC_FUNCTION(audio_clk),
3969 SH_PFC_FUNCTION(avb),
3970 SH_PFC_FUNCTION(can0),
3971 SH_PFC_FUNCTION(can1),
3972 SH_PFC_FUNCTION(can_clk),
3973 SH_PFC_FUNCTION(canfd0),
3974 SH_PFC_FUNCTION(canfd1),
3975 SH_PFC_FUNCTION(hscif0),
3976 SH_PFC_FUNCTION(hscif1),
3977 SH_PFC_FUNCTION(hscif2),
3978 SH_PFC_FUNCTION(hscif3),
3979 SH_PFC_FUNCTION(hscif4),
3980 SH_PFC_FUNCTION(i2c1),
3981 SH_PFC_FUNCTION(i2c2),
3982 SH_PFC_FUNCTION(i2c6),
3983 SH_PFC_FUNCTION(intc_ex),
3984 SH_PFC_FUNCTION(msiof0),
3985 SH_PFC_FUNCTION(msiof1),
3986 SH_PFC_FUNCTION(msiof2),
3987 SH_PFC_FUNCTION(msiof3),
3988 SH_PFC_FUNCTION(pwm0),
3989 SH_PFC_FUNCTION(pwm1),
3990 SH_PFC_FUNCTION(pwm2),
3991 SH_PFC_FUNCTION(pwm3),
3992 SH_PFC_FUNCTION(pwm4),
3993 SH_PFC_FUNCTION(pwm5),
3994 SH_PFC_FUNCTION(pwm6),
3995 SH_PFC_FUNCTION(sata0),
3996 SH_PFC_FUNCTION(scif0),
3997 SH_PFC_FUNCTION(scif1),
3998 SH_PFC_FUNCTION(scif2),
3999 SH_PFC_FUNCTION(scif3),
4000 SH_PFC_FUNCTION(scif4),
4001 SH_PFC_FUNCTION(scif5),
4002 SH_PFC_FUNCTION(scif_clk),
4003 SH_PFC_FUNCTION(sdhi0),
4004 SH_PFC_FUNCTION(sdhi1),
4005 SH_PFC_FUNCTION(sdhi2),
4006 SH_PFC_FUNCTION(sdhi3),
4007 SH_PFC_FUNCTION(ssi),
4008 SH_PFC_FUNCTION(usb0),
4009 SH_PFC_FUNCTION(usb1),
4010 SH_PFC_FUNCTION(usb2),
4013 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
4014 #define F_(x, y) FN_##y
4015 #define FM(x) FN_##x
4016 { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
4033 GP_0_15_FN, GPSR0_15,
4034 GP_0_14_FN, GPSR0_14,
4035 GP_0_13_FN, GPSR0_13,
4036 GP_0_12_FN, GPSR0_12,
4037 GP_0_11_FN, GPSR0_11,
4038 GP_0_10_FN, GPSR0_10,
4048 GP_0_0_FN, GPSR0_0, }
4050 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
4055 GP_1_27_FN, GPSR1_27,
4056 GP_1_26_FN, GPSR1_26,
4057 GP_1_25_FN, GPSR1_25,
4058 GP_1_24_FN, GPSR1_24,
4059 GP_1_23_FN, GPSR1_23,
4060 GP_1_22_FN, GPSR1_22,
4061 GP_1_21_FN, GPSR1_21,
4062 GP_1_20_FN, GPSR1_20,
4063 GP_1_19_FN, GPSR1_19,
4064 GP_1_18_FN, GPSR1_18,
4065 GP_1_17_FN, GPSR1_17,
4066 GP_1_16_FN, GPSR1_16,
4067 GP_1_15_FN, GPSR1_15,
4068 GP_1_14_FN, GPSR1_14,
4069 GP_1_13_FN, GPSR1_13,
4070 GP_1_12_FN, GPSR1_12,
4071 GP_1_11_FN, GPSR1_11,
4072 GP_1_10_FN, GPSR1_10,
4082 GP_1_0_FN, GPSR1_0, }
4084 { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
4102 GP_2_14_FN, GPSR2_14,
4103 GP_2_13_FN, GPSR2_13,
4104 GP_2_12_FN, GPSR2_12,
4105 GP_2_11_FN, GPSR2_11,
4106 GP_2_10_FN, GPSR2_10,
4116 GP_2_0_FN, GPSR2_0, }
4118 { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
4135 GP_3_15_FN, GPSR3_15,
4136 GP_3_14_FN, GPSR3_14,
4137 GP_3_13_FN, GPSR3_13,
4138 GP_3_12_FN, GPSR3_12,
4139 GP_3_11_FN, GPSR3_11,
4140 GP_3_10_FN, GPSR3_10,
4150 GP_3_0_FN, GPSR3_0, }
4152 { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
4167 GP_4_17_FN, GPSR4_17,
4168 GP_4_16_FN, GPSR4_16,
4169 GP_4_15_FN, GPSR4_15,
4170 GP_4_14_FN, GPSR4_14,
4171 GP_4_13_FN, GPSR4_13,
4172 GP_4_12_FN, GPSR4_12,
4173 GP_4_11_FN, GPSR4_11,
4174 GP_4_10_FN, GPSR4_10,
4184 GP_4_0_FN, GPSR4_0, }
4186 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
4193 GP_5_25_FN, GPSR5_25,
4194 GP_5_24_FN, GPSR5_24,
4195 GP_5_23_FN, GPSR5_23,
4196 GP_5_22_FN, GPSR5_22,
4197 GP_5_21_FN, GPSR5_21,
4198 GP_5_20_FN, GPSR5_20,
4199 GP_5_19_FN, GPSR5_19,
4200 GP_5_18_FN, GPSR5_18,
4201 GP_5_17_FN, GPSR5_17,
4202 GP_5_16_FN, GPSR5_16,
4203 GP_5_15_FN, GPSR5_15,
4204 GP_5_14_FN, GPSR5_14,
4205 GP_5_13_FN, GPSR5_13,
4206 GP_5_12_FN, GPSR5_12,
4207 GP_5_11_FN, GPSR5_11,
4208 GP_5_10_FN, GPSR5_10,
4218 GP_5_0_FN, GPSR5_0, }
4220 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
4221 GP_6_31_FN, GPSR6_31,
4222 GP_6_30_FN, GPSR6_30,
4223 GP_6_29_FN, GPSR6_29,
4224 GP_6_28_FN, GPSR6_28,
4225 GP_6_27_FN, GPSR6_27,
4226 GP_6_26_FN, GPSR6_26,
4227 GP_6_25_FN, GPSR6_25,
4228 GP_6_24_FN, GPSR6_24,
4229 GP_6_23_FN, GPSR6_23,
4230 GP_6_22_FN, GPSR6_22,
4231 GP_6_21_FN, GPSR6_21,
4232 GP_6_20_FN, GPSR6_20,
4233 GP_6_19_FN, GPSR6_19,
4234 GP_6_18_FN, GPSR6_18,
4235 GP_6_17_FN, GPSR6_17,
4236 GP_6_16_FN, GPSR6_16,
4237 GP_6_15_FN, GPSR6_15,
4238 GP_6_14_FN, GPSR6_14,
4239 GP_6_13_FN, GPSR6_13,
4240 GP_6_12_FN, GPSR6_12,
4241 GP_6_11_FN, GPSR6_11,
4242 GP_6_10_FN, GPSR6_10,
4252 GP_6_0_FN, GPSR6_0, }
4254 { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1) {
4286 GP_7_0_FN, GPSR7_0, }
4292 #define FM(x) FN_##x,
4293 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
4303 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
4313 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
4323 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
4333 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
4343 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
4353 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
4363 { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
4373 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
4383 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
4393 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
4403 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
4413 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
4423 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
4433 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
4443 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
4453 { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4) {
4463 { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4) {
4464 /* IP17_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4465 /* IP17_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4466 /* IP17_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4467 /* IP17_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4468 /* IP17_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4469 /* IP17_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
4477 #define FM(x) FN_##x,
4478 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
4479 1, 2, 2, 3, 1, 1, 2, 1, 1, 1,
4480 2, 1, 1, 1, 1, 1, 1, 1, 2, 2, 1, 2, 1) {
4481 0, 0, /* RESERVED 31 */
4503 0, 0, /* RESERVED 0 */ }
4505 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
4506 2, 3, 1, 2, 3, 1, 1, 2, 1,
4507 2, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
4523 0, 0, 0, 0, /* RESERVED 8, 7 */
4532 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
4533 1, 1, 1, 1, 4, 4, 4,
4540 /* RESERVED 27, 26, 25, 24 */
4541 0, 0, 0, 0, 0, 0, 0, 0,
4542 0, 0, 0, 0, 0, 0, 0, 0,
4543 /* RESERVED 23, 22, 21, 20 */
4544 0, 0, 0, 0, 0, 0, 0, 0,
4545 0, 0, 0, 0, 0, 0, 0, 0,
4546 /* RESERVED 19, 18, 17, 16 */
4547 0, 0, 0, 0, 0, 0, 0, 0,
4548 0, 0, 0, 0, 0, 0, 0, 0,
4549 /* RESERVED 15, 14, 13, 12 */
4550 0, 0, 0, 0, 0, 0, 0, 0,
4551 0, 0, 0, 0, 0, 0, 0, 0,
4552 /* RESERVED 11, 10, 9, 8 */
4553 0, 0, 0, 0, 0, 0, 0, 0,
4554 0, 0, 0, 0, 0, 0, 0, 0,
4555 /* RESERVED 7, 6, 5, 4 */
4556 0, 0, 0, 0, 0, 0, 0, 0,
4557 0, 0, 0, 0, 0, 0, 0, 0,
4567 const struct sh_pfc_soc_info r8a7795_pinmux_info = {
4568 .name = "r8a77950_pfc",
4569 .unlock_reg = 0xe6060000, /* PMMR */
4571 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4573 .pins = pinmux_pins,
4574 .nr_pins = ARRAY_SIZE(pinmux_pins),
4575 .groups = pinmux_groups,
4576 .nr_groups = ARRAY_SIZE(pinmux_groups),
4577 .functions = pinmux_functions,
4578 .nr_functions = ARRAY_SIZE(pinmux_functions),
4580 .cfg_regs = pinmux_config_regs,
4582 .pinmux_data = pinmux_data,
4583 .pinmux_data_size = ARRAY_SIZE(pinmux_data),