2 * Copyright (c) 2012 Qualcomm Atheros, Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include <linux/netdevice.h>
21 #include <linux/wireless.h>
22 #include <net/cfg80211.h>
24 #define WIL_NAME "wil6210"
27 * extract bits [@b0:@b1] (inclusive) from the value @x
28 * it should be @b0 <= @b1, or result is incorrect
30 static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
32 return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
35 #define WIL6210_MEM_SIZE (2*1024*1024UL)
37 #define WIL6210_RX_RING_SIZE (128)
38 #define WIL6210_TX_RING_SIZE (128)
39 #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
40 #define WIL6210_MAX_CID (8) /* HW limit */
41 #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
42 #define WIL6210_ITR_TRSH (10000) /* arbitrary - about 15 IRQs/msec */
44 /* Hardware definitions begin */
48 * RGF File | Host addr | FW addr
50 * user_rgf | 0x000000 | 0x880000
51 * dma_rgf | 0x001000 | 0x881000
52 * pcie_rgf | 0x002000 | 0x882000
56 /* Where various structures placed in host address space */
57 #define WIL6210_FW_HOST_OFF (0x880000UL)
59 #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
62 * Interrupt control registers block
64 * each interrupt controlled by the same bit in all registers
67 u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
68 u32 ICR; /* Cause, W1C/COR depending on ICC */
69 u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
70 u32 ICS; /* Cause Set, WO */
71 u32 IMV; /* Mask, RW+S/C */
72 u32 IMS; /* Mask Set, write 1 to set */
73 u32 IMC; /* Mask Clear, write 1 to clear */
76 /* registers - FW addresses */
77 #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
78 #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
79 #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
80 #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
81 #define RGF_USER_MAC_CPU_0 (0x8801fc)
82 #define RGF_USER_USER_CPU_0 (0x8801e0)
83 #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
84 #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
85 #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
86 #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
88 #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
89 #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
90 #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
91 #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
92 #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
93 #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
95 #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
96 #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
97 #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
98 #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
99 #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
100 #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
101 #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
102 #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
103 #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
105 /* Interrupt moderation control */
106 #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
107 #define RGF_DMA_ITR_CNT_DATA (0x881c60)
108 #define RGF_DMA_ITR_CNT_CRL (0x881C64)
109 #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
110 #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
111 #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
112 #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
113 #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
115 /* popular locations */
116 #define HOST_MBOX HOSTADDR(RGF_USER_USER_SCRATCH_PAD)
117 #define HOST_SW_INT (HOSTADDR(RGF_USER_USER_ICR) + \
118 offsetof(struct RGF_ICR, ICS))
119 #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
121 /* ISR register bits */
122 #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
123 #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
124 #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
126 /* Hardware definitions end */
128 struct wil6210_mbox_ring {
130 u16 entry_size; /* max. size of mbox entry, incl. all headers */
136 struct wil6210_mbox_ring_desc {
141 /* at HOST_OFF_WIL6210_MBOX_CTL */
142 struct wil6210_mbox_ctl {
143 struct wil6210_mbox_ring tx;
144 struct wil6210_mbox_ring rx;
147 struct wil6210_mbox_hdr {
149 __le16 len; /* payload, bytes after this header */
155 #define WIL_MBOX_HDR_TYPE_WMI (0)
157 /* max. value for wil6210_mbox_hdr.len */
158 #define MAX_MBOXITEM_SIZE (240)
161 * struct wil6210_mbox_hdr_wmi - WMI header
164 * 00 - default, created by FW
165 * 01..0f - WiFi ports, driver to create
168 * @id: command/event ID
169 * @timestamp: FW fills for events, free-running msec timer
171 struct wil6210_mbox_hdr_wmi {
178 struct pending_wmi_event {
179 struct list_head list;
181 struct wil6210_mbox_hdr hdr;
182 struct wil6210_mbox_hdr_wmi wmi;
188 * struct wil_ctx - software context for Vring descriptor
199 volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
200 u16 size; /* number of vring_desc elements */
203 u32 hwtail; /* write here to inform hw */
204 struct wil_ctx *ctx; /* ctx[size] - software context */
207 enum { /* for wil6210_priv.status */
208 wil_status_fwready = 0,
209 wil_status_fwconnecting,
210 wil_status_fwconnected,
212 wil_status_reset_done,
213 wil_status_irqen, /* FIXME: interrupts enabled - for debug */
219 * struct tid_ampdu_rx - TID aggregation information (Rx).
221 * @reorder_buf: buffer to reorder incoming aggregated MPDUs
222 * @reorder_time: jiffies when skb was added
223 * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
224 * @reorder_timer: releases expired frames from the reorder buffer.
225 * @last_rx: jiffies of last rx activity
226 * @head_seq_num: head sequence number in reordering buffer.
227 * @stored_mpdu_num: number of MPDUs in reordering buffer
228 * @ssn: Starting Sequence Number expected to be aggregated.
229 * @buf_size: buffer size for incoming A-MPDUs
230 * @timeout: reset timer value (in TUs).
231 * @dialog_token: dialog token for aggregation session
232 * @rcu_head: RCU head used for freeing this struct
233 * @reorder_lock: serializes access to reorder buffer, see below.
235 * This structure's lifetime is managed by RCU, assignments to
236 * the array holding it must hold the aggregation mutex.
238 * The @reorder_lock is used to protect the members of this
239 * struct, except for @timeout, @buf_size and @dialog_token,
240 * which are constant across the lifetime of the struct (the
241 * dialog token being used only for debugging).
243 struct wil_tid_ampdu_rx {
244 spinlock_t reorder_lock; /* see above */
245 struct sk_buff **reorder_buf;
246 unsigned long *reorder_time;
247 struct timer_list session_timer;
248 struct timer_list reorder_timer;
249 unsigned long last_rx;
258 struct wil6210_stats {
262 u16 bf_mcs; /* last BF, used for Tx */
269 enum wil_sta_status {
271 wil_sta_conn_pending = 1,
272 wil_sta_connected = 2,
275 #define WIL_STA_TID_NUM (16)
277 struct wil_net_stats {
278 unsigned long rx_packets;
279 unsigned long tx_packets;
280 unsigned long rx_bytes;
281 unsigned long tx_bytes;
282 unsigned long tx_errors;
283 unsigned long rx_dropped;
288 * struct wil_sta_info - data for peer
290 * Peer identified by its CID (connection ID)
291 * NIC performs beam forming for each peer;
292 * if no beam forming done, frame exchange is not
295 struct wil_sta_info {
297 enum wil_sta_status status;
298 struct wil_net_stats stats;
300 struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
301 unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
302 unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
305 struct wil6210_priv {
306 struct pci_dev *pdev;
308 struct wireless_dev *wdev;
312 u8 n_mids; /* number of additional MIDs as reported by FW */
315 u32 secure_pcp; /* create secure PCP? */
317 /* cached ISR registers */
319 /* mailbox related */
320 struct mutex wmi_mutex;
321 struct wil6210_mbox_ctl mbox_ctl;
322 struct completion wmi_ready;
324 u16 reply_id; /**< wait for this WMI event */
327 struct workqueue_struct *wmi_wq; /* for deferred calls */
328 struct work_struct wmi_event_worker;
329 struct workqueue_struct *wmi_wq_conn; /* for connect worker */
330 struct work_struct connect_worker;
331 struct work_struct disconnect_worker;
332 struct timer_list connect_timer;
333 int pending_connect_cid;
334 struct list_head pending_wmi_ev;
336 * protect pending_wmi_ev
337 * - fill in IRQ from wil6210_irq_misc,
338 * - consumed in thread by wmi_event_worker
340 spinlock_t wmi_ev_lock;
341 struct napi_struct napi_rx;
342 struct napi_struct napi_tx;
344 struct vring vring_rx;
345 struct vring vring_tx[WIL6210_MAX_TX_RINGS];
346 u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
347 struct wil_sta_info sta[WIL6210_MAX_CID];
349 struct cfg80211_scan_request *scan_request;
351 struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
353 struct wil6210_stats stats;
355 struct dentry *debug;
356 struct debugfs_blob_wrapper fw_code_blob;
357 struct debugfs_blob_wrapper fw_data_blob;
358 struct debugfs_blob_wrapper fw_peri_blob;
359 struct debugfs_blob_wrapper uc_code_blob;
360 struct debugfs_blob_wrapper uc_data_blob;
361 struct debugfs_blob_wrapper rgf_blob;
364 #define wil_to_wiphy(i) (i->wdev->wiphy)
365 #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
366 #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
367 #define wil_to_wdev(i) (i->wdev)
368 #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
369 #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
370 #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
372 int wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
373 int wil_err(struct wil6210_priv *wil, const char *fmt, ...);
374 int wil_info(struct wil6210_priv *wil, const char *fmt, ...);
375 #define wil_dbg(wil, fmt, arg...) do { \
376 netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
377 wil_dbg_trace(wil, fmt, ##arg); \
380 #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
381 #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
382 #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
383 #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
385 #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
386 groupsize, buf, len, ascii) \
387 print_hex_dump_debug("DBG[TXRX]" prefix_str,\
388 prefix_type, rowsize, \
389 groupsize, buf, len, ascii)
391 #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
392 groupsize, buf, len, ascii) \
393 print_hex_dump_debug("DBG[ WMI]" prefix_str,\
394 prefix_type, rowsize, \
395 groupsize, buf, len, ascii)
397 void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
399 void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
402 void *wil_if_alloc(struct device *dev, void __iomem *csr);
403 void wil_if_free(struct wil6210_priv *wil);
404 int wil_if_add(struct wil6210_priv *wil);
405 void wil_if_remove(struct wil6210_priv *wil);
406 int wil_priv_init(struct wil6210_priv *wil);
407 void wil_priv_deinit(struct wil6210_priv *wil);
408 int wil_reset(struct wil6210_priv *wil);
409 void wil_link_on(struct wil6210_priv *wil);
410 void wil_link_off(struct wil6210_priv *wil);
411 int wil_up(struct wil6210_priv *wil);
412 int wil_down(struct wil6210_priv *wil);
413 void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
414 int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
416 void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
417 void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
418 int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
419 struct wil6210_mbox_hdr *hdr);
420 int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
421 void wmi_recv_cmd(struct wil6210_priv *wil);
422 int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
423 u16 reply_id, void *reply, u8 reply_size, int to_msec);
424 void wmi_event_worker(struct work_struct *work);
425 void wmi_event_flush(struct wil6210_priv *wil);
426 int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
427 int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
428 int wmi_set_channel(struct wil6210_priv *wil, int channel);
429 int wmi_get_channel(struct wil6210_priv *wil, int *channel);
430 int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
431 const void *mac_addr);
432 int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
433 const void *mac_addr, int key_len, const void *key);
434 int wmi_echo(struct wil6210_priv *wil);
435 int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
436 int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
437 int wmi_p2p_cfg(struct wil6210_priv *wil, int channel);
438 int wmi_rxon(struct wil6210_priv *wil, bool on);
439 int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
440 int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason);
442 int wil6210_init_irq(struct wil6210_priv *wil, int irq);
443 void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
444 void wil6210_disable_irq(struct wil6210_priv *wil);
445 void wil6210_enable_irq(struct wil6210_priv *wil);
447 int wil6210_debugfs_init(struct wil6210_priv *wil);
448 void wil6210_debugfs_remove(struct wil6210_priv *wil);
450 struct wireless_dev *wil_cfg80211_init(struct device *dev);
451 void wil_wdev_free(struct wil6210_priv *wil);
453 int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
454 int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype, u8 chan);
455 int wmi_pcp_stop(struct wil6210_priv *wil);
456 void wil6210_disconnect(struct wil6210_priv *wil, void *bssid);
458 int wil_rx_init(struct wil6210_priv *wil);
459 void wil_rx_fini(struct wil6210_priv *wil);
462 int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
464 void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
466 netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
467 int wil_tx_complete(struct wil6210_priv *wil, int ringid);
468 void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
471 void wil_rx_handle(struct wil6210_priv *wil, int *quota);
472 void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
474 int wil_iftype_nl2wmi(enum nl80211_iftype type);
476 #endif /* __WIL6210_H__ */