1 // SPDX-License-Identifier: GPL-2.0+
3 * Motorcomm 8511/8521/8531S PHY driver.
5 * Author: Peter Geis <pgwipeout@gmail.com>
6 * Author: Frank <Frank.Sae@motor-comm.com>
9 #include <linux/etherdevice.h>
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/phy.h>
14 #define PHY_ID_YT8511 0x0000010a
15 #define PHY_ID_YT8521 0x0000011A
16 #define PHY_ID_YT8531S 0x4F51E91A
18 /* YT8521/YT8531S Register Overview
19 * UTP Register space | FIBER Register space
20 * ------------------------------------------------------------
21 * | UTP MII | FIBER MII |
23 * | UTP Extended | FIBER Extended |
24 * ------------------------------------------------------------
26 * ------------------------------------------------------------
29 /* 0x10 ~ 0x15 , 0x1E and 0x1F are common MII registers of yt phy */
31 /* Specific Function Control Register */
32 #define YTPHY_SPECIFIC_FUNCTION_CONTROL_REG 0x10
34 /* 2b00 Manual MDI configuration
35 * 2b01 Manual MDIX configuration
37 * 2b11 Enable automatic crossover for all modes *default*
39 #define YTPHY_SFCR_MDI_CROSSOVER_MODE_MASK (BIT(6) | BIT(5))
40 #define YTPHY_SFCR_CROSSOVER_EN BIT(3)
41 #define YTPHY_SFCR_SQE_TEST_EN BIT(2)
42 #define YTPHY_SFCR_POLARITY_REVERSAL_EN BIT(1)
43 #define YTPHY_SFCR_JABBER_DIS BIT(0)
45 /* Specific Status Register */
46 #define YTPHY_SPECIFIC_STATUS_REG 0x11
47 #define YTPHY_SSR_SPEED_MODE_OFFSET 14
49 #define YTPHY_SSR_SPEED_MODE_MASK (BIT(15) | BIT(14))
50 #define YTPHY_SSR_SPEED_10M 0x0
51 #define YTPHY_SSR_SPEED_100M 0x1
52 #define YTPHY_SSR_SPEED_1000M 0x2
53 #define YTPHY_SSR_DUPLEX_OFFSET 13
54 #define YTPHY_SSR_DUPLEX BIT(13)
55 #define YTPHY_SSR_PAGE_RECEIVED BIT(12)
56 #define YTPHY_SSR_SPEED_DUPLEX_RESOLVED BIT(11)
57 #define YTPHY_SSR_LINK BIT(10)
58 #define YTPHY_SSR_MDIX_CROSSOVER BIT(6)
59 #define YTPHY_SSR_DOWNGRADE BIT(5)
60 #define YTPHY_SSR_TRANSMIT_PAUSE BIT(3)
61 #define YTPHY_SSR_RECEIVE_PAUSE BIT(2)
62 #define YTPHY_SSR_POLARITY BIT(1)
63 #define YTPHY_SSR_JABBER BIT(0)
65 /* Interrupt enable Register */
66 #define YTPHY_INTERRUPT_ENABLE_REG 0x12
67 #define YTPHY_IER_WOL BIT(6)
69 /* Interrupt Status Register */
70 #define YTPHY_INTERRUPT_STATUS_REG 0x13
71 #define YTPHY_ISR_AUTONEG_ERR BIT(15)
72 #define YTPHY_ISR_SPEED_CHANGED BIT(14)
73 #define YTPHY_ISR_DUPLEX_CHANGED BIT(13)
74 #define YTPHY_ISR_PAGE_RECEIVED BIT(12)
75 #define YTPHY_ISR_LINK_FAILED BIT(11)
76 #define YTPHY_ISR_LINK_SUCCESSED BIT(10)
77 #define YTPHY_ISR_WOL BIT(6)
78 #define YTPHY_ISR_WIRESPEED_DOWNGRADE BIT(5)
79 #define YTPHY_ISR_SERDES_LINK_FAILED BIT(3)
80 #define YTPHY_ISR_SERDES_LINK_SUCCESSED BIT(2)
81 #define YTPHY_ISR_POLARITY_CHANGED BIT(1)
82 #define YTPHY_ISR_JABBER_HAPPENED BIT(0)
84 /* Speed Auto Downgrade Control Register */
85 #define YTPHY_SPEED_AUTO_DOWNGRADE_CONTROL_REG 0x14
86 #define YTPHY_SADCR_SPEED_DOWNGRADE_EN BIT(5)
88 /* If these bits are set to 3, the PHY attempts five times ( 3(set value) +
89 * additional 2) before downgrading, default 0x3
91 #define YTPHY_SADCR_SPEED_RETRY_LIMIT (0x3 << 2)
93 /* Rx Error Counter Register */
94 #define YTPHY_RX_ERROR_COUNTER_REG 0x15
96 /* Extended Register's Address Offset Register */
97 #define YTPHY_PAGE_SELECT 0x1E
99 /* Extended Register's Data Register */
100 #define YTPHY_PAGE_DATA 0x1F
102 /* FIBER Auto-Negotiation link partner ability */
103 #define YTPHY_FLPA_PAUSE (0x3 << 7)
104 #define YTPHY_FLPA_ASYM_PAUSE (0x2 << 7)
106 #define YT8511_PAGE_SELECT 0x1e
107 #define YT8511_PAGE 0x1f
108 #define YT8511_EXT_CLK_GATE 0x0c
109 #define YT8511_EXT_DELAY_DRIVE 0x0d
110 #define YT8511_EXT_SLEEP_CTRL 0x27
113 * 2b01 25m from xtl *default*
117 #define YT8511_CLK_125M (BIT(2) | BIT(1))
118 #define YT8511_PLLON_SLP BIT(14)
120 /* RX Delay enabled = 1.8ns 1000T, 8ns 10/100T */
121 #define YT8511_DELAY_RX BIT(0)
123 /* TX Gig-E Delay is bits 7:4, default 0x5
124 * TX Fast-E Delay is bits 15:12, default 0xf
125 * Delay = 150ps * N - 250ps
126 * On = 2000ps, off = 50ps
128 #define YT8511_DELAY_GE_TX_EN (0xf << 4)
129 #define YT8511_DELAY_GE_TX_DIS (0x2 << 4)
130 #define YT8511_DELAY_FE_TX_EN (0xf << 12)
131 #define YT8511_DELAY_FE_TX_DIS (0x2 << 12)
133 /* Extended register is different from MMD Register and MII Register.
134 * We can use ytphy_read_ext/ytphy_write_ext/ytphy_modify_ext function to
135 * operate extended register.
136 * Extended Register start
139 /* Phy gmii clock gating Register */
140 #define YT8521_CLOCK_GATING_REG 0xC
141 #define YT8521_CGR_RX_CLK_EN BIT(12)
143 #define YT8521_EXTREG_SLEEP_CONTROL1_REG 0x27
144 #define YT8521_ESC1R_SLEEP_SW BIT(15)
145 #define YT8521_ESC1R_PLLON_SLP BIT(14)
147 /* Phy fiber Link timer cfg2 Register */
148 #define YT8521_LINK_TIMER_CFG2_REG 0xA5
149 #define YT8521_LTCR_EN_AUTOSEN BIT(15)
151 /* 0xA000, 0xA001, 0xA003, 0xA006 ~ 0xA00A and 0xA012 are common ext registers
152 * of yt8521 phy. There is no need to switch reg space when operating these
156 #define YT8521_REG_SPACE_SELECT_REG 0xA000
157 #define YT8521_RSSR_SPACE_MASK BIT(1)
158 #define YT8521_RSSR_FIBER_SPACE (0x1 << 1)
159 #define YT8521_RSSR_UTP_SPACE (0x0 << 1)
160 #define YT8521_RSSR_TO_BE_ARBITRATED (0xFF)
162 #define YT8521_CHIP_CONFIG_REG 0xA001
163 #define YT8521_CCR_SW_RST BIT(15)
165 #define YT8521_CCR_MODE_SEL_MASK (BIT(2) | BIT(1) | BIT(0))
166 #define YT8521_CCR_MODE_UTP_TO_RGMII 0
167 #define YT8521_CCR_MODE_FIBER_TO_RGMII 1
168 #define YT8521_CCR_MODE_UTP_FIBER_TO_RGMII 2
169 #define YT8521_CCR_MODE_UTP_TO_SGMII 3
170 #define YT8521_CCR_MODE_SGPHY_TO_RGMAC 4
171 #define YT8521_CCR_MODE_SGMAC_TO_RGPHY 5
172 #define YT8521_CCR_MODE_UTP_TO_FIBER_AUTO 6
173 #define YT8521_CCR_MODE_UTP_TO_FIBER_FORCE 7
175 /* 3 phy polling modes,poll mode combines utp and fiber mode*/
176 #define YT8521_MODE_FIBER 0x1
177 #define YT8521_MODE_UTP 0x2
178 #define YT8521_MODE_POLL 0x3
180 #define YT8521_RGMII_CONFIG1_REG 0xA003
182 /* TX Gig-E Delay is bits 3:0, default 0x1
183 * TX Fast-E Delay is bits 7:4, default 0xf
184 * RX Delay is bits 13:10, default 0x0
186 * On = 2250ps, off = 0ps
188 #define YT8521_RC1R_RX_DELAY_MASK (0xF << 10)
189 #define YT8521_RC1R_RX_DELAY_EN (0xF << 10)
190 #define YT8521_RC1R_RX_DELAY_DIS (0x0 << 10)
191 #define YT8521_RC1R_FE_TX_DELAY_MASK (0xF << 4)
192 #define YT8521_RC1R_FE_TX_DELAY_EN (0xF << 4)
193 #define YT8521_RC1R_FE_TX_DELAY_DIS (0x0 << 4)
194 #define YT8521_RC1R_GE_TX_DELAY_MASK (0xF << 0)
195 #define YT8521_RC1R_GE_TX_DELAY_EN (0xF << 0)
196 #define YT8521_RC1R_GE_TX_DELAY_DIS (0x0 << 0)
198 #define YTPHY_MISC_CONFIG_REG 0xA006
199 #define YTPHY_MCR_FIBER_SPEED_MASK BIT(0)
200 #define YTPHY_MCR_FIBER_1000BX (0x1 << 0)
201 #define YTPHY_MCR_FIBER_100FX (0x0 << 0)
203 /* WOL MAC ADDR: MACADDR2(highest), MACADDR1(middle), MACADDR0(lowest) */
204 #define YTPHY_WOL_MACADDR2_REG 0xA007
205 #define YTPHY_WOL_MACADDR1_REG 0xA008
206 #define YTPHY_WOL_MACADDR0_REG 0xA009
208 #define YTPHY_WOL_CONFIG_REG 0xA00A
209 #define YTPHY_WCR_INTR_SEL BIT(6)
210 #define YTPHY_WCR_ENABLE BIT(3)
213 * 2b01 168ms *default*
217 #define YTPHY_WCR_PULSE_WIDTH_MASK (BIT(2) | BIT(1))
218 #define YTPHY_WCR_PULSE_WIDTH_672MS (BIT(2) | BIT(1))
220 /* 1b0 Interrupt and WOL events is level triggered and active LOW *default*
221 * 1b1 Interrupt and WOL events is pulse triggered and active LOW
223 #define YTPHY_WCR_TYPE_PULSE BIT(0)
225 #define YT8531S_SYNCE_CFG_REG 0xA012
226 #define YT8531S_SCR_SYNCE_ENABLE BIT(6)
228 /* Extended Register end */
231 /* combo_advertising is used for case of YT8521 in combo mode,
232 * this means that yt8521 may work in utp or fiber mode which depends
233 * on which media is connected (YT8521_RSSR_TO_BE_ARBITRATED).
235 __ETHTOOL_DECLARE_LINK_MODE_MASK(combo_advertising);
237 /* YT8521_MODE_FIBER / YT8521_MODE_UTP / YT8521_MODE_POLL*/
239 u8 strap_mode; /* 8 working modes */
240 /* current reg page of yt8521 phy:
241 * YT8521_RSSR_UTP_SPACE
242 * YT8521_RSSR_FIBER_SPACE
243 * YT8521_RSSR_TO_BE_ARBITRATED
249 * ytphy_read_ext() - read a PHY's extended register
250 * @phydev: a pointer to a &struct phy_device
251 * @regnum: register number to read
253 * NOTE:The caller must have taken the MDIO bus lock.
255 * returns the value of regnum reg or negative error code
257 static int ytphy_read_ext(struct phy_device *phydev, u16 regnum)
261 ret = __phy_write(phydev, YTPHY_PAGE_SELECT, regnum);
265 return __phy_read(phydev, YTPHY_PAGE_DATA);
269 * ytphy_read_ext_with_lock() - read a PHY's extended register
270 * @phydev: a pointer to a &struct phy_device
271 * @regnum: register number to read
273 * returns the value of regnum reg or negative error code
275 static int ytphy_read_ext_with_lock(struct phy_device *phydev, u16 regnum)
279 phy_lock_mdio_bus(phydev);
280 ret = ytphy_read_ext(phydev, regnum);
281 phy_unlock_mdio_bus(phydev);
287 * ytphy_write_ext() - write a PHY's extended register
288 * @phydev: a pointer to a &struct phy_device
289 * @regnum: register number to write
290 * @val: value to write to @regnum
292 * NOTE:The caller must have taken the MDIO bus lock.
294 * returns 0 or negative error code
296 static int ytphy_write_ext(struct phy_device *phydev, u16 regnum, u16 val)
300 ret = __phy_write(phydev, YTPHY_PAGE_SELECT, regnum);
304 return __phy_write(phydev, YTPHY_PAGE_DATA, val);
308 * ytphy_write_ext_with_lock() - write a PHY's extended register
309 * @phydev: a pointer to a &struct phy_device
310 * @regnum: register number to write
311 * @val: value to write to @regnum
313 * returns 0 or negative error code
315 static int ytphy_write_ext_with_lock(struct phy_device *phydev, u16 regnum,
320 phy_lock_mdio_bus(phydev);
321 ret = ytphy_write_ext(phydev, regnum, val);
322 phy_unlock_mdio_bus(phydev);
328 * ytphy_modify_ext() - bits modify a PHY's extended register
329 * @phydev: a pointer to a &struct phy_device
330 * @regnum: register number to write
331 * @mask: bit mask of bits to clear
332 * @set: bit mask of bits to set
334 * NOTE: Convenience function which allows a PHY's extended register to be
335 * modified as new register value = (old register value & ~mask) | set.
336 * The caller must have taken the MDIO bus lock.
338 * returns 0 or negative error code
340 static int ytphy_modify_ext(struct phy_device *phydev, u16 regnum, u16 mask,
345 ret = __phy_write(phydev, YTPHY_PAGE_SELECT, regnum);
349 return __phy_modify(phydev, YTPHY_PAGE_DATA, mask, set);
353 * ytphy_modify_ext_with_lock() - bits modify a PHY's extended register
354 * @phydev: a pointer to a &struct phy_device
355 * @regnum: register number to write
356 * @mask: bit mask of bits to clear
357 * @set: bit mask of bits to set
359 * NOTE: Convenience function which allows a PHY's extended register to be
360 * modified as new register value = (old register value & ~mask) | set.
362 * returns 0 or negative error code
364 static int ytphy_modify_ext_with_lock(struct phy_device *phydev, u16 regnum,
369 phy_lock_mdio_bus(phydev);
370 ret = ytphy_modify_ext(phydev, regnum, mask, set);
371 phy_unlock_mdio_bus(phydev);
377 * ytphy_get_wol() - report whether wake-on-lan is enabled
378 * @phydev: a pointer to a &struct phy_device
379 * @wol: a pointer to a &struct ethtool_wolinfo
381 * NOTE: YTPHY_WOL_CONFIG_REG is common ext reg.
383 static void ytphy_get_wol(struct phy_device *phydev,
384 struct ethtool_wolinfo *wol)
388 wol->supported = WAKE_MAGIC;
391 wol_config = ytphy_read_ext_with_lock(phydev, YTPHY_WOL_CONFIG_REG);
395 if (wol_config & YTPHY_WCR_ENABLE)
396 wol->wolopts |= WAKE_MAGIC;
400 * ytphy_set_wol() - turn wake-on-lan on or off
401 * @phydev: a pointer to a &struct phy_device
402 * @wol: a pointer to a &struct ethtool_wolinfo
404 * NOTE: YTPHY_WOL_CONFIG_REG, YTPHY_WOL_MACADDR2_REG, YTPHY_WOL_MACADDR1_REG
405 * and YTPHY_WOL_MACADDR0_REG are common ext reg. The
406 * YTPHY_INTERRUPT_ENABLE_REG of UTP is special, fiber also use this register.
408 * returns 0 or negative errno code
410 static int ytphy_set_wol(struct phy_device *phydev, struct ethtool_wolinfo *wol)
412 struct net_device *p_attached_dev;
413 const u16 mac_addr_reg[] = {
414 YTPHY_WOL_MACADDR2_REG,
415 YTPHY_WOL_MACADDR1_REG,
416 YTPHY_WOL_MACADDR0_REG,
425 if (wol->wolopts & WAKE_MAGIC) {
426 p_attached_dev = phydev->attached_dev;
430 mac_addr = (const u8 *)p_attached_dev->dev_addr;
431 if (!is_valid_ether_addr(mac_addr))
434 /* lock mdio bus then switch to utp reg space */
435 old_page = phy_select_page(phydev, YT8521_RSSR_UTP_SPACE);
437 goto err_restore_page;
439 /* Store the device address for the magic packet */
440 for (i = 0; i < 3; i++) {
441 ret = ytphy_write_ext(phydev, mac_addr_reg[i],
442 ((mac_addr[i * 2] << 8)) |
443 (mac_addr[i * 2 + 1]));
445 goto err_restore_page;
448 /* Enable WOL feature */
449 mask = YTPHY_WCR_PULSE_WIDTH_MASK | YTPHY_WCR_INTR_SEL;
450 val = YTPHY_WCR_ENABLE | YTPHY_WCR_INTR_SEL;
451 val |= YTPHY_WCR_TYPE_PULSE | YTPHY_WCR_PULSE_WIDTH_672MS;
452 ret = ytphy_modify_ext(phydev, YTPHY_WOL_CONFIG_REG, mask, val);
454 goto err_restore_page;
456 /* Enable WOL interrupt */
457 ret = __phy_modify(phydev, YTPHY_INTERRUPT_ENABLE_REG, 0,
460 goto err_restore_page;
463 old_page = phy_select_page(phydev, YT8521_RSSR_UTP_SPACE);
465 goto err_restore_page;
467 /* Disable WOL feature */
468 mask = YTPHY_WCR_ENABLE | YTPHY_WCR_INTR_SEL;
469 ret = ytphy_modify_ext(phydev, YTPHY_WOL_CONFIG_REG, mask, 0);
471 /* Disable WOL interrupt */
472 ret = __phy_modify(phydev, YTPHY_INTERRUPT_ENABLE_REG,
475 goto err_restore_page;
479 return phy_restore_page(phydev, old_page, ret);
482 static int yt8511_read_page(struct phy_device *phydev)
484 return __phy_read(phydev, YT8511_PAGE_SELECT);
487 static int yt8511_write_page(struct phy_device *phydev, int page)
489 return __phy_write(phydev, YT8511_PAGE_SELECT, page);
492 static int yt8511_config_init(struct phy_device *phydev)
494 int oldpage, ret = 0;
497 oldpage = phy_select_page(phydev, YT8511_EXT_CLK_GATE);
499 goto err_restore_page;
501 /* set rgmii delay mode */
502 switch (phydev->interface) {
503 case PHY_INTERFACE_MODE_RGMII:
504 ge = YT8511_DELAY_GE_TX_DIS;
505 fe = YT8511_DELAY_FE_TX_DIS;
507 case PHY_INTERFACE_MODE_RGMII_RXID:
508 ge = YT8511_DELAY_RX | YT8511_DELAY_GE_TX_DIS;
509 fe = YT8511_DELAY_FE_TX_DIS;
511 case PHY_INTERFACE_MODE_RGMII_TXID:
512 ge = YT8511_DELAY_GE_TX_EN;
513 fe = YT8511_DELAY_FE_TX_EN;
515 case PHY_INTERFACE_MODE_RGMII_ID:
516 ge = YT8511_DELAY_RX | YT8511_DELAY_GE_TX_EN;
517 fe = YT8511_DELAY_FE_TX_EN;
519 default: /* do not support other modes */
521 goto err_restore_page;
524 ret = __phy_modify(phydev, YT8511_PAGE, (YT8511_DELAY_RX | YT8511_DELAY_GE_TX_EN), ge);
526 goto err_restore_page;
528 /* set clock mode to 125mhz */
529 ret = __phy_modify(phydev, YT8511_PAGE, 0, YT8511_CLK_125M);
531 goto err_restore_page;
533 /* fast ethernet delay is in a separate page */
534 ret = __phy_write(phydev, YT8511_PAGE_SELECT, YT8511_EXT_DELAY_DRIVE);
536 goto err_restore_page;
538 ret = __phy_modify(phydev, YT8511_PAGE, YT8511_DELAY_FE_TX_EN, fe);
540 goto err_restore_page;
542 /* leave pll enabled in sleep */
543 ret = __phy_write(phydev, YT8511_PAGE_SELECT, YT8511_EXT_SLEEP_CTRL);
545 goto err_restore_page;
547 ret = __phy_modify(phydev, YT8511_PAGE, 0, YT8511_PLLON_SLP);
549 goto err_restore_page;
552 return phy_restore_page(phydev, oldpage, ret);
556 * yt8521_read_page() - read reg page
557 * @phydev: a pointer to a &struct phy_device
559 * returns current reg space of yt8521 (YT8521_RSSR_FIBER_SPACE/
560 * YT8521_RSSR_UTP_SPACE) or negative errno code
562 static int yt8521_read_page(struct phy_device *phydev)
566 old_page = ytphy_read_ext(phydev, YT8521_REG_SPACE_SELECT_REG);
570 if ((old_page & YT8521_RSSR_SPACE_MASK) == YT8521_RSSR_FIBER_SPACE)
571 return YT8521_RSSR_FIBER_SPACE;
573 return YT8521_RSSR_UTP_SPACE;
577 * yt8521_write_page() - write reg page
578 * @phydev: a pointer to a &struct phy_device
579 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to write.
581 * returns 0 or negative errno code
583 static int yt8521_write_page(struct phy_device *phydev, int page)
585 int mask = YT8521_RSSR_SPACE_MASK;
588 if ((page & YT8521_RSSR_SPACE_MASK) == YT8521_RSSR_FIBER_SPACE)
589 set = YT8521_RSSR_FIBER_SPACE;
591 set = YT8521_RSSR_UTP_SPACE;
593 return ytphy_modify_ext(phydev, YT8521_REG_SPACE_SELECT_REG, mask, set);
597 * yt8521_probe() - read chip config then set suitable polling_mode
598 * @phydev: a pointer to a &struct phy_device
600 * returns 0 or negative errno code
602 static int yt8521_probe(struct phy_device *phydev)
604 struct device *dev = &phydev->mdio.dev;
605 struct yt8521_priv *priv;
609 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
615 chip_config = ytphy_read_ext_with_lock(phydev, YT8521_CHIP_CONFIG_REG);
619 priv->strap_mode = chip_config & YT8521_CCR_MODE_SEL_MASK;
620 switch (priv->strap_mode) {
621 case YT8521_CCR_MODE_FIBER_TO_RGMII:
622 case YT8521_CCR_MODE_SGPHY_TO_RGMAC:
623 case YT8521_CCR_MODE_SGMAC_TO_RGPHY:
624 priv->polling_mode = YT8521_MODE_FIBER;
625 priv->reg_page = YT8521_RSSR_FIBER_SPACE;
626 phydev->port = PORT_FIBRE;
628 case YT8521_CCR_MODE_UTP_FIBER_TO_RGMII:
629 case YT8521_CCR_MODE_UTP_TO_FIBER_AUTO:
630 case YT8521_CCR_MODE_UTP_TO_FIBER_FORCE:
631 priv->polling_mode = YT8521_MODE_POLL;
632 priv->reg_page = YT8521_RSSR_TO_BE_ARBITRATED;
633 phydev->port = PORT_NONE;
635 case YT8521_CCR_MODE_UTP_TO_SGMII:
636 case YT8521_CCR_MODE_UTP_TO_RGMII:
637 priv->polling_mode = YT8521_MODE_UTP;
638 priv->reg_page = YT8521_RSSR_UTP_SPACE;
639 phydev->port = PORT_TP;
642 /* set default reg space */
643 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
644 ret = ytphy_write_ext_with_lock(phydev,
645 YT8521_REG_SPACE_SELECT_REG,
655 * yt8531s_probe() - read chip config then set suitable polling_mode
656 * @phydev: a pointer to a &struct phy_device
658 * returns 0 or negative errno code
660 static int yt8531s_probe(struct phy_device *phydev)
664 /* Disable SyncE clock output by default */
665 ret = ytphy_modify_ext_with_lock(phydev, YT8531S_SYNCE_CFG_REG,
666 YT8531S_SCR_SYNCE_ENABLE, 0);
670 /* same as yt8521_probe */
671 return yt8521_probe(phydev);
675 * ytphy_utp_read_lpa() - read LPA then setup lp_advertising for utp
676 * @phydev: a pointer to a &struct phy_device
678 * NOTE:The caller must have taken the MDIO bus lock.
680 * returns 0 or negative errno code
682 static int ytphy_utp_read_lpa(struct phy_device *phydev)
686 if (phydev->autoneg == AUTONEG_ENABLE) {
687 if (!phydev->autoneg_complete) {
688 mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising,
690 mii_lpa_mod_linkmode_lpa_t(phydev->lp_advertising, 0);
694 if (phydev->is_gigabit_capable) {
695 lpagb = __phy_read(phydev, MII_STAT1000);
699 if (lpagb & LPA_1000MSFAIL) {
700 int adv = __phy_read(phydev, MII_CTRL1000);
705 if (adv & CTL1000_ENABLE_MASTER)
706 phydev_err(phydev, "Master/Slave resolution failed, maybe conflicting manual settings?\n");
708 phydev_err(phydev, "Master/Slave resolution failed\n");
712 mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising,
716 lpa = __phy_read(phydev, MII_LPA);
720 mii_lpa_mod_linkmode_lpa_t(phydev->lp_advertising, lpa);
722 linkmode_zero(phydev->lp_advertising);
729 * yt8521_adjust_status() - update speed and duplex to phydev. when in fiber
730 * mode, adjust speed and duplex.
731 * @phydev: a pointer to a &struct phy_device
732 * @status: yt8521 status read from YTPHY_SPECIFIC_STATUS_REG
733 * @is_utp: false(yt8521 work in fiber mode) or true(yt8521 work in utp mode)
735 * NOTE:The caller must have taken the MDIO bus lock.
739 static int yt8521_adjust_status(struct phy_device *phydev, int status,
742 int speed_mode, duplex;
748 duplex = (status & YTPHY_SSR_DUPLEX) >> YTPHY_SSR_DUPLEX_OFFSET;
750 duplex = DUPLEX_FULL; /* for fiber, it always DUPLEX_FULL */
752 speed_mode = (status & YTPHY_SSR_SPEED_MODE_MASK) >>
753 YTPHY_SSR_SPEED_MODE_OFFSET;
755 switch (speed_mode) {
756 case YTPHY_SSR_SPEED_10M:
760 /* for fiber, it will never run here, default to
763 speed = SPEED_UNKNOWN;
765 case YTPHY_SSR_SPEED_100M:
768 case YTPHY_SSR_SPEED_1000M:
772 speed = SPEED_UNKNOWN;
776 phydev->speed = speed;
777 phydev->duplex = duplex;
780 err = ytphy_utp_read_lpa(phydev);
784 phy_resolve_aneg_pause(phydev);
786 lpa = __phy_read(phydev, MII_LPA);
790 /* only support 1000baseX Full */
791 linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
792 phydev->lp_advertising, lpa & LPA_1000XFULL);
794 if (!(lpa & YTPHY_FLPA_PAUSE)) {
796 phydev->asym_pause = 0;
797 } else if ((lpa & YTPHY_FLPA_ASYM_PAUSE)) {
799 phydev->asym_pause = 1;
802 phydev->asym_pause = 0;
810 * yt8521_read_status_paged() - determines the speed and duplex of one page
811 * @phydev: a pointer to a &struct phy_device
812 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to
815 * returns 1 (utp or fiber link),0 (no link) or negative errno code
817 static int yt8521_read_status_paged(struct phy_device *phydev, int page)
826 linkmode_zero(phydev->lp_advertising);
827 phydev->duplex = DUPLEX_UNKNOWN;
828 phydev->speed = SPEED_UNKNOWN;
829 phydev->asym_pause = 0;
832 /* YT8521 has two reg space (utp/fiber) for linkup with utp/fiber
833 * respectively. but for utp/fiber combo mode, reg space should be
834 * arbitrated based on media priority. by default, utp takes
835 * priority. reg space should be properly set before read
836 * YTPHY_SPECIFIC_STATUS_REG.
839 page &= YT8521_RSSR_SPACE_MASK;
840 old_page = phy_select_page(phydev, page);
842 goto err_restore_page;
844 /* Read YTPHY_SPECIFIC_STATUS_REG, which indicates the speed and duplex
845 * of the PHY is actually using.
847 ret = __phy_read(phydev, YTPHY_SPECIFIC_STATUS_REG);
849 goto err_restore_page;
852 link = !!(status & YTPHY_SSR_LINK);
854 /* When PHY is in fiber mode, speed transferred from 1000Mbps to
855 * 100Mbps,there is not link down from YTPHY_SPECIFIC_STATUS_REG, so
856 * we need check MII_BMSR to identify such case.
858 if (page == YT8521_RSSR_FIBER_SPACE) {
859 ret = __phy_read(phydev, MII_BMSR);
861 goto err_restore_page;
863 fiber_latch_val = ret;
864 ret = __phy_read(phydev, MII_BMSR);
866 goto err_restore_page;
868 fiber_curr_val = ret;
869 if (link && fiber_latch_val != fiber_curr_val) {
872 "%s, fiber link down detect, latch = %04x, curr = %04x\n",
873 __func__, fiber_latch_val, fiber_curr_val);
876 /* Read autonegotiation status */
877 ret = __phy_read(phydev, MII_BMSR);
879 goto err_restore_page;
881 phydev->autoneg_complete = ret & BMSR_ANEGCOMPLETE ? 1 : 0;
885 if (page == YT8521_RSSR_UTP_SPACE)
886 yt8521_adjust_status(phydev, status, true);
888 yt8521_adjust_status(phydev, status, false);
890 return phy_restore_page(phydev, old_page, link);
893 return phy_restore_page(phydev, old_page, ret);
897 * yt8521_read_status() - determines the negotiated speed and duplex
898 * @phydev: a pointer to a &struct phy_device
900 * returns 0 or negative errno code
902 static int yt8521_read_status(struct phy_device *phydev)
904 struct yt8521_priv *priv = phydev->priv;
910 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
911 link = yt8521_read_status_paged(phydev, priv->reg_page);
915 /* when page is YT8521_RSSR_TO_BE_ARBITRATED, arbitration is
916 * needed. by default, utp is higher priority.
919 link_utp = yt8521_read_status_paged(phydev,
920 YT8521_RSSR_UTP_SPACE);
925 link_fiber = yt8521_read_status_paged(phydev,
926 YT8521_RSSR_FIBER_SPACE);
931 link = link_utp || link_fiber;
935 if (phydev->link == 0) {
936 /* arbitrate reg space based on linkup media type. */
937 if (priv->polling_mode == YT8521_MODE_POLL &&
938 priv->reg_page == YT8521_RSSR_TO_BE_ARBITRATED) {
941 YT8521_RSSR_FIBER_SPACE;
943 priv->reg_page = YT8521_RSSR_UTP_SPACE;
945 ret = ytphy_write_ext_with_lock(phydev,
946 YT8521_REG_SPACE_SELECT_REG,
951 phydev->port = link_fiber ? PORT_FIBRE : PORT_TP;
953 phydev_info(phydev, "%s, link up, media: %s\n",
955 (phydev->port == PORT_TP) ?
961 if (phydev->link == 1) {
962 phydev_info(phydev, "%s, link down, media: %s\n",
963 __func__, (phydev->port == PORT_TP) ?
966 /* When in YT8521_MODE_POLL mode, need prepare for next
969 if (priv->polling_mode == YT8521_MODE_POLL) {
970 priv->reg_page = YT8521_RSSR_TO_BE_ARBITRATED;
971 phydev->port = PORT_NONE;
982 * yt8521_modify_bmcr_paged - bits modify a PHY's BMCR register of one page
983 * @phydev: the phy_device struct
984 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to operate
985 * @mask: bit mask of bits to clear
986 * @set: bit mask of bits to set
988 * NOTE: Convenience function which allows a PHY's BMCR register to be
989 * modified as new register value = (old register value & ~mask) | set.
990 * YT8521 has two space (utp/fiber) and three mode (utp/fiber/poll), each space
991 * has MII_BMCR. poll mode combines utp and faber,so need do both.
992 * If it is reset, it will wait for completion.
994 * returns 0 or negative errno code
996 static int yt8521_modify_bmcr_paged(struct phy_device *phydev, int page,
999 int max_cnt = 500; /* the max wait time of reset ~ 500 ms */
1003 old_page = phy_select_page(phydev, page & YT8521_RSSR_SPACE_MASK);
1005 goto err_restore_page;
1007 ret = __phy_modify(phydev, MII_BMCR, mask, set);
1009 goto err_restore_page;
1011 /* If it is reset, need to wait for the reset to complete */
1012 if (set == BMCR_RESET) {
1014 usleep_range(1000, 1100);
1015 ret = __phy_read(phydev, MII_BMCR);
1017 goto err_restore_page;
1019 if (!(ret & BMCR_RESET))
1020 return phy_restore_page(phydev, old_page, 0);
1025 return phy_restore_page(phydev, old_page, ret);
1029 * yt8521_modify_utp_fiber_bmcr - bits modify a PHY's BMCR register
1030 * @phydev: the phy_device struct
1031 * @mask: bit mask of bits to clear
1032 * @set: bit mask of bits to set
1034 * NOTE: Convenience function which allows a PHY's BMCR register to be
1035 * modified as new register value = (old register value & ~mask) | set.
1036 * YT8521 has two space (utp/fiber) and three mode (utp/fiber/poll), each space
1037 * has MII_BMCR. poll mode combines utp and faber,so need do both.
1039 * returns 0 or negative errno code
1041 static int yt8521_modify_utp_fiber_bmcr(struct phy_device *phydev, u16 mask,
1044 struct yt8521_priv *priv = phydev->priv;
1047 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
1048 ret = yt8521_modify_bmcr_paged(phydev, priv->reg_page, mask,
1053 ret = yt8521_modify_bmcr_paged(phydev, YT8521_RSSR_UTP_SPACE,
1058 ret = yt8521_modify_bmcr_paged(phydev, YT8521_RSSR_FIBER_SPACE,
1067 * yt8521_soft_reset() - called to issue a PHY software reset
1068 * @phydev: a pointer to a &struct phy_device
1070 * returns 0 or negative errno code
1072 static int yt8521_soft_reset(struct phy_device *phydev)
1074 return yt8521_modify_utp_fiber_bmcr(phydev, 0, BMCR_RESET);
1078 * yt8521_suspend() - suspend the hardware
1079 * @phydev: a pointer to a &struct phy_device
1081 * returns 0 or negative errno code
1083 static int yt8521_suspend(struct phy_device *phydev)
1087 /* YTPHY_WOL_CONFIG_REG is common ext reg */
1088 wol_config = ytphy_read_ext_with_lock(phydev, YTPHY_WOL_CONFIG_REG);
1092 /* if wol enable, do nothing */
1093 if (wol_config & YTPHY_WCR_ENABLE)
1096 return yt8521_modify_utp_fiber_bmcr(phydev, 0, BMCR_PDOWN);
1100 * yt8521_resume() - resume the hardware
1101 * @phydev: a pointer to a &struct phy_device
1103 * returns 0 or negative errno code
1105 static int yt8521_resume(struct phy_device *phydev)
1110 /* disable auto sleep */
1111 ret = ytphy_modify_ext_with_lock(phydev,
1112 YT8521_EXTREG_SLEEP_CONTROL1_REG,
1113 YT8521_ESC1R_SLEEP_SW, 0);
1117 wol_config = ytphy_read_ext_with_lock(phydev, YTPHY_WOL_CONFIG_REG);
1121 /* if wol enable, do nothing */
1122 if (wol_config & YTPHY_WCR_ENABLE)
1125 return yt8521_modify_utp_fiber_bmcr(phydev, BMCR_PDOWN, 0);
1129 * yt8521_config_init() - called to initialize the PHY
1130 * @phydev: a pointer to a &struct phy_device
1132 * returns 0 or negative errno code
1134 static int yt8521_config_init(struct phy_device *phydev)
1140 old_page = phy_select_page(phydev, YT8521_RSSR_UTP_SPACE);
1142 goto err_restore_page;
1144 switch (phydev->interface) {
1145 case PHY_INTERFACE_MODE_RGMII:
1146 val = YT8521_RC1R_GE_TX_DELAY_DIS | YT8521_RC1R_FE_TX_DELAY_DIS;
1147 val |= YT8521_RC1R_RX_DELAY_DIS;
1149 case PHY_INTERFACE_MODE_RGMII_RXID:
1150 val = YT8521_RC1R_GE_TX_DELAY_DIS | YT8521_RC1R_FE_TX_DELAY_DIS;
1151 val |= YT8521_RC1R_RX_DELAY_EN;
1153 case PHY_INTERFACE_MODE_RGMII_TXID:
1154 val = YT8521_RC1R_GE_TX_DELAY_EN | YT8521_RC1R_FE_TX_DELAY_EN;
1155 val |= YT8521_RC1R_RX_DELAY_DIS;
1157 case PHY_INTERFACE_MODE_RGMII_ID:
1158 val = YT8521_RC1R_GE_TX_DELAY_EN | YT8521_RC1R_FE_TX_DELAY_EN;
1159 val |= YT8521_RC1R_RX_DELAY_EN;
1161 case PHY_INTERFACE_MODE_SGMII:
1163 default: /* do not support other modes */
1165 goto err_restore_page;
1168 /* set rgmii delay mode */
1169 if (phydev->interface != PHY_INTERFACE_MODE_SGMII) {
1170 ret = ytphy_modify_ext(phydev, YT8521_RGMII_CONFIG1_REG,
1171 (YT8521_RC1R_RX_DELAY_MASK |
1172 YT8521_RC1R_FE_TX_DELAY_MASK |
1173 YT8521_RC1R_GE_TX_DELAY_MASK),
1176 goto err_restore_page;
1179 /* disable auto sleep */
1180 ret = ytphy_modify_ext(phydev, YT8521_EXTREG_SLEEP_CONTROL1_REG,
1181 YT8521_ESC1R_SLEEP_SW, 0);
1183 goto err_restore_page;
1185 /* enable RXC clock when no wire plug */
1186 ret = ytphy_modify_ext(phydev, YT8521_CLOCK_GATING_REG,
1187 YT8521_CGR_RX_CLK_EN, 0);
1189 goto err_restore_page;
1192 return phy_restore_page(phydev, old_page, ret);
1196 * yt8521_prepare_fiber_features() - A small helper function that setup
1198 * @phydev: a pointer to a &struct phy_device
1199 * @dst: a pointer to store fiber's features
1201 static void yt8521_prepare_fiber_features(struct phy_device *phydev,
1204 linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT, dst);
1205 linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT, dst);
1206 linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, dst);
1207 linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, dst);
1211 * yt8521_fiber_setup_forced - configures/forces speed from @phydev
1212 * @phydev: target phy_device struct
1214 * NOTE:The caller must have taken the MDIO bus lock.
1216 * returns 0 or negative errno code
1218 static int yt8521_fiber_setup_forced(struct phy_device *phydev)
1223 if (phydev->speed == SPEED_1000)
1224 val = YTPHY_MCR_FIBER_1000BX;
1225 else if (phydev->speed == SPEED_100)
1226 val = YTPHY_MCR_FIBER_100FX;
1230 ret = __phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
1234 /* disable Fiber auto sensing */
1235 ret = ytphy_modify_ext(phydev, YT8521_LINK_TIMER_CFG2_REG,
1236 YT8521_LTCR_EN_AUTOSEN, 0);
1240 ret = ytphy_modify_ext(phydev, YTPHY_MISC_CONFIG_REG,
1241 YTPHY_MCR_FIBER_SPEED_MASK, val);
1245 return ytphy_modify_ext(phydev, YT8521_CHIP_CONFIG_REG,
1246 YT8521_CCR_SW_RST, 0);
1250 * ytphy_check_and_restart_aneg - Enable and restart auto-negotiation
1251 * @phydev: target phy_device struct
1252 * @restart: whether aneg restart is requested
1254 * NOTE:The caller must have taken the MDIO bus lock.
1256 * returns 0 or negative errno code
1258 static int ytphy_check_and_restart_aneg(struct phy_device *phydev, bool restart)
1263 /* Advertisement hasn't changed, but maybe aneg was never on to
1264 * begin with? Or maybe phy was isolated?
1266 ret = __phy_read(phydev, MII_BMCR);
1270 if (!(ret & BMCR_ANENABLE) || (ret & BMCR_ISOLATE))
1273 /* Enable and Restart Autonegotiation
1274 * Don't isolate the PHY if we're negotiating
1277 return __phy_modify(phydev, MII_BMCR, BMCR_ISOLATE,
1278 BMCR_ANENABLE | BMCR_ANRESTART);
1284 * yt8521_fiber_config_aneg - restart auto-negotiation or write
1285 * YTPHY_MISC_CONFIG_REG.
1286 * @phydev: target phy_device struct
1288 * NOTE:The caller must have taken the MDIO bus lock.
1290 * returns 0 or negative errno code
1292 static int yt8521_fiber_config_aneg(struct phy_device *phydev)
1294 int err, changed = 0;
1298 if (phydev->autoneg != AUTONEG_ENABLE)
1299 return yt8521_fiber_setup_forced(phydev);
1301 /* enable Fiber auto sensing */
1302 err = ytphy_modify_ext(phydev, YT8521_LINK_TIMER_CFG2_REG,
1303 0, YT8521_LTCR_EN_AUTOSEN);
1307 err = ytphy_modify_ext(phydev, YT8521_CHIP_CONFIG_REG,
1308 YT8521_CCR_SW_RST, 0);
1312 bmcr = __phy_read(phydev, MII_BMCR);
1316 /* When it is coming from fiber forced mode, add bmcr power down
1317 * and power up to let aneg work fine.
1319 if (!(bmcr & BMCR_ANENABLE)) {
1320 __phy_modify(phydev, MII_BMCR, 0, BMCR_PDOWN);
1321 usleep_range(1000, 1100);
1322 __phy_modify(phydev, MII_BMCR, BMCR_PDOWN, 0);
1325 adv = linkmode_adv_to_mii_adv_x(phydev->advertising,
1326 ETHTOOL_LINK_MODE_1000baseX_Full_BIT);
1328 /* Setup fiber advertisement */
1329 err = __phy_modify_changed(phydev, MII_ADVERTISE,
1330 ADVERTISE_1000XHALF | ADVERTISE_1000XFULL |
1331 ADVERTISE_1000XPAUSE |
1332 ADVERTISE_1000XPSE_ASYM,
1340 return ytphy_check_and_restart_aneg(phydev, changed);
1344 * ytphy_setup_master_slave
1345 * @phydev: target phy_device struct
1347 * NOTE: The caller must have taken the MDIO bus lock.
1349 * returns 0 or negative errno code
1351 static int ytphy_setup_master_slave(struct phy_device *phydev)
1355 if (!phydev->is_gigabit_capable)
1358 switch (phydev->master_slave_set) {
1359 case MASTER_SLAVE_CFG_MASTER_PREFERRED:
1360 ctl |= CTL1000_PREFER_MASTER;
1362 case MASTER_SLAVE_CFG_SLAVE_PREFERRED:
1364 case MASTER_SLAVE_CFG_MASTER_FORCE:
1365 ctl |= CTL1000_AS_MASTER;
1367 case MASTER_SLAVE_CFG_SLAVE_FORCE:
1368 ctl |= CTL1000_ENABLE_MASTER;
1370 case MASTER_SLAVE_CFG_UNKNOWN:
1371 case MASTER_SLAVE_CFG_UNSUPPORTED:
1374 phydev_warn(phydev, "Unsupported Master/Slave mode\n");
1378 return __phy_modify_changed(phydev, MII_CTRL1000,
1379 (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER |
1380 CTL1000_PREFER_MASTER), ctl);
1384 * ytphy_utp_config_advert - sanitize and advertise auto-negotiation parameters
1385 * @phydev: target phy_device struct
1387 * NOTE: Writes MII_ADVERTISE with the appropriate values,
1388 * after sanitizing the values to make sure we only advertise
1389 * what is supported. Returns < 0 on error, 0 if the PHY's advertisement
1390 * hasn't changed, and > 0 if it has changed.
1391 * The caller must have taken the MDIO bus lock.
1393 * returns 0 or negative errno code
1395 static int ytphy_utp_config_advert(struct phy_device *phydev)
1397 int err, bmsr, changed = 0;
1400 /* Only allow advertising what this PHY supports */
1401 linkmode_and(phydev->advertising, phydev->advertising,
1404 adv = linkmode_adv_to_mii_adv_t(phydev->advertising);
1406 /* Setup standard advertisement */
1407 err = __phy_modify_changed(phydev, MII_ADVERTISE,
1408 ADVERTISE_ALL | ADVERTISE_100BASE4 |
1409 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM,
1416 bmsr = __phy_read(phydev, MII_BMSR);
1420 /* Per 802.3-2008, Section 22.2.4.2.16 Extended status all
1421 * 1000Mbits/sec capable PHYs shall have the BMSR_ESTATEN bit set to a
1424 if (!(bmsr & BMSR_ESTATEN))
1427 adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
1429 err = __phy_modify_changed(phydev, MII_CTRL1000,
1430 ADVERTISE_1000FULL | ADVERTISE_1000HALF,
1441 * ytphy_utp_config_aneg - restart auto-negotiation or write BMCR
1442 * @phydev: target phy_device struct
1443 * @changed: whether autoneg is requested
1445 * NOTE: If auto-negotiation is enabled, we configure the
1446 * advertising, and then restart auto-negotiation. If it is not
1447 * enabled, then we write the BMCR.
1448 * The caller must have taken the MDIO bus lock.
1450 * returns 0 or negative errno code
1452 static int ytphy_utp_config_aneg(struct phy_device *phydev, bool changed)
1457 err = ytphy_setup_master_slave(phydev);
1463 if (phydev->autoneg != AUTONEG_ENABLE) {
1464 /* configures/forces speed/duplex from @phydev */
1466 ctl = mii_bmcr_encode_fixed(phydev->speed, phydev->duplex);
1468 return __phy_modify(phydev, MII_BMCR, ~(BMCR_LOOPBACK |
1469 BMCR_ISOLATE | BMCR_PDOWN), ctl);
1472 err = ytphy_utp_config_advert(phydev);
1473 if (err < 0) /* error */
1478 return ytphy_check_and_restart_aneg(phydev, changed);
1482 * yt8521_config_aneg_paged() - switch reg space then call genphy_config_aneg
1484 * @phydev: a pointer to a &struct phy_device
1485 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to
1488 * returns 0 or negative errno code
1490 static int yt8521_config_aneg_paged(struct phy_device *phydev, int page)
1492 __ETHTOOL_DECLARE_LINK_MODE_MASK(fiber_supported);
1493 struct yt8521_priv *priv = phydev->priv;
1497 page &= YT8521_RSSR_SPACE_MASK;
1499 old_page = phy_select_page(phydev, page);
1501 goto err_restore_page;
1503 /* If reg_page is YT8521_RSSR_TO_BE_ARBITRATED,
1504 * phydev->advertising should be updated.
1506 if (priv->reg_page == YT8521_RSSR_TO_BE_ARBITRATED) {
1507 linkmode_zero(fiber_supported);
1508 yt8521_prepare_fiber_features(phydev, fiber_supported);
1510 /* prepare fiber_supported, then setup advertising. */
1511 if (page == YT8521_RSSR_FIBER_SPACE) {
1512 linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT,
1514 linkmode_set_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT,
1516 linkmode_and(phydev->advertising,
1517 priv->combo_advertising, fiber_supported);
1519 /* ETHTOOL_LINK_MODE_Autoneg_BIT is also used in utp */
1520 linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
1522 linkmode_andnot(phydev->advertising,
1523 priv->combo_advertising,
1528 if (page == YT8521_RSSR_FIBER_SPACE)
1529 ret = yt8521_fiber_config_aneg(phydev);
1531 ret = ytphy_utp_config_aneg(phydev, false);
1534 return phy_restore_page(phydev, old_page, ret);
1538 * yt8521_config_aneg() - change reg space then call yt8521_config_aneg_paged
1539 * @phydev: a pointer to a &struct phy_device
1541 * returns 0 or negative errno code
1543 static int yt8521_config_aneg(struct phy_device *phydev)
1545 struct yt8521_priv *priv = phydev->priv;
1548 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
1549 ret = yt8521_config_aneg_paged(phydev, priv->reg_page);
1553 /* If reg_page is YT8521_RSSR_TO_BE_ARBITRATED,
1554 * phydev->advertising need to be saved at first run.
1555 * Because it contains the advertising which supported by both
1556 * mac and yt8521(utp and fiber).
1558 if (linkmode_empty(priv->combo_advertising)) {
1559 linkmode_copy(priv->combo_advertising,
1560 phydev->advertising);
1563 ret = yt8521_config_aneg_paged(phydev, YT8521_RSSR_UTP_SPACE);
1567 ret = yt8521_config_aneg_paged(phydev, YT8521_RSSR_FIBER_SPACE);
1571 /* we don't known which will be link, so restore
1572 * phydev->advertising as default value.
1574 linkmode_copy(phydev->advertising, priv->combo_advertising);
1580 * yt8521_aneg_done_paged() - determines the auto negotiation result of one
1582 * @phydev: a pointer to a &struct phy_device
1583 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to
1586 * returns 0(no link)or 1(fiber or utp link) or negative errno code
1588 static int yt8521_aneg_done_paged(struct phy_device *phydev, int page)
1594 old_page = phy_select_page(phydev, page & YT8521_RSSR_SPACE_MASK);
1596 goto err_restore_page;
1598 ret = __phy_read(phydev, YTPHY_SPECIFIC_STATUS_REG);
1600 goto err_restore_page;
1602 link = !!(ret & YTPHY_SSR_LINK);
1606 return phy_restore_page(phydev, old_page, ret);
1610 * yt8521_aneg_done() - determines the auto negotiation result
1611 * @phydev: a pointer to a &struct phy_device
1613 * returns 0(no link)or 1(fiber or utp link) or negative errno code
1615 static int yt8521_aneg_done(struct phy_device *phydev)
1617 struct yt8521_priv *priv = phydev->priv;
1622 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
1623 link = yt8521_aneg_done_paged(phydev, priv->reg_page);
1625 link_utp = yt8521_aneg_done_paged(phydev,
1626 YT8521_RSSR_UTP_SPACE);
1631 link_fiber = yt8521_aneg_done_paged(phydev,
1632 YT8521_RSSR_FIBER_SPACE);
1636 link = link_fiber || link_utp;
1637 phydev_info(phydev, "%s, link_fiber: %d, link_utp: %d\n",
1638 __func__, link_fiber, link_utp);
1645 * ytphy_utp_read_abilities - read PHY abilities from Clause 22 registers
1646 * @phydev: target phy_device struct
1648 * NOTE: Reads the PHY's abilities and populates
1649 * phydev->supported accordingly.
1650 * The caller must have taken the MDIO bus lock.
1652 * returns 0 or negative errno code
1654 static int ytphy_utp_read_abilities(struct phy_device *phydev)
1658 linkmode_set_bit_array(phy_basic_ports_array,
1659 ARRAY_SIZE(phy_basic_ports_array),
1662 val = __phy_read(phydev, MII_BMSR);
1666 linkmode_mod_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported,
1667 val & BMSR_ANEGCAPABLE);
1669 linkmode_mod_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, phydev->supported,
1670 val & BMSR_100FULL);
1671 linkmode_mod_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, phydev->supported,
1672 val & BMSR_100HALF);
1673 linkmode_mod_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT, phydev->supported,
1675 linkmode_mod_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT, phydev->supported,
1678 if (val & BMSR_ESTATEN) {
1679 val = __phy_read(phydev, MII_ESTATUS);
1683 linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
1684 phydev->supported, val & ESTATUS_1000_TFULL);
1685 linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
1686 phydev->supported, val & ESTATUS_1000_THALF);
1687 linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
1688 phydev->supported, val & ESTATUS_1000_XFULL);
1695 * yt8521_get_features_paged() - read supported link modes for one page
1696 * @phydev: a pointer to a &struct phy_device
1697 * @page: The reg page(YT8521_RSSR_FIBER_SPACE/YT8521_RSSR_UTP_SPACE) to
1700 * returns 0 or negative errno code
1702 static int yt8521_get_features_paged(struct phy_device *phydev, int page)
1707 page &= YT8521_RSSR_SPACE_MASK;
1708 old_page = phy_select_page(phydev, page);
1710 goto err_restore_page;
1712 if (page == YT8521_RSSR_FIBER_SPACE) {
1713 linkmode_zero(phydev->supported);
1714 yt8521_prepare_fiber_features(phydev, phydev->supported);
1716 ret = ytphy_utp_read_abilities(phydev);
1718 goto err_restore_page;
1722 return phy_restore_page(phydev, old_page, ret);
1726 * yt8521_get_features - switch reg space then call yt8521_get_features_paged
1727 * @phydev: target phy_device struct
1729 * returns 0 or negative errno code
1731 static int yt8521_get_features(struct phy_device *phydev)
1733 struct yt8521_priv *priv = phydev->priv;
1736 if (priv->reg_page != YT8521_RSSR_TO_BE_ARBITRATED) {
1737 ret = yt8521_get_features_paged(phydev, priv->reg_page);
1739 ret = yt8521_get_features_paged(phydev,
1740 YT8521_RSSR_UTP_SPACE);
1744 /* add fiber's features to phydev->supported */
1745 yt8521_prepare_fiber_features(phydev, phydev->supported);
1750 static struct phy_driver motorcomm_phy_drvs[] = {
1752 PHY_ID_MATCH_EXACT(PHY_ID_YT8511),
1753 .name = "YT8511 Gigabit Ethernet",
1754 .config_init = yt8511_config_init,
1755 .suspend = genphy_suspend,
1756 .resume = genphy_resume,
1757 .read_page = yt8511_read_page,
1758 .write_page = yt8511_write_page,
1761 PHY_ID_MATCH_EXACT(PHY_ID_YT8521),
1762 .name = "YT8521 Gigabit Ethernet",
1763 .get_features = yt8521_get_features,
1764 .probe = yt8521_probe,
1765 .read_page = yt8521_read_page,
1766 .write_page = yt8521_write_page,
1767 .get_wol = ytphy_get_wol,
1768 .set_wol = ytphy_set_wol,
1769 .config_aneg = yt8521_config_aneg,
1770 .aneg_done = yt8521_aneg_done,
1771 .config_init = yt8521_config_init,
1772 .read_status = yt8521_read_status,
1773 .soft_reset = yt8521_soft_reset,
1774 .suspend = yt8521_suspend,
1775 .resume = yt8521_resume,
1778 PHY_ID_MATCH_EXACT(PHY_ID_YT8531S),
1779 .name = "YT8531S Gigabit Ethernet",
1780 .get_features = yt8521_get_features,
1781 .probe = yt8531s_probe,
1782 .read_page = yt8521_read_page,
1783 .write_page = yt8521_write_page,
1784 .get_wol = ytphy_get_wol,
1785 .set_wol = ytphy_set_wol,
1786 .config_aneg = yt8521_config_aneg,
1787 .aneg_done = yt8521_aneg_done,
1788 .config_init = yt8521_config_init,
1789 .read_status = yt8521_read_status,
1790 .soft_reset = yt8521_soft_reset,
1791 .suspend = yt8521_suspend,
1792 .resume = yt8521_resume,
1796 module_phy_driver(motorcomm_phy_drvs);
1798 MODULE_DESCRIPTION("Motorcomm 8511/8521/8531S PHY driver");
1799 MODULE_AUTHOR("Peter Geis");
1800 MODULE_AUTHOR("Frank");
1801 MODULE_LICENSE("GPL");
1803 static const struct mdio_device_id __maybe_unused motorcomm_tbl[] = {
1804 { PHY_ID_MATCH_EXACT(PHY_ID_YT8511) },
1805 { PHY_ID_MATCH_EXACT(PHY_ID_YT8521) },
1806 { PHY_ID_MATCH_EXACT(PHY_ID_YT8531S) },
1810 MODULE_DEVICE_TABLE(mdio, motorcomm_tbl);