1 /*******************************************************************************
3 Intel(R) Gigabit Ethernet Linux driver
4 Copyright(c) 2007-2009 Intel Corporation.
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26 *******************************************************************************/
31 #include <linux/types.h>
32 #include <linux/delay.h>
34 #include <linux/netdevice.h>
36 #include "e1000_regs.h"
37 #include "e1000_defines.h"
41 #define E1000_DEV_ID_82576 0x10C9
42 #define E1000_DEV_ID_82576_FIBER 0x10E6
43 #define E1000_DEV_ID_82576_SERDES 0x10E7
44 #define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8
45 #define E1000_DEV_ID_82576_QUAD_COPPER_ET2 0x1526
46 #define E1000_DEV_ID_82576_NS 0x150A
47 #define E1000_DEV_ID_82576_NS_SERDES 0x1518
48 #define E1000_DEV_ID_82576_SERDES_QUAD 0x150D
49 #define E1000_DEV_ID_82575EB_COPPER 0x10A7
50 #define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
51 #define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
52 #define E1000_DEV_ID_82580_COPPER 0x150E
53 #define E1000_DEV_ID_82580_FIBER 0x150F
54 #define E1000_DEV_ID_82580_SERDES 0x1510
55 #define E1000_DEV_ID_82580_SGMII 0x1511
56 #define E1000_DEV_ID_82580_COPPER_DUAL 0x1516
57 #define E1000_DEV_ID_DH89XXCC_SGMII 0x0438
58 #define E1000_DEV_ID_DH89XXCC_SERDES 0x043A
59 #define E1000_DEV_ID_DH89XXCC_BACKPLANE 0x043C
60 #define E1000_DEV_ID_DH89XXCC_SFP 0x0440
61 #define E1000_DEV_ID_I350_COPPER 0x1521
62 #define E1000_DEV_ID_I350_FIBER 0x1522
63 #define E1000_DEV_ID_I350_SERDES 0x1523
64 #define E1000_DEV_ID_I350_SGMII 0x1524
66 #define E1000_REVISION_2 2
67 #define E1000_REVISION_4 4
69 #define E1000_FUNC_0 0
70 #define E1000_FUNC_1 1
71 #define E1000_FUNC_2 2
72 #define E1000_FUNC_3 3
74 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
75 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
76 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2 6
77 #define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3 9
85 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
88 enum e1000_media_type {
89 e1000_media_type_unknown = 0,
90 e1000_media_type_copper = 1,
91 e1000_media_type_internal_serdes = 2,
96 e1000_nvm_unknown = 0,
103 enum e1000_nvm_override {
104 e1000_nvm_override_none = 0,
105 e1000_nvm_override_spi_small,
106 e1000_nvm_override_spi_large,
109 enum e1000_phy_type {
110 e1000_phy_unknown = 0,
121 enum e1000_bus_type {
122 e1000_bus_type_unknown = 0,
125 e1000_bus_type_pci_express,
126 e1000_bus_type_reserved
129 enum e1000_bus_speed {
130 e1000_bus_speed_unknown = 0,
136 e1000_bus_speed_2500,
137 e1000_bus_speed_5000,
138 e1000_bus_speed_reserved
141 enum e1000_bus_width {
142 e1000_bus_width_unknown = 0,
143 e1000_bus_width_pcie_x1,
144 e1000_bus_width_pcie_x2,
145 e1000_bus_width_pcie_x4 = 4,
146 e1000_bus_width_pcie_x8 = 8,
149 e1000_bus_width_reserved
152 enum e1000_1000t_rx_status {
153 e1000_1000t_rx_status_not_ok = 0,
154 e1000_1000t_rx_status_ok,
155 e1000_1000t_rx_status_undefined = 0xFF
158 enum e1000_rev_polarity {
159 e1000_rev_polarity_normal = 0,
160 e1000_rev_polarity_reversed,
161 e1000_rev_polarity_undefined = 0xFF
169 e1000_fc_default = 0xFF
172 /* Statistics counters collected by the MAC */
173 struct e1000_hw_stats {
252 struct e1000_phy_stats {
257 struct e1000_host_mng_dhcp_cookie {
268 /* Host Interface "Rev 1" */
269 struct e1000_host_command_header {
276 #define E1000_HI_MAX_DATA_LENGTH 252
277 struct e1000_host_command_info {
278 struct e1000_host_command_header command_header;
279 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
282 /* Host Interface "Rev 2" */
283 struct e1000_host_mng_command_header {
291 #define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
292 struct e1000_host_mng_command_info {
293 struct e1000_host_mng_command_header command_header;
294 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
297 #include "e1000_mac.h"
298 #include "e1000_phy.h"
299 #include "e1000_nvm.h"
300 #include "e1000_mbx.h"
302 struct e1000_mac_operations {
303 s32 (*check_for_link)(struct e1000_hw *);
304 s32 (*reset_hw)(struct e1000_hw *);
305 s32 (*init_hw)(struct e1000_hw *);
306 bool (*check_mng_mode)(struct e1000_hw *);
307 s32 (*setup_physical_interface)(struct e1000_hw *);
308 void (*rar_set)(struct e1000_hw *, u8 *, u32);
309 s32 (*read_mac_addr)(struct e1000_hw *);
310 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
313 struct e1000_phy_operations {
314 s32 (*acquire)(struct e1000_hw *);
315 s32 (*check_polarity)(struct e1000_hw *);
316 s32 (*check_reset_block)(struct e1000_hw *);
317 s32 (*force_speed_duplex)(struct e1000_hw *);
318 s32 (*get_cfg_done)(struct e1000_hw *hw);
319 s32 (*get_cable_length)(struct e1000_hw *);
320 s32 (*get_phy_info)(struct e1000_hw *);
321 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
322 void (*release)(struct e1000_hw *);
323 s32 (*reset)(struct e1000_hw *);
324 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
325 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
326 s32 (*write_reg)(struct e1000_hw *, u32, u16);
329 struct e1000_nvm_operations {
330 s32 (*acquire)(struct e1000_hw *);
331 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
332 void (*release)(struct e1000_hw *);
333 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
337 s32 (*get_invariants)(struct e1000_hw *);
338 struct e1000_mac_operations *mac_ops;
339 struct e1000_phy_operations *phy_ops;
340 struct e1000_nvm_operations *nvm_ops;
343 extern const struct e1000_info e1000_82575_info;
345 struct e1000_mac_info {
346 struct e1000_mac_operations ops;
351 enum e1000_mac_type type;
362 /* Maximum size of the MTA register table in all supported adapters */
363 #define MAX_MTA_REG 128
364 u32 mta_shadow[MAX_MTA_REG];
367 u8 forced_speed_duplex;
370 bool arc_subsystem_valid;
371 bool asf_firmware_present;
374 bool disable_hw_init_bits;
375 bool get_link_status;
376 bool ifs_params_forced;
378 bool report_tx_early;
379 bool serdes_has_link;
380 bool tx_pkt_filtering;
383 struct e1000_phy_info {
384 struct e1000_phy_operations ops;
386 enum e1000_phy_type type;
388 enum e1000_1000t_rx_status local_rx;
389 enum e1000_1000t_rx_status remote_rx;
390 enum e1000_ms_type ms_type;
391 enum e1000_ms_type original_ms_type;
392 enum e1000_rev_polarity cable_polarity;
393 enum e1000_smart_speed smart_speed;
397 u32 reset_delay_us; /* in usec */
400 enum e1000_media_type media_type;
402 u16 autoneg_advertised;
405 u16 max_cable_length;
406 u16 min_cable_length;
410 bool disable_polarity_correction;
412 bool polarity_correction;
414 bool speed_downgraded;
415 bool autoneg_wait_to_complete;
418 struct e1000_nvm_info {
419 struct e1000_nvm_operations ops;
421 enum e1000_nvm_type type;
422 enum e1000_nvm_override override;
434 struct e1000_bus_info {
435 enum e1000_bus_type type;
436 enum e1000_bus_speed speed;
437 enum e1000_bus_width width;
445 struct e1000_fc_info {
446 u32 high_water; /* Flow control high-water mark */
447 u32 low_water; /* Flow control low-water mark */
448 u16 pause_time; /* Flow control pause timer */
449 bool send_xon; /* Flow control send XON */
450 bool strict_ieee; /* Strict IEEE mode */
451 enum e1000_fc_mode current_mode; /* Type of flow control */
452 enum e1000_fc_mode requested_mode;
455 struct e1000_mbx_operations {
456 s32 (*init_params)(struct e1000_hw *hw);
457 s32 (*read)(struct e1000_hw *, u32 *, u16, u16);
458 s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
459 s32 (*read_posted)(struct e1000_hw *, u32 *, u16, u16);
460 s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
461 s32 (*check_for_msg)(struct e1000_hw *, u16);
462 s32 (*check_for_ack)(struct e1000_hw *, u16);
463 s32 (*check_for_rst)(struct e1000_hw *, u16);
466 struct e1000_mbx_stats {
475 struct e1000_mbx_info {
476 struct e1000_mbx_operations ops;
477 struct e1000_mbx_stats stats;
483 struct e1000_dev_spec_82575 {
485 bool global_device_reset;
492 u8 __iomem *flash_address;
493 unsigned long io_base;
495 struct e1000_mac_info mac;
496 struct e1000_fc_info fc;
497 struct e1000_phy_info phy;
498 struct e1000_nvm_info nvm;
499 struct e1000_bus_info bus;
500 struct e1000_mbx_info mbx;
501 struct e1000_host_mng_dhcp_cookie mng_cookie;
504 struct e1000_dev_spec_82575 _82575;
508 u16 subsystem_vendor_id;
509 u16 subsystem_device_id;
515 extern struct net_device *igb_get_hw_dev(struct e1000_hw *hw);
516 #define hw_dbg(format, arg...) \
517 netdev_dbg(igb_get_hw_dev(hw), format, ##arg)
519 /* These functions must be implemented by drivers */
520 s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
521 s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
522 #endif /* _E1000_HW_H_ */