2 * Copyright (c) 2015-2016, Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include <linux/if_vlan.h>
36 #include <linux/etherdevice.h>
37 #include <linux/timecounter.h>
38 #include <linux/net_tstamp.h>
39 #include <linux/crash_dump.h>
40 #include <linux/mlx5/driver.h>
41 #include <linux/mlx5/qp.h>
42 #include <linux/mlx5/cq.h>
43 #include <linux/mlx5/port.h>
44 #include <linux/mlx5/vport.h>
45 #include <linux/mlx5/transobj.h>
46 #include <linux/mlx5/fs.h>
47 #include <linux/rhashtable.h>
48 #include <net/udp_tunnel.h>
49 #include <net/switchdev.h>
51 #include <linux/dim.h>
52 #include <linux/bits.h>
54 #include "mlx5_core.h"
59 #include "lib/hv_vhca.h"
60 #include "lib/clock.h"
61 #include "en/rx_res.h"
64 extern const struct net_device_ops mlx5e_netdev_ops;
67 #define MLX5E_METADATA_ETHER_TYPE (0x8CE4)
68 #define MLX5E_METADATA_ETHER_LEN 8
70 #define MLX5E_ETH_HARD_MTU (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN)
72 #define MLX5E_HW2SW_MTU(params, hwmtu) ((hwmtu) - ((params)->hard_mtu))
73 #define MLX5E_SW2HW_MTU(params, swmtu) ((swmtu) + ((params)->hard_mtu))
75 #define MLX5E_MAX_NUM_TC 8
76 #define MLX5E_MAX_NUM_MQPRIO_CH_TC TC_QOPT_MAX_QUEUE
78 #define MLX5_RX_HEADROOM NET_SKB_PAD
79 #define MLX5_SKB_FRAG_SZ(len) (SKB_DATA_ALIGN(len) + \
80 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
82 #define MLX5E_RX_MAX_HEAD (256)
83 #define MLX5E_SHAMPO_LOG_MAX_HEADER_ENTRY_SIZE (9)
84 #define MLX5E_SHAMPO_WQ_HEADER_PER_PAGE (PAGE_SIZE >> MLX5E_SHAMPO_LOG_MAX_HEADER_ENTRY_SIZE)
85 #define MLX5E_SHAMPO_WQ_BASE_HEAD_ENTRY_SIZE (64)
86 #define MLX5E_SHAMPO_WQ_RESRV_SIZE (64 * 1024)
87 #define MLX5E_SHAMPO_WQ_BASE_RESRV_SIZE (4096)
89 #define MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev) \
90 (6 + MLX5_CAP_GEN(mdev, cache_line_128byte)) /* HW restriction */
91 #define MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, req) \
92 max_t(u32, MLX5_MPWRQ_MIN_LOG_STRIDE_SZ(mdev), req)
93 #define MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev) \
94 MLX5_MPWRQ_LOG_STRIDE_SZ(mdev, order_base_2(MLX5E_RX_MAX_HEAD))
96 #define MLX5_MPWRQ_MAX_LOG_WQE_SZ 18
98 /* Keep in sync with mlx5e_mpwrq_log_wqe_sz.
99 * These are theoretical maximums, which can be further restricted by
100 * capabilities. These values are used for static resource allocations and
102 * MLX5_SEND_WQE_MAX_SIZE is a bit bigger than the maximum cacheline-aligned WQE
103 * size actually used at runtime, but it's not a problem when calculating static
106 #define MLX5_UMR_MAX_FLEX_SPACE \
107 (ALIGN_DOWN(MLX5_SEND_WQE_MAX_SIZE - sizeof(struct mlx5e_umr_wqe), \
108 MLX5_UMR_FLEX_ALIGNMENT))
109 #define MLX5_MPWRQ_MAX_PAGES_PER_WQE \
110 rounddown_pow_of_two(MLX5_UMR_MAX_FLEX_SPACE / sizeof(struct mlx5_mtt))
112 #define MLX5E_MAX_RQ_NUM_MTTS \
113 (ALIGN_DOWN(U16_MAX, 4) * 2) /* Fits into u16 and aligned by WQEBB. */
114 #define MLX5E_MAX_RQ_NUM_KSMS (U16_MAX - 1) /* So that num_ksms fits into u16. */
115 #define MLX5E_ORDER2_MAX_PACKET_MTU (order_base_2(10 * 1024))
117 #define MLX5E_MIN_SKB_FRAG_SZ (MLX5_SKB_FRAG_SZ(MLX5_RX_HEADROOM))
118 #define MLX5E_LOG_MAX_RX_WQE_BULK \
119 (ilog2(PAGE_SIZE / roundup_pow_of_two(MLX5E_MIN_SKB_FRAG_SZ)))
121 #define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x6
122 #define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa
123 #define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xd
125 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE (1 + MLX5E_LOG_MAX_RX_WQE_BULK)
126 #define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa
127 #define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE 0xd
129 #define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW 0x2
131 #define MLX5E_DEFAULT_LRO_TIMEOUT 32
132 #define MLX5E_LRO_TIMEOUT_ARR_SIZE 4
134 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10
135 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE 0x3
136 #define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20
137 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10
138 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE 0x10
139 #define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20
140 #define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES 0x80
141 #define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW 0x2
143 #define MLX5E_MIN_NUM_CHANNELS 0x1
144 #define MLX5E_MAX_NUM_CHANNELS (MLX5E_INDIR_RQT_SIZE / 2)
145 #define MLX5E_TX_CQ_POLL_BUDGET 128
146 #define MLX5E_TX_XSK_POLL_BUDGET 64
147 #define MLX5E_SQ_RECOVER_MIN_INTERVAL 500 /* msecs */
149 #define MLX5E_KLM_UMR_WQE_SZ(sgl_len)\
150 (sizeof(struct mlx5e_umr_wqe) +\
151 (sizeof(struct mlx5_klm) * (sgl_len)))
153 #define MLX5E_KLM_UMR_WQEBBS(klm_entries) \
154 (DIV_ROUND_UP(MLX5E_KLM_UMR_WQE_SZ(klm_entries), MLX5_SEND_WQE_BB))
156 #define MLX5E_KLM_UMR_DS_CNT(klm_entries)\
157 (DIV_ROUND_UP(MLX5E_KLM_UMR_WQE_SZ(klm_entries), MLX5_SEND_WQE_DS))
159 #define MLX5E_KLM_MAX_ENTRIES_PER_WQE(wqe_size)\
160 (((wqe_size) - sizeof(struct mlx5e_umr_wqe)) / sizeof(struct mlx5_klm))
162 #define MLX5E_KLM_ENTRIES_PER_WQE(wqe_size)\
163 ALIGN_DOWN(MLX5E_KLM_MAX_ENTRIES_PER_WQE(wqe_size), MLX5_UMR_KLM_NUM_ENTRIES_ALIGNMENT)
165 #define MLX5E_MAX_KLM_PER_WQE(mdev) \
166 MLX5E_KLM_ENTRIES_PER_WQE(MLX5_SEND_WQE_BB * mlx5e_get_max_sq_aligned_wqebbs(mdev))
168 #define MLX5E_MSG_LEVEL NETIF_MSG_LINK
170 #define mlx5e_dbg(mlevel, priv, format, ...) \
172 if (NETIF_MSG_##mlevel & (priv)->msglevel) \
173 netdev_warn(priv->netdev, format, \
177 #define mlx5e_state_dereference(priv, p) \
178 rcu_dereference_protected((p), lockdep_is_held(&(priv)->state_lock))
180 static inline u8 mlx5e_get_num_lag_ports(struct mlx5_core_dev *mdev)
182 if (mlx5_lag_is_lacp_owner(mdev))
185 return clamp_t(u8, MLX5_CAP_GEN(mdev, num_lag_ports), 1, MLX5_MAX_PORTS);
188 static inline u16 mlx5_min_rx_wqes(int wq_type, u32 wq_size)
191 case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ:
192 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES_MPW,
195 return min_t(u16, MLX5E_PARAMS_DEFAULT_MIN_RX_WQES,
200 /* Use this function to get max num channels (rxqs/txqs) only to create netdev */
201 static inline int mlx5e_get_max_num_channels(struct mlx5_core_dev *mdev)
203 return is_kdump_kernel() ?
204 MLX5E_MIN_NUM_CHANNELS :
205 min_t(int, mlx5_comp_vectors_count(mdev), MLX5E_MAX_NUM_CHANNELS);
208 /* The maximum WQE size can be retrieved by max_wqe_sz_sq in
209 * bytes units. Driver hardens the limitation to 1KB (16
210 * WQEBBs), unless firmware capability is stricter.
212 static inline u8 mlx5e_get_max_sq_wqebbs(struct mlx5_core_dev *mdev)
214 BUILD_BUG_ON(MLX5_SEND_WQE_MAX_WQEBBS > U8_MAX);
216 return (u8)min_t(u16, MLX5_SEND_WQE_MAX_WQEBBS,
217 MLX5_CAP_GEN(mdev, max_wqe_sz_sq) / MLX5_SEND_WQE_BB);
220 static inline u8 mlx5e_get_max_sq_aligned_wqebbs(struct mlx5_core_dev *mdev)
222 /* The return value will be multiplied by MLX5_SEND_WQEBB_NUM_DS.
223 * Since max_sq_wqebbs may be up to MLX5_SEND_WQE_MAX_WQEBBS == 16,
224 * see mlx5e_get_max_sq_wqebbs(), the multiplication (16 * 4 == 64)
225 * overflows the 6-bit DS field of Ctrl Segment. Use a bound lower
226 * than MLX5_SEND_WQE_MAX_WQEBBS to let a full-session WQE be
229 u8 wqebbs = mlx5e_get_max_sq_wqebbs(mdev);
231 wqebbs = min_t(u8, wqebbs, MLX5_SEND_WQE_MAX_WQEBBS - 1);
232 #if L1_CACHE_BYTES >= 128
233 wqebbs = ALIGN_DOWN(wqebbs, 2);
238 struct mlx5e_tx_wqe {
239 struct mlx5_wqe_ctrl_seg ctrl;
240 struct mlx5_wqe_eth_seg eth;
241 struct mlx5_wqe_data_seg data[];
244 struct mlx5e_rx_wqe_ll {
245 struct mlx5_wqe_srq_next_seg next;
246 struct mlx5_wqe_data_seg data[];
249 struct mlx5e_rx_wqe_cyc {
250 DECLARE_FLEX_ARRAY(struct mlx5_wqe_data_seg, data);
253 struct mlx5e_umr_wqe {
254 struct mlx5_wqe_ctrl_seg ctrl;
255 struct mlx5_wqe_umr_ctrl_seg uctrl;
256 struct mlx5_mkey_seg mkc;
258 DECLARE_FLEX_ARRAY(struct mlx5_mtt, inline_mtts);
259 DECLARE_FLEX_ARRAY(struct mlx5_klm, inline_klms);
260 DECLARE_FLEX_ARRAY(struct mlx5_ksm, inline_ksms);
264 enum mlx5e_priv_flag {
265 MLX5E_PFLAG_RX_CQE_BASED_MODER,
266 MLX5E_PFLAG_TX_CQE_BASED_MODER,
267 MLX5E_PFLAG_RX_CQE_COMPRESS,
268 MLX5E_PFLAG_RX_STRIDING_RQ,
269 MLX5E_PFLAG_RX_NO_CSUM_COMPLETE,
270 MLX5E_PFLAG_XDP_TX_MPWQE,
271 MLX5E_PFLAG_SKB_TX_MPWQE,
272 MLX5E_PFLAG_TX_PORT_TS,
273 MLX5E_NUM_PFLAGS, /* Keep last */
276 #define MLX5E_SET_PFLAG(params, pflag, enable) \
279 (params)->pflags |= BIT(pflag); \
281 (params)->pflags &= ~(BIT(pflag)); \
284 #define MLX5E_GET_PFLAG(params, pflag) (!!((params)->pflags & (BIT(pflag))))
287 MLX5E_PACKET_MERGE_NONE,
288 MLX5E_PACKET_MERGE_LRO,
289 MLX5E_PACKET_MERGE_SHAMPO,
292 struct mlx5e_packet_merge_param {
293 enum packet_merge type;
296 u8 match_criteria_type;
297 u8 alignment_granularity;
301 struct mlx5e_params {
304 u8 log_rq_mtu_frames;
309 struct netdev_tc_txq tc_to_txq[TC_MAX_QUEUE];
311 u64 max_rate[TC_MAX_QUEUE];
312 u32 hw_id[TC_MAX_QUEUE];
315 bool rx_cqe_compress_def;
316 struct dim_cq_moder rx_cq_moderation;
317 struct dim_cq_moder tx_cq_moderation;
318 struct mlx5e_packet_merge_param packet_merge;
319 u8 tx_min_inline_mode;
320 bool vlan_strip_disable;
325 struct bpf_prog *xdp_prog;
326 struct mlx5e_xsk *xsk;
332 static inline u8 mlx5e_get_dcb_num_tc(struct mlx5e_params *params)
334 return params->mqprio.mode == TC_MQPRIO_MODE_DCB ?
335 params->mqprio.num_tc : 1;
338 /* Keep this enum consistent with the corresponding strings array
339 * declared in en/reporter_rx.c
342 MLX5E_RQ_STATE_ENABLED = 0,
343 MLX5E_RQ_STATE_RECOVERING,
345 MLX5E_RQ_STATE_NO_CSUM_COMPLETE,
346 MLX5E_RQ_STATE_CSUM_FULL, /* cqe_csum_full hw bit is set */
347 MLX5E_RQ_STATE_MINI_CQE_HW_STRIDX, /* set when mini_cqe_resp_stride_index cap is used */
348 MLX5E_RQ_STATE_SHAMPO, /* set when SHAMPO cap is used */
349 MLX5E_RQ_STATE_MINI_CQE_ENHANCED, /* set when enhanced mini_cqe_cap is used */
350 MLX5E_RQ_STATE_XSK, /* set to indicate an xsk rq */
351 MLX5E_NUM_RQ_STATES, /* Must be kept last */
355 /* data path - accessed per cqe */
358 /* data path - accessed per napi poll */
360 struct napi_struct *napi;
361 struct mlx5_core_cq mcq;
362 struct mlx5e_ch_stats *ch_stats;
365 struct net_device *netdev;
366 struct mlx5_core_dev *mdev;
367 struct mlx5e_priv *priv;
368 struct mlx5_wq_ctrl wq_ctrl;
369 } ____cacheline_aligned_in_smp;
371 struct mlx5e_cq_decomp {
372 /* cqe decompression */
373 struct mlx5_cqe64 title;
374 struct mlx5_mini_cqe8 mini_arr[MLX5_MINI_CQE_ARRAY_SIZE];
379 } ____cacheline_aligned_in_smp;
381 enum mlx5e_dma_map_type {
382 MLX5E_DMA_MAP_SINGLE,
386 struct mlx5e_sq_dma {
389 enum mlx5e_dma_map_type type;
392 /* Keep this enum consistent with with the corresponding strings array
393 * declared in en/reporter_tx.c
396 MLX5E_SQ_STATE_ENABLED = 0,
397 MLX5E_SQ_STATE_MPWQE,
398 MLX5E_SQ_STATE_RECOVERING,
399 MLX5E_SQ_STATE_IPSEC,
401 MLX5E_SQ_STATE_VLAN_NEED_L2_INLINE,
402 MLX5E_SQ_STATE_PENDING_XSK_TX,
403 MLX5E_SQ_STATE_PENDING_TLS_RX_RESYNC,
404 MLX5E_SQ_STATE_XDP_MULTIBUF,
405 MLX5E_NUM_SQ_STATES, /* Must be kept last */
408 struct mlx5e_tx_mpwqe {
409 /* Current MPWQE session */
410 struct mlx5e_tx_wqe *wqe;
417 struct mlx5e_skb_fifo {
418 struct sk_buff **fifo;
429 /* dirtied @completion */
433 struct dim dim; /* Adaptive Moderation */
436 u16 pc ____cacheline_aligned_in_smp;
439 struct mlx5e_tx_mpwqe mpwqe;
444 struct mlx5_wq_cyc wq;
446 struct mlx5e_sq_stats *stats;
448 struct mlx5e_sq_dma *dma_fifo;
449 struct mlx5e_skb_fifo skb_fifo;
450 struct mlx5e_tx_wqe_info *wqe_info;
452 void __iomem *uar_map;
453 struct netdev_queue *txq;
456 u8 max_sq_mpw_wqebbs;
462 struct mlx5_clock *clock;
463 struct net_device *netdev;
464 struct mlx5_core_dev *mdev;
465 struct mlx5e_channel *channel;
466 struct mlx5e_priv *priv;
469 struct mlx5_wq_ctrl wq_ctrl;
473 struct work_struct recover_work;
474 struct mlx5e_ptpsq *ptpsq;
475 cqe_ts_to_ns ptp_cyc2time;
476 } ____cacheline_aligned_in_smp;
478 struct mlx5e_xdp_info_fifo {
479 union mlx5e_xdp_info *xi;
486 struct mlx5e_xmit_data;
487 typedef int (*mlx5e_fp_xmit_xdp_frame_check)(struct mlx5e_xdpsq *);
488 typedef bool (*mlx5e_fp_xmit_xdp_frame)(struct mlx5e_xdpsq *,
489 struct mlx5e_xmit_data *,
495 /* dirtied @completion */
500 u32 xdpi_fifo_pc ____cacheline_aligned_in_smp;
502 struct mlx5_wqe_ctrl_seg *doorbell_cseg;
503 struct mlx5e_tx_mpwqe mpwqe;
508 struct xsk_buff_pool *xsk_pool;
509 struct mlx5_wq_cyc wq;
510 struct mlx5e_xdpsq_stats *stats;
511 mlx5e_fp_xmit_xdp_frame_check xmit_xdp_frame_check;
512 mlx5e_fp_xmit_xdp_frame xmit_xdp_frame;
514 struct mlx5e_xdp_wqe_info *wqe_info;
515 struct mlx5e_xdp_info_fifo xdpi_fifo;
517 void __iomem *uar_map;
522 u8 max_sq_mpw_wqebbs;
528 struct mlx5_wq_ctrl wq_ctrl;
529 struct mlx5e_channel *channel;
530 } ____cacheline_aligned_in_smp;
532 struct mlx5e_ktls_resync_resp;
539 struct mlx5_wqe_ctrl_seg *doorbell_cseg;
542 /* write@xmit, read@completion */
544 struct mlx5e_icosq_wqe_info *wqe_info;
548 struct mlx5_wq_cyc wq;
549 void __iomem *uar_map;
553 struct mlx5e_ktls_resync_resp *ktls_resync;
556 struct mlx5_wq_ctrl wq_ctrl;
557 struct mlx5e_channel *channel;
559 struct work_struct recover_work;
560 } ____cacheline_aligned_in_smp;
562 struct mlx5e_frag_page {
567 enum mlx5e_wqe_frag_flag {
568 MLX5E_WQE_FRAG_LAST_IN_PAGE,
569 MLX5E_WQE_FRAG_SKIP_RELEASE,
572 struct mlx5e_wqe_frag_info {
574 struct mlx5e_frag_page *frag_page;
575 struct xdp_buff **xskp;
581 union mlx5e_alloc_units {
582 DECLARE_FLEX_ARRAY(struct mlx5e_frag_page, frag_pages);
583 DECLARE_FLEX_ARRAY(struct page *, pages);
584 DECLARE_FLEX_ARRAY(struct xdp_buff *, xsk_buffs);
587 struct mlx5e_mpw_info {
588 u16 consumed_strides;
589 DECLARE_BITMAP(skip_release_bitmap, MLX5_MPWRQ_MAX_PAGES_PER_WQE);
590 union mlx5e_alloc_units alloc_units;
593 #define MLX5E_MAX_RX_FRAGS 4
595 /* a single cache unit is capable to serve one napi call (for non-striding rq)
596 * or a MPWQE (for striding rq).
598 #define MLX5E_CACHE_UNIT (MLX5_MPWRQ_MAX_PAGES_PER_WQE > NAPI_POLL_WEIGHT ? \
599 MLX5_MPWRQ_MAX_PAGES_PER_WQE : NAPI_POLL_WEIGHT)
600 #define MLX5E_CACHE_SIZE (4 * roundup_pow_of_two(MLX5E_CACHE_UNIT))
603 typedef void (*mlx5e_fp_handle_rx_cqe)(struct mlx5e_rq*, struct mlx5_cqe64*);
604 typedef struct sk_buff *
605 (*mlx5e_fp_skb_from_cqe_mpwrq)(struct mlx5e_rq *rq, struct mlx5e_mpw_info *wi,
606 struct mlx5_cqe64 *cqe, u16 cqe_bcnt,
607 u32 head_offset, u32 page_idx);
608 typedef struct sk_buff *
609 (*mlx5e_fp_skb_from_cqe)(struct mlx5e_rq *rq, struct mlx5e_wqe_frag_info *wi,
610 struct mlx5_cqe64 *cqe, u32 cqe_bcnt);
611 typedef bool (*mlx5e_fp_post_rx_wqes)(struct mlx5e_rq *rq);
612 typedef void (*mlx5e_fp_dealloc_wqe)(struct mlx5e_rq*, u16);
613 typedef void (*mlx5e_fp_shampo_dealloc_hd)(struct mlx5e_rq*, u16, u16, bool);
615 int mlx5e_rq_set_handlers(struct mlx5e_rq *rq, struct mlx5e_params *params, bool xsk);
616 void mlx5e_rq_set_trap_handlers(struct mlx5e_rq *rq, struct mlx5e_params *params);
619 MLX5E_RQ_FLAG_XDP_XMIT,
620 MLX5E_RQ_FLAG_XDP_REDIRECT,
623 struct mlx5e_rq_frag_info {
628 struct mlx5e_rq_frags_info {
629 struct mlx5e_rq_frag_info arr[MLX5E_MAX_RX_FRAGS];
637 struct mlx5e_dma_info {
640 struct mlx5e_frag_page *frag_page;
645 struct mlx5e_shampo_hd {
647 struct mlx5e_dma_info *info;
648 struct mlx5e_frag_page *pages;
652 unsigned long *bitmap;
659 struct mlx5e_hw_gro_data {
665 enum mlx5e_mpwrq_umr_mode {
666 MLX5E_MPWRQ_UMR_MODE_ALIGNED,
667 MLX5E_MPWRQ_UMR_MODE_UNALIGNED,
668 MLX5E_MPWRQ_UMR_MODE_OVERSIZED,
669 MLX5E_MPWRQ_UMR_MODE_TRIPLE,
676 struct mlx5_wq_cyc wq;
677 struct mlx5e_wqe_frag_info *frags;
678 union mlx5e_alloc_units *alloc_units;
679 struct mlx5e_rq_frags_info info;
680 mlx5e_fp_skb_from_cqe skb_from_cqe;
683 struct mlx5_wq_ll wq;
684 struct mlx5e_umr_wqe umr_wqe;
685 struct mlx5e_mpw_info *info;
686 mlx5e_fp_skb_from_cqe_mpwrq skb_from_cqe_mpwrq;
700 struct mlx5e_shampo_hd *shampo;
706 u8 map_dir; /* dma map direction */
710 struct net_device *netdev;
711 struct mlx5e_rq_stats *stats;
713 struct mlx5e_cq_decomp cqd;
714 struct hwtstamp_config *tstamp;
715 struct mlx5_clock *clock;
716 struct mlx5e_icosq *icosq;
717 struct mlx5e_priv *priv;
719 struct mlx5e_hw_gro_data *hw_gro_data;
721 mlx5e_fp_handle_rx_cqe handle_rx_cqe;
722 mlx5e_fp_post_rx_wqes post_wqes;
723 mlx5e_fp_dealloc_wqe dealloc_wqe;
729 struct dim dim; /* Dynamic Interrupt Moderation */
732 struct bpf_prog __rcu *xdp_prog;
733 struct mlx5e_xdpsq *xdpsq;
734 DECLARE_BITMAP(flags, 8);
735 struct page_pool *page_pool;
737 /* AF_XDP zero-copy */
738 struct xsk_buff_pool *xsk_pool;
740 struct work_struct recover_work;
743 struct mlx5_wq_ctrl wq_ctrl;
747 struct mlx5_core_dev *mdev;
748 struct mlx5e_channel *channel;
749 struct mlx5e_dma_info wqe_overflow;
751 /* XDP read-mostly */
752 struct xdp_rxq_info xdp_rxq;
753 cqe_ts_to_ns ptp_cyc2time;
754 } ____cacheline_aligned_in_smp;
756 enum mlx5e_channel_state {
757 MLX5E_CHANNEL_STATE_XSK,
758 MLX5E_CHANNEL_NUM_STATES
761 struct mlx5e_channel {
764 struct mlx5e_xdpsq rq_xdpsq;
765 struct mlx5e_txqsq sq[MLX5E_MAX_NUM_TC];
766 struct mlx5e_icosq icosq; /* internal control operations */
767 struct mlx5e_txqsq __rcu * __rcu *qos_sqs;
769 struct napi_struct napi;
771 struct net_device *netdev;
778 struct mlx5e_xdpsq xdpsq;
780 /* AF_XDP zero-copy */
781 struct mlx5e_rq xskrq;
782 struct mlx5e_xdpsq xsksq;
785 struct mlx5e_icosq async_icosq;
786 /* async_icosq can be accessed from any CPU - the spinlock protects it. */
787 spinlock_t async_icosq_lock;
789 /* data path - accessed per napi poll */
790 const struct cpumask *aff_mask;
791 struct mlx5e_ch_stats *stats;
794 struct mlx5e_priv *priv;
795 struct mlx5_core_dev *mdev;
796 struct hwtstamp_config *tstamp;
797 DECLARE_BITMAP(state, MLX5E_CHANNEL_NUM_STATES);
800 /* Sync between icosq recovery and XSK enable/disable. */
801 struct mutex icosq_recovery_lock;
806 struct mlx5e_channels {
807 struct mlx5e_channel **c;
808 struct mlx5e_ptp *ptp;
810 struct mlx5e_params params;
813 struct mlx5e_channel_stats {
814 struct mlx5e_ch_stats ch;
815 struct mlx5e_sq_stats sq[MLX5E_MAX_NUM_TC];
816 struct mlx5e_rq_stats rq;
817 struct mlx5e_rq_stats xskrq;
818 struct mlx5e_xdpsq_stats rq_xdpsq;
819 struct mlx5e_xdpsq_stats xdpsq;
820 struct mlx5e_xdpsq_stats xsksq;
821 } ____cacheline_aligned_in_smp;
823 struct mlx5e_ptp_stats {
824 struct mlx5e_ch_stats ch;
825 struct mlx5e_sq_stats sq[MLX5E_MAX_NUM_TC];
826 struct mlx5e_ptp_cq_stats cq[MLX5E_MAX_NUM_TC];
827 struct mlx5e_rq_stats rq;
828 } ____cacheline_aligned_in_smp;
832 MLX5E_STATE_DESTROYING,
833 MLX5E_STATE_XDP_TX_ENABLED,
834 MLX5E_STATE_XDP_ACTIVE,
837 struct mlx5e_modify_sq_param {
843 u16 qos_queue_group_id;
846 #if IS_ENABLED(CONFIG_PCI_HYPERV_INTERFACE)
847 struct mlx5e_hv_vhca_stats_agent {
848 struct mlx5_hv_vhca_agent *agent;
849 struct delayed_work work;
856 /* XSK buffer pools are stored separately from channels,
857 * because we don't want to lose them when channels are
858 * recreated. The kernel also stores buffer pool, but it doesn't
859 * distinguish between zero-copy and non-zero-copy UMEMs, so
860 * rely on our mechanism.
862 struct xsk_buff_pool **pools;
867 /* Temporary storage for variables that are allocated when struct mlx5e_priv is
868 * initialized, and used where we can't allocate them because that functions
869 * must not fail. Use with care and make sure the same variable is not used
870 * simultaneously by multiple users.
872 struct mlx5e_scratchpad {
873 cpumask_var_t cpumask;
880 /* priv data path fields - start */
881 struct mlx5e_selq selq;
882 struct mlx5e_txqsq **txq2sq;
883 #ifdef CONFIG_MLX5_CORE_EN_DCB
884 struct mlx5e_dcbx_dp dcbx_dp;
886 /* priv data path fields - end */
890 struct mutex state_lock; /* Protects Interface state */
891 struct mlx5e_rq drop_rq;
893 struct mlx5e_channels channels;
894 u32 tisn[MLX5_MAX_PORTS][MLX5E_MAX_NUM_TC];
895 struct mlx5e_rx_res *rx_res;
898 struct mlx5e_flow_steering *fs;
900 struct workqueue_struct *wq;
901 struct work_struct update_carrier_work;
902 struct work_struct set_rx_mode_work;
903 struct work_struct tx_timeout_work;
904 struct work_struct update_stats_work;
905 struct work_struct monitor_counters_work;
906 struct mlx5_nb monitor_counters_nb;
908 struct mlx5_core_dev *mdev;
909 struct net_device *netdev;
910 struct mlx5e_trap *en_trap;
911 struct mlx5e_stats stats;
912 struct mlx5e_channel_stats **channel_stats;
913 struct mlx5e_channel_stats trap_stats;
914 struct mlx5e_ptp_stats ptp_stats;
915 struct mlx5e_sq_stats **htb_qos_sq_stats;
922 struct hwtstamp_config tstamp;
924 u16 drop_rq_q_counter;
925 struct notifier_block events_nb;
926 struct notifier_block blocking_events_nb;
928 struct udp_tunnel_nic_info nic_info;
929 #ifdef CONFIG_MLX5_CORE_EN_DCB
930 struct mlx5e_dcbx dcbx;
933 const struct mlx5e_profile *profile;
935 #ifdef CONFIG_MLX5_EN_MACSEC
936 struct mlx5e_macsec *macsec;
938 #ifdef CONFIG_MLX5_EN_IPSEC
939 struct mlx5e_ipsec *ipsec;
941 #ifdef CONFIG_MLX5_EN_TLS
942 struct mlx5e_tls *tls;
944 struct devlink_health_reporter *tx_reporter;
945 struct devlink_health_reporter *rx_reporter;
946 struct mlx5e_xsk xsk;
947 #if IS_ENABLED(CONFIG_PCI_HYPERV_INTERFACE)
948 struct mlx5e_hv_vhca_stats_agent stats_agent;
950 struct mlx5e_scratchpad scratchpad;
951 struct mlx5e_htb *htb;
952 struct mlx5e_mqprio_rl *mqprio_rl;
953 struct dentry *dfs_root;
957 struct mlx5e_priv *priv;
958 struct devlink_port dl_port;
961 struct mlx5e_rx_handlers {
962 mlx5e_fp_handle_rx_cqe handle_rx_cqe;
963 mlx5e_fp_handle_rx_cqe handle_rx_cqe_mpwqe;
964 mlx5e_fp_handle_rx_cqe handle_rx_cqe_mpwqe_shampo;
967 extern const struct mlx5e_rx_handlers mlx5e_rx_handlers_nic;
969 enum mlx5e_profile_feature {
970 MLX5E_PROFILE_FEATURE_PTP_RX,
971 MLX5E_PROFILE_FEATURE_PTP_TX,
972 MLX5E_PROFILE_FEATURE_QOS_HTB,
973 MLX5E_PROFILE_FEATURE_FS_VLAN,
974 MLX5E_PROFILE_FEATURE_FS_TC,
977 struct mlx5e_profile {
978 int (*init)(struct mlx5_core_dev *mdev,
979 struct net_device *netdev);
980 void (*cleanup)(struct mlx5e_priv *priv);
981 int (*init_rx)(struct mlx5e_priv *priv);
982 void (*cleanup_rx)(struct mlx5e_priv *priv);
983 int (*init_tx)(struct mlx5e_priv *priv);
984 void (*cleanup_tx)(struct mlx5e_priv *priv);
985 void (*enable)(struct mlx5e_priv *priv);
986 void (*disable)(struct mlx5e_priv *priv);
987 int (*update_rx)(struct mlx5e_priv *priv);
988 void (*update_stats)(struct mlx5e_priv *priv);
989 void (*update_carrier)(struct mlx5e_priv *priv);
990 int (*max_nch_limit)(struct mlx5_core_dev *mdev);
991 unsigned int (*stats_grps_num)(struct mlx5e_priv *priv);
992 mlx5e_stats_grp_t *stats_grps;
993 const struct mlx5e_rx_handlers *rx_handlers;
998 #define mlx5e_profile_feature_cap(profile, feature) \
999 ((profile)->features & BIT(MLX5E_PROFILE_FEATURE_##feature))
1001 void mlx5e_build_ptys2ethtool_map(void);
1003 bool mlx5e_check_fragmented_striding_rq_cap(struct mlx5_core_dev *mdev, u8 page_shift,
1004 enum mlx5e_mpwrq_umr_mode umr_mode);
1006 void mlx5e_shampo_dealloc_hd(struct mlx5e_rq *rq, u16 len, u16 start, bool close);
1007 void mlx5e_get_stats(struct net_device *dev, struct rtnl_link_stats64 *stats);
1008 void mlx5e_fold_sw_stats64(struct mlx5e_priv *priv, struct rtnl_link_stats64 *s);
1010 int mlx5e_self_test_num(struct mlx5e_priv *priv);
1011 int mlx5e_self_test_fill_strings(struct mlx5e_priv *priv, u8 *data);
1012 void mlx5e_self_test(struct net_device *ndev, struct ethtool_test *etest,
1014 void mlx5e_set_rx_mode_work(struct work_struct *work);
1016 int mlx5e_hwstamp_set(struct mlx5e_priv *priv, struct ifreq *ifr);
1017 int mlx5e_hwstamp_get(struct mlx5e_priv *priv, struct ifreq *ifr);
1018 int mlx5e_modify_rx_cqe_compression_locked(struct mlx5e_priv *priv, bool val, bool rx_filter);
1020 int mlx5e_vlan_rx_add_vid(struct net_device *dev, __always_unused __be16 proto,
1022 int mlx5e_vlan_rx_kill_vid(struct net_device *dev, __always_unused __be16 proto,
1024 void mlx5e_timestamp_init(struct mlx5e_priv *priv);
1026 struct mlx5e_xsk_param;
1028 struct mlx5e_rq_param;
1029 int mlx5e_open_rq(struct mlx5e_params *params, struct mlx5e_rq_param *param,
1030 struct mlx5e_xsk_param *xsk, int node,
1031 struct mlx5e_rq *rq);
1032 #define MLX5E_RQ_WQES_TIMEOUT 20000 /* msecs */
1033 int mlx5e_wait_for_min_rx_wqes(struct mlx5e_rq *rq, int wait_time);
1034 void mlx5e_close_rq(struct mlx5e_rq *rq);
1035 int mlx5e_create_rq(struct mlx5e_rq *rq, struct mlx5e_rq_param *param);
1036 void mlx5e_destroy_rq(struct mlx5e_rq *rq);
1038 struct mlx5e_sq_param;
1039 int mlx5e_open_xdpsq(struct mlx5e_channel *c, struct mlx5e_params *params,
1040 struct mlx5e_sq_param *param, struct xsk_buff_pool *xsk_pool,
1041 struct mlx5e_xdpsq *sq, bool is_redirect);
1042 void mlx5e_close_xdpsq(struct mlx5e_xdpsq *sq);
1044 struct mlx5e_create_cq_param {
1045 struct napi_struct *napi;
1046 struct mlx5e_ch_stats *ch_stats;
1051 struct mlx5e_cq_param;
1052 int mlx5e_open_cq(struct mlx5e_priv *priv, struct dim_cq_moder moder,
1053 struct mlx5e_cq_param *param, struct mlx5e_create_cq_param *ccp,
1054 struct mlx5e_cq *cq);
1055 void mlx5e_close_cq(struct mlx5e_cq *cq);
1057 int mlx5e_open_locked(struct net_device *netdev);
1058 int mlx5e_close_locked(struct net_device *netdev);
1060 void mlx5e_trigger_napi_icosq(struct mlx5e_channel *c);
1061 void mlx5e_trigger_napi_sched(struct napi_struct *napi);
1063 int mlx5e_open_channels(struct mlx5e_priv *priv,
1064 struct mlx5e_channels *chs);
1065 void mlx5e_close_channels(struct mlx5e_channels *chs);
1067 /* Function pointer to be used to modify HW or kernel settings while
1068 * switching channels
1070 typedef int (*mlx5e_fp_preactivate)(struct mlx5e_priv *priv, void *context);
1071 #define MLX5E_DEFINE_PREACTIVATE_WRAPPER_CTX(fn) \
1072 int fn##_ctx(struct mlx5e_priv *priv, void *context) \
1076 int mlx5e_safe_reopen_channels(struct mlx5e_priv *priv);
1077 int mlx5e_safe_switch_params(struct mlx5e_priv *priv,
1078 struct mlx5e_params *new_params,
1079 mlx5e_fp_preactivate preactivate,
1080 void *context, bool reset);
1081 int mlx5e_update_tx_netdev_queues(struct mlx5e_priv *priv);
1082 int mlx5e_num_channels_changed_ctx(struct mlx5e_priv *priv, void *context);
1083 void mlx5e_activate_priv_channels(struct mlx5e_priv *priv);
1084 void mlx5e_deactivate_priv_channels(struct mlx5e_priv *priv);
1085 int mlx5e_ptp_rx_manage_fs_ctx(struct mlx5e_priv *priv, void *ctx);
1087 int mlx5e_flush_rq(struct mlx5e_rq *rq, int curr_state);
1088 void mlx5e_activate_rq(struct mlx5e_rq *rq);
1089 void mlx5e_deactivate_rq(struct mlx5e_rq *rq);
1090 void mlx5e_activate_icosq(struct mlx5e_icosq *icosq);
1091 void mlx5e_deactivate_icosq(struct mlx5e_icosq *icosq);
1093 int mlx5e_modify_sq(struct mlx5_core_dev *mdev, u32 sqn,
1094 struct mlx5e_modify_sq_param *p);
1095 int mlx5e_open_txqsq(struct mlx5e_channel *c, u32 tisn, int txq_ix,
1096 struct mlx5e_params *params, struct mlx5e_sq_param *param,
1097 struct mlx5e_txqsq *sq, int tc, u16 qos_queue_group_id,
1098 struct mlx5e_sq_stats *sq_stats);
1099 void mlx5e_activate_txqsq(struct mlx5e_txqsq *sq);
1100 void mlx5e_deactivate_txqsq(struct mlx5e_txqsq *sq);
1101 void mlx5e_free_txqsq(struct mlx5e_txqsq *sq);
1102 void mlx5e_tx_disable_queue(struct netdev_queue *txq);
1103 int mlx5e_alloc_txqsq_db(struct mlx5e_txqsq *sq, int numa);
1104 void mlx5e_free_txqsq_db(struct mlx5e_txqsq *sq);
1105 struct mlx5e_create_sq_param;
1106 int mlx5e_create_sq_rdy(struct mlx5_core_dev *mdev,
1107 struct mlx5e_sq_param *param,
1108 struct mlx5e_create_sq_param *csp,
1109 u16 qos_queue_group_id,
1111 void mlx5e_tx_err_cqe_work(struct work_struct *recover_work);
1112 void mlx5e_close_txqsq(struct mlx5e_txqsq *sq);
1114 static inline bool mlx5_tx_swp_supported(struct mlx5_core_dev *mdev)
1116 return MLX5_CAP_ETH(mdev, swp) &&
1117 MLX5_CAP_ETH(mdev, swp_csum) && MLX5_CAP_ETH(mdev, swp_lso);
1120 extern const struct ethtool_ops mlx5e_ethtool_ops;
1122 int mlx5e_create_mkey(struct mlx5_core_dev *mdev, u32 pdn, u32 *mkey);
1123 int mlx5e_create_mdev_resources(struct mlx5_core_dev *mdev);
1124 void mlx5e_destroy_mdev_resources(struct mlx5_core_dev *mdev);
1125 int mlx5e_refresh_tirs(struct mlx5e_priv *priv, bool enable_uc_lb,
1127 void mlx5e_mkey_set_relaxed_ordering(struct mlx5_core_dev *mdev, void *mkc);
1129 /* common netdev helpers */
1130 void mlx5e_create_q_counters(struct mlx5e_priv *priv);
1131 void mlx5e_destroy_q_counters(struct mlx5e_priv *priv);
1132 int mlx5e_open_drop_rq(struct mlx5e_priv *priv,
1133 struct mlx5e_rq *drop_rq);
1134 void mlx5e_close_drop_rq(struct mlx5e_rq *drop_rq);
1136 int mlx5e_create_tis(struct mlx5_core_dev *mdev, void *in, u32 *tisn);
1137 void mlx5e_destroy_tis(struct mlx5_core_dev *mdev, u32 tisn);
1139 int mlx5e_create_tises(struct mlx5e_priv *priv);
1140 void mlx5e_destroy_tises(struct mlx5e_priv *priv);
1141 int mlx5e_update_nic_rx(struct mlx5e_priv *priv);
1142 void mlx5e_update_carrier(struct mlx5e_priv *priv);
1143 int mlx5e_close(struct net_device *netdev);
1144 int mlx5e_open(struct net_device *netdev);
1146 void mlx5e_queue_update_stats(struct mlx5e_priv *priv);
1148 int mlx5e_set_dev_port_mtu(struct mlx5e_priv *priv);
1149 int mlx5e_set_dev_port_mtu_ctx(struct mlx5e_priv *priv, void *context);
1150 int mlx5e_change_mtu(struct net_device *netdev, int new_mtu,
1151 mlx5e_fp_preactivate preactivate);
1152 void mlx5e_vxlan_set_netdev_info(struct mlx5e_priv *priv);
1154 /* ethtool helpers */
1155 void mlx5e_ethtool_get_drvinfo(struct mlx5e_priv *priv,
1156 struct ethtool_drvinfo *drvinfo);
1157 void mlx5e_ethtool_get_strings(struct mlx5e_priv *priv,
1158 uint32_t stringset, uint8_t *data);
1159 int mlx5e_ethtool_get_sset_count(struct mlx5e_priv *priv, int sset);
1160 void mlx5e_ethtool_get_ethtool_stats(struct mlx5e_priv *priv,
1161 struct ethtool_stats *stats, u64 *data);
1162 void mlx5e_ethtool_get_ringparam(struct mlx5e_priv *priv,
1163 struct ethtool_ringparam *param,
1164 struct kernel_ethtool_ringparam *kernel_param);
1165 int mlx5e_ethtool_set_ringparam(struct mlx5e_priv *priv,
1166 struct ethtool_ringparam *param);
1167 void mlx5e_ethtool_get_channels(struct mlx5e_priv *priv,
1168 struct ethtool_channels *ch);
1169 int mlx5e_ethtool_set_channels(struct mlx5e_priv *priv,
1170 struct ethtool_channels *ch);
1171 int mlx5e_ethtool_get_coalesce(struct mlx5e_priv *priv,
1172 struct ethtool_coalesce *coal,
1173 struct kernel_ethtool_coalesce *kernel_coal);
1174 int mlx5e_ethtool_set_coalesce(struct mlx5e_priv *priv,
1175 struct ethtool_coalesce *coal,
1176 struct kernel_ethtool_coalesce *kernel_coal,
1177 struct netlink_ext_ack *extack);
1178 int mlx5e_ethtool_get_link_ksettings(struct mlx5e_priv *priv,
1179 struct ethtool_link_ksettings *link_ksettings);
1180 int mlx5e_ethtool_set_link_ksettings(struct mlx5e_priv *priv,
1181 const struct ethtool_link_ksettings *link_ksettings);
1182 int mlx5e_get_rxfh(struct net_device *netdev, u32 *indir, u8 *key, u8 *hfunc);
1183 int mlx5e_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
1185 int mlx5e_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
1187 int mlx5e_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd);
1188 u32 mlx5e_ethtool_get_rxfh_key_size(struct mlx5e_priv *priv);
1189 u32 mlx5e_ethtool_get_rxfh_indir_size(struct mlx5e_priv *priv);
1190 int mlx5e_ethtool_get_ts_info(struct mlx5e_priv *priv,
1191 struct ethtool_ts_info *info);
1192 int mlx5e_ethtool_flash_device(struct mlx5e_priv *priv,
1193 struct ethtool_flash *flash);
1194 void mlx5e_ethtool_get_pauseparam(struct mlx5e_priv *priv,
1195 struct ethtool_pauseparam *pauseparam);
1196 int mlx5e_ethtool_set_pauseparam(struct mlx5e_priv *priv,
1197 struct ethtool_pauseparam *pauseparam);
1199 /* mlx5e generic netdev management API */
1201 mlx5e_tx_mpwqe_supported(struct mlx5_core_dev *mdev)
1203 return !is_kdump_kernel() &&
1204 MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe);
1207 int mlx5e_get_pf_num_tirs(struct mlx5_core_dev *mdev);
1208 int mlx5e_priv_init(struct mlx5e_priv *priv,
1209 const struct mlx5e_profile *profile,
1210 struct net_device *netdev,
1211 struct mlx5_core_dev *mdev);
1212 void mlx5e_priv_cleanup(struct mlx5e_priv *priv);
1214 mlx5e_create_netdev(struct mlx5_core_dev *mdev, const struct mlx5e_profile *profile);
1215 int mlx5e_attach_netdev(struct mlx5e_priv *priv);
1216 void mlx5e_detach_netdev(struct mlx5e_priv *priv);
1217 void mlx5e_destroy_netdev(struct mlx5e_priv *priv);
1218 int mlx5e_netdev_change_profile(struct mlx5e_priv *priv,
1219 const struct mlx5e_profile *new_profile, void *new_ppriv);
1220 void mlx5e_netdev_attach_nic_profile(struct mlx5e_priv *priv);
1221 void mlx5e_set_netdev_mtu_boundaries(struct mlx5e_priv *priv);
1222 void mlx5e_build_nic_params(struct mlx5e_priv *priv, struct mlx5e_xsk *xsk, u16 mtu);
1223 void mlx5e_rx_dim_work(struct work_struct *work);
1224 void mlx5e_tx_dim_work(struct work_struct *work);
1226 void mlx5e_set_xdp_feature(struct net_device *netdev);
1227 netdev_features_t mlx5e_features_check(struct sk_buff *skb,
1228 struct net_device *netdev,
1229 netdev_features_t features);
1230 int mlx5e_set_features(struct net_device *netdev, netdev_features_t features);
1231 #ifdef CONFIG_MLX5_ESWITCH
1232 int mlx5e_set_vf_mac(struct net_device *dev, int vf, u8 *mac);
1233 int mlx5e_set_vf_rate(struct net_device *dev, int vf, int min_tx_rate, int max_tx_rate);
1234 int mlx5e_get_vf_config(struct net_device *dev, int vf, struct ifla_vf_info *ivi);
1235 int mlx5e_get_vf_stats(struct net_device *dev, int vf, struct ifla_vf_stats *vf_stats);
1237 int mlx5e_create_mkey(struct mlx5_core_dev *mdev, u32 pdn, u32 *mkey);
1238 #endif /* __MLX5_EN_H__ */