2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
37 #include <linux/bitops.h>
38 #include <linux/compiler.h>
39 #include <linux/list.h>
40 #include <linux/mutex.h>
41 #include <linux/netdevice.h>
42 #include <linux/if_vlan.h>
43 #include <linux/net_tstamp.h>
44 #ifdef CONFIG_MLX4_EN_DCB
45 #include <linux/dcbnl.h>
47 #include <linux/cpu_rmap.h>
48 #include <linux/ptp_clock_kernel.h>
50 #include <linux/mlx4/device.h>
51 #include <linux/mlx4/qp.h>
52 #include <linux/mlx4/cq.h>
53 #include <linux/mlx4/srq.h>
54 #include <linux/mlx4/doorbell.h>
55 #include <linux/mlx4/cmd.h>
59 #define DRV_NAME "mlx4_en"
60 #define DRV_VERSION "2.2-1"
61 #define DRV_RELDATE "Feb 2014"
63 #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
70 #define MLX4_EN_PAGE_SHIFT 12
71 #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
72 #define DEF_RX_RINGS 16
73 #define MAX_RX_RINGS 128
74 #define MIN_RX_RINGS 4
76 #define HEADROOM (2048 / TXBB_SIZE + 1)
77 #define STAMP_STRIDE 64
78 #define STAMP_DWORDS (STAMP_STRIDE / 4)
79 #define STAMP_SHIFT 31
80 #define STAMP_VAL 0x7fffffff
81 #define STATS_DELAY (HZ / 4)
82 #define SERVICE_TASK_DELAY (HZ / 4)
83 #define MAX_NUM_OF_FS_RULES 256
85 #define MLX4_EN_FILTER_HASH_SHIFT 4
86 #define MLX4_EN_FILTER_EXPIRY_QUOTA 60
88 /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89 #define MAX_DESC_SIZE 512
90 #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
93 * OS related constants and tunables
96 #define MLX4_EN_PRIV_FLAGS_BLUEFLAME 1
98 #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
100 /* Use the maximum between 16384 and a single page */
101 #define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
103 #define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
105 /* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
106 * and 4K allocations) */
108 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
111 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
113 #define MLX4_EN_MAX_RX_FRAGS 4
115 /* Maximum ring sizes */
116 #define MLX4_EN_MAX_TX_SIZE 8192
117 #define MLX4_EN_MAX_RX_SIZE 8192
119 /* Minimum ring size for our page-allocation scheme to work */
120 #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
121 #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
123 #define MLX4_EN_SMALL_PKT_SIZE 64
124 #define MLX4_EN_MIN_TX_RING_P_UP 1
125 #define MLX4_EN_MAX_TX_RING_P_UP 32
126 #define MLX4_EN_NUM_UP 8
127 #define MLX4_EN_DEF_TX_RING_SIZE 512
128 #define MLX4_EN_DEF_RX_RING_SIZE 1024
129 #define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
132 #define MLX4_EN_DEFAULT_TX_WORK 256
134 /* Target number of packets to coalesce with interrupt moderation */
135 #define MLX4_EN_RX_COAL_TARGET 44
136 #define MLX4_EN_RX_COAL_TIME 0x10
138 #define MLX4_EN_TX_COAL_PKTS 16
139 #define MLX4_EN_TX_COAL_TIME 0x10
141 #define MLX4_EN_RX_RATE_LOW 400000
142 #define MLX4_EN_RX_COAL_TIME_LOW 0
143 #define MLX4_EN_RX_RATE_HIGH 450000
144 #define MLX4_EN_RX_COAL_TIME_HIGH 128
145 #define MLX4_EN_RX_SIZE_THRESH 1024
146 #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
147 #define MLX4_EN_SAMPLE_INTERVAL 0
148 #define MLX4_EN_AVG_PKT_SMALL 256
150 #define MLX4_EN_AUTO_CONF 0xffff
152 #define MLX4_EN_DEF_RX_PAUSE 1
153 #define MLX4_EN_DEF_TX_PAUSE 1
155 /* Interval between successive polls in the Tx routine when polling is used
156 instead of interrupts (in per-core Tx rings) - should be power of 2 */
157 #define MLX4_EN_TX_POLL_MODER 16
158 #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
160 #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
161 #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
162 #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
164 #define MLX4_EN_MIN_MTU 46
165 #define ETH_BCAST 0xffffffffffffULL
167 #define MLX4_EN_LOOPBACK_RETRIES 5
168 #define MLX4_EN_LOOPBACK_TIMEOUT 100
170 #ifdef MLX4_EN_PERF_STAT
171 /* Number of samples to 'average' */
173 #define AVG_FACTOR 1024
174 #define NUM_PERF_STATS NUM_PERF_COUNTERS
176 #define INC_PERF_COUNTER(cnt) (++(cnt))
177 #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
178 #define AVG_PERF_COUNTER(cnt, sample) \
179 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
180 #define GET_PERF_COUNTER(cnt) (cnt)
181 #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
185 #define NUM_PERF_STATS 0
186 #define INC_PERF_COUNTER(cnt) do {} while (0)
187 #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
188 #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
189 #define GET_PERF_COUNTER(cnt) (0)
190 #define GET_AVG_PERF_COUNTER(cnt) (0)
191 #endif /* MLX4_EN_PERF_STAT */
193 /* Constants for TX flow */
195 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
213 #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
214 #define XNOR(x, y) (!(x) == !(y))
217 struct mlx4_en_tx_info {
228 #define MLX4_EN_BIT_DESC_OWN 0x80000000
229 #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
230 #define MLX4_EN_MEMTYPE_PAD 0x100
231 #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
234 struct mlx4_en_tx_desc {
235 struct mlx4_wqe_ctrl_seg ctrl;
237 struct mlx4_wqe_data_seg data; /* at least one data segment */
238 struct mlx4_wqe_lso_seg lso;
239 struct mlx4_wqe_inline_seg inl;
243 #define MLX4_EN_USE_SRQ 0x01000000
245 #define MLX4_EN_CX3_LOW_ID 0x1000
246 #define MLX4_EN_CX3_HIGH_ID 0x1005
248 struct mlx4_en_rx_alloc {
255 struct mlx4_en_tx_ring {
256 struct mlx4_hwq_resources wqres;
257 u32 size ; /* number of TXBBs */
260 u16 cqn; /* index of port CQ associated with this ring */
267 struct mlx4_en_tx_info *tx_info;
270 cpumask_t affinity_mask;
273 struct mlx4_qp_context context;
275 enum mlx4_qp_state qp_state;
276 struct mlx4_srq dummy;
278 unsigned long packets;
279 unsigned long tx_csum;
280 unsigned long queue_stopped;
281 unsigned long wake_queue;
285 struct netdev_queue *tx_queue;
286 int hwtstamp_tx_type;
290 struct mlx4_en_rx_desc {
291 /* actual number of entries depends on rx ring stride */
292 struct mlx4_wqe_data_seg data[0];
295 struct mlx4_en_rx_ring {
296 struct mlx4_hwq_resources wqres;
297 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
298 u32 size ; /* number of Rx descs*/
303 u16 cqn; /* index of port CQ associated with this ring */
311 unsigned long packets;
312 #ifdef CONFIG_NET_RX_BUSY_POLL
313 unsigned long yields;
314 unsigned long misses;
315 unsigned long cleaned;
317 unsigned long csum_ok;
318 unsigned long csum_none;
319 int hwtstamp_rx_filter;
320 cpumask_var_t affinity_mask;
325 struct mlx4_hwq_resources wqres;
327 struct net_device *dev;
328 struct napi_struct napi;
335 struct mlx4_cqe *buf;
336 #define MLX4_EN_OPCODE_ERROR 0x1e
338 #ifdef CONFIG_NET_RX_BUSY_POLL
340 #define MLX4_EN_CQ_STATE_IDLE 0
341 #define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
342 #define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
343 #define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
344 #define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
345 #define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
346 #define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
347 #define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
348 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
349 #endif /* CONFIG_NET_RX_BUSY_POLL */
350 struct irq_desc *irq_desc;
353 struct mlx4_en_port_profile {
367 struct mlx4_en_profile {
374 u8 num_tx_rings_p_up;
375 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
379 struct mlx4_dev *dev;
380 struct pci_dev *pdev;
381 struct mutex state_lock;
382 struct net_device *pndev[MLX4_MAX_PORTS + 1];
385 struct mlx4_en_profile profile;
387 struct workqueue_struct *workqueue;
388 struct device *dma_device;
389 void __iomem *uar_map;
390 struct mlx4_uar priv_uar;
394 u8 mac_removed[MLX4_MAX_PORTS + 1];
397 struct cyclecounter cycles;
398 struct timecounter clock;
399 unsigned long last_overflow_check;
400 unsigned long overflow_period;
401 struct ptp_clock *ptp_clock;
402 struct ptp_clock_info ptp_clock_info;
406 struct mlx4_en_rss_map {
408 struct mlx4_qp qps[MAX_RX_RINGS];
409 enum mlx4_qp_state state[MAX_RX_RINGS];
410 struct mlx4_qp indir_qp;
411 enum mlx4_qp_state indir_state;
414 struct mlx4_en_port_state {
420 struct mlx4_en_pkt_stats {
421 unsigned long broadcast;
422 unsigned long rx_prio[8];
423 unsigned long tx_prio[8];
424 #define NUM_PKT_STATS 17
427 struct mlx4_en_port_stats {
428 unsigned long tso_packets;
429 unsigned long queue_stopped;
430 unsigned long wake_queue;
431 unsigned long tx_timeout;
432 unsigned long rx_alloc_failed;
433 unsigned long rx_chksum_good;
434 unsigned long rx_chksum_none;
435 unsigned long tx_chksum_offload;
436 #define NUM_PORT_STATS 8
439 struct mlx4_en_perf_stats {
446 #define NUM_PERF_COUNTERS 6
449 enum mlx4_en_mclist_act {
455 struct mlx4_en_mc_list {
456 struct list_head list;
457 enum mlx4_en_mclist_act action;
463 struct mlx4_en_frag_info {
465 u16 frag_prefix_size;
470 #ifdef CONFIG_MLX4_EN_DCB
471 /* Minimal TC BW - setting to 0 will block traffic */
472 #define MLX4_EN_BW_MIN 1
473 #define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
475 #define MLX4_EN_TC_ETS 7
479 struct ethtool_flow_id {
480 struct list_head list;
481 struct ethtool_rx_flow_spec flow_spec;
486 MLX4_EN_FLAG_PROMISC = (1 << 0),
487 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
488 /* whether we need to enable hardware loopback by putting dmac
491 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
492 /* whether we need to drop packets that hardware loopback-ed */
493 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
494 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
497 #define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
498 #define MLX4_EN_MAC_HASH_IDX 5
500 struct mlx4_en_priv {
501 struct mlx4_en_dev *mdev;
502 struct mlx4_en_port_profile *prof;
503 struct net_device *dev;
504 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
505 struct net_device_stats stats;
506 struct net_device_stats ret_stats;
507 struct mlx4_en_port_state port_state;
508 spinlock_t stats_lock;
509 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
510 /* To allow rules removal while port is going down */
511 struct list_head ethtool_list;
513 unsigned long last_moder_packets[MAX_RX_RINGS];
514 unsigned long last_moder_tx_packets;
515 unsigned long last_moder_bytes[MAX_RX_RINGS];
516 unsigned long last_moder_jiffies;
517 int last_moder_time[MAX_RX_RINGS];
527 u16 adaptive_rx_coal;
530 u32 validate_loopback;
532 struct mlx4_hwq_resources res;
540 unsigned char current_mac[ETH_ALEN + 2];
547 struct mlx4_en_rss_map rss_map;
550 u8 num_tx_rings_p_up;
555 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
559 struct mlx4_en_tx_ring **tx_ring;
560 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
561 struct mlx4_en_cq **tx_cq;
562 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
563 struct mlx4_qp drop_qp;
564 struct work_struct rx_mode_task;
565 struct work_struct watchdog_task;
566 struct work_struct linkstate_task;
567 struct delayed_work stats_task;
568 struct delayed_work service_task;
569 #ifdef CONFIG_MLX4_EN_VXLAN
570 struct work_struct vxlan_add_task;
571 struct work_struct vxlan_del_task;
573 struct mlx4_en_perf_stats pstats;
574 struct mlx4_en_pkt_stats pkstats;
575 struct mlx4_en_port_stats port_stats;
577 struct list_head mc_list;
578 struct list_head curr_list;
580 struct mlx4_en_stat_out_mbox hw_stats;
585 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
586 struct hwtstamp_config hwtstamp_config;
588 #ifdef CONFIG_MLX4_EN_DCB
590 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
592 #ifdef CONFIG_RFS_ACCEL
593 spinlock_t filters_lock;
595 struct list_head filters;
596 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
605 MLX4_EN_WOL_MAGIC = (1ULL << 61),
606 MLX4_EN_WOL_ENABLED = (1ULL << 62),
609 struct mlx4_mac_entry {
610 struct hlist_node hlist;
611 unsigned char mac[ETH_ALEN + 2];
616 static inline struct mlx4_cqe *mlx4_en_get_cqe(void *buf, int idx, int cqe_sz)
618 return buf + idx * cqe_sz;
621 #ifdef CONFIG_NET_RX_BUSY_POLL
622 static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
624 spin_lock_init(&cq->poll_lock);
625 cq->state = MLX4_EN_CQ_STATE_IDLE;
628 /* called from the device poll rutine to get ownership of a cq */
629 static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
632 spin_lock(&cq->poll_lock);
633 if (cq->state & MLX4_CQ_LOCKED) {
634 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
635 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
638 /* we don't care if someone yielded */
639 cq->state = MLX4_EN_CQ_STATE_NAPI;
640 spin_unlock(&cq->poll_lock);
644 /* returns true is someone tried to get the cq while napi had it */
645 static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
648 spin_lock(&cq->poll_lock);
649 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
650 MLX4_EN_CQ_STATE_NAPI_YIELD));
652 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
654 cq->state = MLX4_EN_CQ_STATE_IDLE;
655 spin_unlock(&cq->poll_lock);
659 /* called from mlx4_en_low_latency_poll() */
660 static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
663 spin_lock_bh(&cq->poll_lock);
664 if ((cq->state & MLX4_CQ_LOCKED)) {
665 struct net_device *dev = cq->dev;
666 struct mlx4_en_priv *priv = netdev_priv(dev);
667 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
669 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
673 /* preserve yield marks */
674 cq->state |= MLX4_EN_CQ_STATE_POLL;
675 spin_unlock_bh(&cq->poll_lock);
679 /* returns true if someone tried to get the cq while it was locked */
680 static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
683 spin_lock_bh(&cq->poll_lock);
684 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
686 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
688 cq->state = MLX4_EN_CQ_STATE_IDLE;
689 spin_unlock_bh(&cq->poll_lock);
693 /* true if a socket is polling, even if it did not get the lock */
694 static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
696 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
697 return cq->state & CQ_USER_PEND;
700 static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
704 static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
709 static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
714 static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
719 static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
724 static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
728 #endif /* CONFIG_NET_RX_BUSY_POLL */
730 #define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
732 void mlx4_en_update_loopback_state(struct net_device *dev,
733 netdev_features_t features);
735 void mlx4_en_destroy_netdev(struct net_device *dev);
736 int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
737 struct mlx4_en_port_profile *prof);
739 int mlx4_en_start_port(struct net_device *dev);
740 void mlx4_en_stop_port(struct net_device *dev, int detach);
742 void mlx4_en_free_resources(struct mlx4_en_priv *priv);
743 int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
745 int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
746 int entries, int ring, enum cq_type mode, int node);
747 void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
748 int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
750 void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
751 int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
752 int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
754 void mlx4_en_tx_irq(struct mlx4_cq *mcq);
755 u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
756 void *accel_priv, select_queue_fallback_t fallback);
757 netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
759 int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
760 struct mlx4_en_tx_ring **pring,
761 int qpn, u32 size, u16 stride,
762 int node, int queue_index);
763 void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
764 struct mlx4_en_tx_ring **pring);
765 int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
766 struct mlx4_en_tx_ring *ring,
767 int cq, int user_prio);
768 void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
769 struct mlx4_en_tx_ring *ring);
770 void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
771 int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
772 struct mlx4_en_rx_ring **pring,
773 u32 size, u16 stride, int node);
774 void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
775 struct mlx4_en_rx_ring **pring,
776 u32 size, u16 stride);
777 int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
778 void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
779 struct mlx4_en_rx_ring *ring);
780 int mlx4_en_process_rx_cq(struct net_device *dev,
781 struct mlx4_en_cq *cq,
783 int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
784 int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
785 void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
786 int is_tx, int rss, int qpn, int cqn, int user_prio,
787 struct mlx4_qp_context *context);
788 void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
789 int mlx4_en_map_buffer(struct mlx4_buf *buf);
790 void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
792 void mlx4_en_calc_rx_buf(struct net_device *dev);
793 int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
794 void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
795 int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
796 void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
797 int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
798 void mlx4_en_rx_irq(struct mlx4_cq *mcq);
800 int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
801 int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
803 int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
804 int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
806 #ifdef CONFIG_MLX4_EN_DCB
807 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
808 extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
811 int mlx4_en_setup_tc(struct net_device *dev, u8 up);
813 #ifdef CONFIG_RFS_ACCEL
814 void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
817 #define MLX4_EN_NUM_SELF_TEST 5
818 void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
819 void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
822 * Functions for time stamping
824 u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
825 void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
826 struct skb_shared_hwtstamps *hwts,
828 void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
829 void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
830 int mlx4_en_timestamp_config(struct net_device *dev,
836 extern const struct ethtool_ops mlx4_en_ethtool_ops;
841 * printk / logging functions
845 void en_print(const char *level, const struct mlx4_en_priv *priv,
846 const char *format, ...);
848 #define en_dbg(mlevel, priv, format, ...) \
850 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
851 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
853 #define en_warn(priv, format, ...) \
854 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
855 #define en_err(priv, format, ...) \
856 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
857 #define en_info(priv, format, ...) \
858 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
860 #define mlx4_err(mdev, format, ...) \
861 pr_err(DRV_NAME " %s: " format, \
862 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
863 #define mlx4_info(mdev, format, ...) \
864 pr_info(DRV_NAME " %s: " format, \
865 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
866 #define mlx4_warn(mdev, format, ...) \
867 pr_warn(DRV_NAME " %s: " format, \
868 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)