1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright (c) 2018 Intel Corporation */
7 #include <linux/kobject.h>
9 #include <linux/netdevice.h>
10 #include <linux/vmalloc.h>
11 #include <linux/ethtool.h>
12 #include <linux/sctp.h>
13 #include <linux/ptp_clock_kernel.h>
14 #include <linux/timecounter.h>
15 #include <linux/net_tstamp.h>
19 void igc_ethtool_set_ops(struct net_device *);
21 /* Transmit and receive queues */
22 #define IGC_MAX_RX_QUEUES 4
23 #define IGC_MAX_TX_QUEUES 4
25 #define MAX_Q_VECTORS 8
26 #define MAX_STD_JUMBO_FRAME_SIZE 9216
28 #define MAX_ETYPE_FILTER 8
29 #define IGC_RETA_SIZE 128
33 #define IGC_N_PEROUT 2
36 enum igc_mac_filter_type {
37 IGC_MAC_FILTER_TYPE_DST = 0,
38 IGC_MAC_FILTER_TYPE_SRC
41 struct igc_tx_queue_stats {
48 struct igc_rx_queue_stats {
56 struct igc_rx_packet_stats {
57 u64 ipv4_packets; /* IPv4 headers processed */
58 u64 ipv4e_packets; /* IPv4E headers with extensions processed */
59 u64 ipv6_packets; /* IPv6 headers processed */
60 u64 ipv6e_packets; /* IPv6E headers with extensions processed */
61 u64 tcp_packets; /* TCP headers processed */
62 u64 udp_packets; /* UDP headers processed */
63 u64 sctp_packets; /* SCTP headers processed */
64 u64 nfs_packets; /* NFS headers processe */
68 struct igc_ring_container {
69 struct igc_ring *ring; /* pointer to linked list of rings */
70 unsigned int total_bytes; /* total bytes processed this int */
71 unsigned int total_packets; /* total packets processed this int */
72 u16 work_limit; /* total work allowed per interrupt */
73 u8 count; /* total number of rings in vector */
74 u8 itr; /* current ITR setting for ring */
78 struct igc_q_vector *q_vector; /* backlink to q_vector */
79 struct net_device *netdev; /* back pointer to net_device */
80 struct device *dev; /* device for dma mapping */
81 union { /* array of buffer info structs */
82 struct igc_tx_buffer *tx_buffer_info;
83 struct igc_rx_buffer *rx_buffer_info;
85 void *desc; /* descriptor ring memory */
86 unsigned long flags; /* ring specific flags */
87 void __iomem *tail; /* pointer to ring tail register */
88 dma_addr_t dma; /* phys address of the ring */
89 unsigned int size; /* length of desc. ring in bytes */
91 u16 count; /* number of desc. in the ring */
92 u8 queue_index; /* logical index of the ring*/
93 u8 reg_idx; /* physical index of the ring */
94 bool launchtime_enable; /* true if LaunchTime is enabled */
99 /* everything past this point are written often */
107 struct igc_tx_queue_stats tx_stats;
108 struct u64_stats_sync tx_syncp;
109 struct u64_stats_sync tx_syncp2;
113 struct igc_rx_queue_stats rx_stats;
114 struct igc_rx_packet_stats pkt_stats;
115 struct u64_stats_sync rx_syncp;
120 struct xdp_rxq_info xdp_rxq;
121 } ____cacheline_internodealigned_in_smp;
123 /* Board specific private data structure */
125 struct net_device *netdev;
127 struct ethtool_eee eee;
132 unsigned int num_q_vectors;
134 struct msix_entry *msix_entries;
138 u32 tx_timeout_count;
140 struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
144 struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
146 struct timer_list watchdog_timer;
147 struct timer_list dma_err_timer;
148 struct timer_list phy_info_timer;
158 /* Interrupt Throttle Rate */
162 struct work_struct reset_task;
163 struct work_struct watchdog_task;
164 struct work_struct dma_err_task;
167 u8 tx_timeout_factor;
176 /* OS defined structs */
177 struct pci_dev *pdev;
178 /* lock for statistics */
179 spinlock_t stats64_lock;
180 struct rtnl_link_stats64 stats64;
182 /* structs defined in igc_hw.h */
184 struct igc_hw_stats stats;
186 struct igc_q_vector *q_vector[MAX_Q_VECTORS];
187 u32 eims_enable_mask;
193 u32 tx_hwtstamp_timeouts;
194 u32 tx_hwtstamp_skipped;
195 u32 rx_hwtstamp_cleared;
198 u32 rss_indir_tbl_init;
200 /* Any access to elements in nfc_rule_list is protected by the
203 struct mutex nfc_rule_lock;
204 struct list_head nfc_rule_list;
205 unsigned int nfc_rule_count;
207 u8 rss_indir_tbl[IGC_RETA_SIZE];
209 unsigned long link_check_timeout;
214 struct ptp_clock *ptp_clock;
215 struct ptp_clock_info ptp_caps;
216 struct work_struct ptp_tx_work;
217 struct sk_buff *ptp_tx_skb;
218 struct hwtstamp_config tstamp_config;
219 unsigned long ptp_tx_start;
220 unsigned int ptp_flags;
221 /* System time value lock */
222 spinlock_t tmreg_lock;
223 struct cyclecounter cc;
224 struct timecounter tc;
225 struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
226 ktime_t ptp_reset_start; /* Reset time in clock mono */
230 struct bpf_prog *xdp_prog;
232 bool pps_sys_wrap_on;
234 struct ptp_pin_desc sdp_config[IGC_N_SDP];
236 struct timespec64 start;
237 struct timespec64 period;
238 } perout[IGC_N_PEROUT];
241 void igc_up(struct igc_adapter *adapter);
242 void igc_down(struct igc_adapter *adapter);
243 int igc_open(struct net_device *netdev);
244 int igc_close(struct net_device *netdev);
245 int igc_setup_tx_resources(struct igc_ring *ring);
246 int igc_setup_rx_resources(struct igc_ring *ring);
247 void igc_free_tx_resources(struct igc_ring *ring);
248 void igc_free_rx_resources(struct igc_ring *ring);
249 unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
250 void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
251 const u32 max_rss_queues);
252 int igc_reinit_queues(struct igc_adapter *adapter);
253 void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
254 bool igc_has_link(struct igc_adapter *adapter);
255 void igc_reset(struct igc_adapter *adapter);
256 int igc_set_spd_dplx(struct igc_adapter *adapter, u32 spd, u8 dplx);
257 void igc_update_stats(struct igc_adapter *adapter);
259 /* igc_dump declarations */
260 void igc_rings_dump(struct igc_adapter *adapter);
261 void igc_regs_dump(struct igc_adapter *adapter);
263 extern char igc_driver_name[];
265 #define IGC_REGS_LEN 740
267 /* flags controlling PTP/1588 function */
268 #define IGC_PTP_ENABLED BIT(0)
270 /* Flags definitions */
271 #define IGC_FLAG_HAS_MSI BIT(0)
272 #define IGC_FLAG_QUEUE_PAIRS BIT(3)
273 #define IGC_FLAG_DMAC BIT(4)
274 #define IGC_FLAG_PTP BIT(8)
275 #define IGC_FLAG_WOL_SUPPORTED BIT(8)
276 #define IGC_FLAG_NEED_LINK_UPDATE BIT(9)
277 #define IGC_FLAG_MEDIA_RESET BIT(10)
278 #define IGC_FLAG_MAS_ENABLE BIT(12)
279 #define IGC_FLAG_HAS_MSIX BIT(13)
280 #define IGC_FLAG_EEE BIT(14)
281 #define IGC_FLAG_VLAN_PROMISC BIT(15)
282 #define IGC_FLAG_RX_LEGACY BIT(16)
283 #define IGC_FLAG_TSN_QBV_ENABLED BIT(17)
285 #define IGC_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
286 #define IGC_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
288 #define IGC_MRQC_ENABLE_RSS_MQ 0x00000002
289 #define IGC_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
290 #define IGC_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
292 /* Interrupt defines */
293 #define IGC_START_ITR 648 /* ~6000 ints/sec */
294 #define IGC_4K_ITR 980
295 #define IGC_20K_ITR 196
296 #define IGC_70K_ITR 56
298 #define IGC_DEFAULT_ITR 3 /* dynamic */
299 #define IGC_MAX_ITR_USECS 10000
300 #define IGC_MIN_ITR_USECS 10
301 #define NON_Q_VECTORS 1
302 #define MAX_MSIX_ENTRIES 10
304 /* TX/RX descriptor defines */
305 #define IGC_DEFAULT_TXD 256
306 #define IGC_DEFAULT_TX_WORK 128
307 #define IGC_MIN_TXD 80
308 #define IGC_MAX_TXD 4096
310 #define IGC_DEFAULT_RXD 256
311 #define IGC_MIN_RXD 80
312 #define IGC_MAX_RXD 4096
314 /* Supported Rx Buffer Sizes */
315 #define IGC_RXBUFFER_256 256
316 #define IGC_RXBUFFER_2048 2048
317 #define IGC_RXBUFFER_3072 3072
319 #define AUTO_ALL_MODES 0
320 #define IGC_RX_HDR_LEN IGC_RXBUFFER_256
322 /* Transmit and receive latency (for PTP timestamps) */
323 #define IGC_I225_TX_LATENCY_10 240
324 #define IGC_I225_TX_LATENCY_100 58
325 #define IGC_I225_TX_LATENCY_1000 80
326 #define IGC_I225_TX_LATENCY_2500 1325
327 #define IGC_I225_RX_LATENCY_10 6450
328 #define IGC_I225_RX_LATENCY_100 185
329 #define IGC_I225_RX_LATENCY_1000 300
330 #define IGC_I225_RX_LATENCY_2500 1485
332 /* RX and TX descriptor control thresholds.
333 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
334 * descriptors available in its onboard memory.
335 * Setting this to 0 disables RX descriptor prefetch.
336 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
337 * available in host memory.
338 * If PTHRESH is 0, this should also be 0.
339 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
340 * descriptors until either it has this many to write back, or the
343 #define IGC_RX_PTHRESH 8
344 #define IGC_RX_HTHRESH 8
345 #define IGC_TX_PTHRESH 8
346 #define IGC_TX_HTHRESH 1
347 #define IGC_RX_WTHRESH 4
348 #define IGC_TX_WTHRESH 16
350 #define IGC_RX_DMA_ATTR \
351 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
353 #define IGC_TS_HDR_LEN 16
355 #define IGC_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
357 #if (PAGE_SIZE < 8192)
358 #define IGC_MAX_FRAME_BUILD_SKB \
359 (SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
361 #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
364 /* How many Rx Buffers do we bundle into one write to the hardware ? */
365 #define IGC_RX_BUFFER_WRITE 16 /* Must be power of 2 */
368 #define IGC_TX_FLAGS_VLAN_MASK 0xffff0000
370 /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
371 static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
372 const u32 stat_err_bits)
374 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
381 __IGC_PTP_TX_IN_PROGRESS,
386 IGC_TX_FLAGS_VLAN = 0x01,
387 IGC_TX_FLAGS_TSO = 0x02,
388 IGC_TX_FLAGS_TSTAMP = 0x04,
391 IGC_TX_FLAGS_IPV4 = 0x10,
392 IGC_TX_FLAGS_CSUM = 0x20,
394 IGC_TX_FLAGS_XDP = 0x100,
401 /* The largest size we can write to the descriptor is 65535. In order to
402 * maintain a power of two alignment we have to limit ourselves to 32K.
404 #define IGC_MAX_TXD_PWR 15
405 #define IGC_MAX_DATA_PER_TXD BIT(IGC_MAX_TXD_PWR)
407 /* Tx Descriptors needed, worst case */
408 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
409 #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
411 /* wrapper around a pointer to a socket buffer,
412 * so a DMA handle can be stored along with the buffer
414 struct igc_tx_buffer {
415 union igc_adv_tx_desc *next_to_watch;
416 unsigned long time_stamp;
419 struct xdp_frame *xdpf;
421 unsigned int bytecount;
425 DEFINE_DMA_UNMAP_ADDR(dma);
426 DEFINE_DMA_UNMAP_LEN(len);
430 struct igc_rx_buffer {
433 #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
441 struct igc_q_vector {
442 struct igc_adapter *adapter; /* backlink */
443 void __iomem *itr_register;
444 u32 eims_value; /* EIMS mask value */
449 struct igc_ring_container rx, tx;
451 struct napi_struct napi;
453 struct rcu_head rcu; /* to avoid race with update stats on free */
454 char name[IFNAMSIZ + 9];
455 struct net_device poll_dev;
457 /* for dynamic allocation of rings associated with this q_vector */
458 struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
461 enum igc_filter_match_flags {
462 IGC_FILTER_FLAG_ETHER_TYPE = 0x1,
463 IGC_FILTER_FLAG_VLAN_TCI = 0x2,
464 IGC_FILTER_FLAG_SRC_MAC_ADDR = 0x4,
465 IGC_FILTER_FLAG_DST_MAC_ADDR = 0x8,
468 struct igc_nfc_filter {
472 u8 src_addr[ETH_ALEN];
473 u8 dst_addr[ETH_ALEN];
476 struct igc_nfc_rule {
477 struct list_head list;
478 struct igc_nfc_filter filter;
483 /* IGC supports a total of 32 NFC rules: 16 MAC address based,, 8 VLAN priority
484 * based, and 8 ethertype based.
486 #define IGC_MAX_RXNFC_RULES 32
488 /* igc_desc_unused - calculate if we have unused descriptors */
489 static inline u16 igc_desc_unused(const struct igc_ring *ring)
491 u16 ntc = ring->next_to_clean;
492 u16 ntu = ring->next_to_use;
494 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
497 static inline s32 igc_get_phy_info(struct igc_hw *hw)
499 if (hw->phy.ops.get_phy_info)
500 return hw->phy.ops.get_phy_info(hw);
505 static inline s32 igc_reset_phy(struct igc_hw *hw)
507 if (hw->phy.ops.reset)
508 return hw->phy.ops.reset(hw);
513 static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
515 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
518 enum igc_ring_flags_t {
519 IGC_RING_FLAG_RX_3K_BUFFER,
520 IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
521 IGC_RING_FLAG_RX_SCTP_CSUM,
522 IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
523 IGC_RING_FLAG_TX_CTX_IDX,
524 IGC_RING_FLAG_TX_DETECT_HANG
527 #define ring_uses_large_buffer(ring) \
528 test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
529 #define set_ring_uses_large_buffer(ring) \
530 set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
531 #define clear_ring_uses_large_buffer(ring) \
532 clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
534 #define ring_uses_build_skb(ring) \
535 test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
537 static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
539 #if (PAGE_SIZE < 8192)
540 if (ring_uses_large_buffer(ring))
541 return IGC_RXBUFFER_3072;
543 if (ring_uses_build_skb(ring))
544 return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
546 return IGC_RXBUFFER_2048;
549 static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
551 #if (PAGE_SIZE < 8192)
552 if (ring_uses_large_buffer(ring))
558 static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
560 if (hw->phy.ops.read_reg)
561 return hw->phy.ops.read_reg(hw, offset, data);
566 void igc_reinit_locked(struct igc_adapter *);
567 struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
569 int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
570 void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
572 void igc_ptp_init(struct igc_adapter *adapter);
573 void igc_ptp_reset(struct igc_adapter *adapter);
574 void igc_ptp_suspend(struct igc_adapter *adapter);
575 void igc_ptp_stop(struct igc_adapter *adapter);
576 ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
577 int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
578 int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
579 void igc_ptp_tx_hang(struct igc_adapter *adapter);
580 void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
582 #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
584 #define IGC_TXD_DCMD (IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
586 #define IGC_RX_DESC(R, i) \
587 (&(((union igc_adv_rx_desc *)((R)->desc))[i]))
588 #define IGC_TX_DESC(R, i) \
589 (&(((union igc_adv_tx_desc *)((R)->desc))[i]))
590 #define IGC_TX_CTXTDESC(R, i) \
591 (&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))