2 * Driver for the Conexant CX23885 PCIe bridge
4 * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
18 #include <linux/init.h>
19 #include <linux/list.h>
20 #include <linux/module.h>
21 #include <linux/moduleparam.h>
22 #include <linux/kmod.h>
23 #include <linux/kernel.h>
24 #include <linux/slab.h>
25 #include <linux/interrupt.h>
26 #include <linux/delay.h>
27 #include <asm/div64.h>
28 #include <linux/firmware.h>
32 #include "altera-ci.h"
33 #include "cx23888-ir.h"
34 #include "cx23885-ir.h"
35 #include "cx23885-av.h"
36 #include "cx23885-input.h"
38 MODULE_DESCRIPTION("Driver for cx23885 based TV cards");
39 MODULE_AUTHOR("Steven Toth <stoth@linuxtv.org>");
40 MODULE_LICENSE("GPL");
41 MODULE_VERSION(CX23885_VERSION);
43 static unsigned int debug;
44 module_param(debug, int, 0644);
45 MODULE_PARM_DESC(debug, "enable debug messages");
47 static unsigned int card[] = {[0 ... (CX23885_MAXBOARDS - 1)] = UNSET };
48 module_param_array(card, int, NULL, 0444);
49 MODULE_PARM_DESC(card, "card type");
51 #define dprintk(level, fmt, arg...)\
52 do { if (debug >= level)\
53 printk(KERN_DEBUG "%s: " fmt, dev->name, ## arg);\
56 static unsigned int cx23885_devcount;
58 #define NO_SYNC_LINE (-1U)
60 /* FIXME, these allocations will change when
61 * analog arrives. The be reviewed.
63 * 1 line = 16 bytes of CDT
65 * cdt size = 16 * linesize
70 * 0x00000000 0x00008fff FIFO clusters
71 * 0x00010000 0x000104af Channel Management Data Structures
72 * 0x000104b0 0x000104ff Free
73 * 0x00010500 0x000108bf 15 channels * iqsize
74 * 0x000108c0 0x000108ff Free
75 * 0x00010900 0x00010e9f IQ's + Cluster Descriptor Tables
76 * 15 channels * (iqsize + (maxlines * linesize))
77 * 0x00010ea0 0x00010xxx Free
80 static struct sram_channel cx23885_sram_channels[] = {
83 .cmds_start = 0x10000,
84 .ctrl_start = 0x10380,
88 .ptr1_reg = DMA1_PTR1,
89 .ptr2_reg = DMA1_PTR2,
90 .cnt1_reg = DMA1_CNT1,
91 .cnt2_reg = DMA1_CNT2,
100 .ptr1_reg = DMA2_PTR1,
101 .ptr2_reg = DMA2_PTR2,
102 .cnt1_reg = DMA2_CNT1,
103 .cnt2_reg = DMA2_CNT2,
107 .cmds_start = 0x100A0,
108 .ctrl_start = 0x10400,
110 .fifo_start = 0x5000,
112 .ptr1_reg = DMA3_PTR1,
113 .ptr2_reg = DMA3_PTR2,
114 .cnt1_reg = DMA3_CNT1,
115 .cnt2_reg = DMA3_CNT2,
124 .ptr1_reg = DMA4_PTR1,
125 .ptr2_reg = DMA4_PTR2,
126 .cnt1_reg = DMA4_CNT1,
127 .cnt2_reg = DMA4_CNT2,
136 .ptr1_reg = DMA5_PTR1,
137 .ptr2_reg = DMA5_PTR2,
138 .cnt1_reg = DMA5_CNT1,
139 .cnt2_reg = DMA5_CNT2,
143 .cmds_start = 0x10140,
144 .ctrl_start = 0x10440,
146 .fifo_start = 0x6000,
148 .ptr1_reg = DMA5_PTR1,
149 .ptr2_reg = DMA5_PTR2,
150 .cnt1_reg = DMA5_CNT1,
151 .cnt2_reg = DMA5_CNT2,
155 .cmds_start = 0x10190,
156 .ctrl_start = 0x10480,
158 .fifo_start = 0x7000,
160 .ptr1_reg = DMA6_PTR1,
161 .ptr2_reg = DMA6_PTR2,
162 .cnt1_reg = DMA6_CNT1,
163 .cnt2_reg = DMA6_CNT2,
172 .ptr1_reg = DMA7_PTR1,
173 .ptr2_reg = DMA7_PTR2,
174 .cnt1_reg = DMA7_CNT1,
175 .cnt2_reg = DMA7_CNT2,
184 .ptr1_reg = DMA8_PTR1,
185 .ptr2_reg = DMA8_PTR2,
186 .cnt1_reg = DMA8_CNT1,
187 .cnt2_reg = DMA8_CNT2,
191 static struct sram_channel cx23887_sram_channels[] = {
194 .cmds_start = 0x10000,
195 .ctrl_start = 0x105b0,
199 .ptr1_reg = DMA1_PTR1,
200 .ptr2_reg = DMA1_PTR2,
201 .cnt1_reg = DMA1_CNT1,
202 .cnt2_reg = DMA1_CNT2,
205 .name = "VID A (VBI)",
206 .cmds_start = 0x10050,
207 .ctrl_start = 0x105F0,
209 .fifo_start = 0x3000,
211 .ptr1_reg = DMA2_PTR1,
212 .ptr2_reg = DMA2_PTR2,
213 .cnt1_reg = DMA2_CNT1,
214 .cnt2_reg = DMA2_CNT2,
218 .cmds_start = 0x100A0,
219 .ctrl_start = 0x10630,
221 .fifo_start = 0x5000,
223 .ptr1_reg = DMA3_PTR1,
224 .ptr2_reg = DMA3_PTR2,
225 .cnt1_reg = DMA3_CNT1,
226 .cnt2_reg = DMA3_CNT2,
235 .ptr1_reg = DMA4_PTR1,
236 .ptr2_reg = DMA4_PTR2,
237 .cnt1_reg = DMA4_CNT1,
238 .cnt2_reg = DMA4_CNT2,
247 .ptr1_reg = DMA5_PTR1,
248 .ptr2_reg = DMA5_PTR2,
249 .cnt1_reg = DMA5_CNT1,
250 .cnt2_reg = DMA5_CNT2,
254 .cmds_start = 0x10140,
255 .ctrl_start = 0x10670,
257 .fifo_start = 0x6000,
259 .ptr1_reg = DMA5_PTR1,
260 .ptr2_reg = DMA5_PTR2,
261 .cnt1_reg = DMA5_CNT1,
262 .cnt2_reg = DMA5_CNT2,
266 .cmds_start = 0x10190,
267 .ctrl_start = 0x106B0,
269 .fifo_start = 0x7000,
271 .ptr1_reg = DMA6_PTR1,
272 .ptr2_reg = DMA6_PTR2,
273 .cnt1_reg = DMA6_CNT1,
274 .cnt2_reg = DMA6_CNT2,
283 .ptr1_reg = DMA7_PTR1,
284 .ptr2_reg = DMA7_PTR2,
285 .cnt1_reg = DMA7_CNT1,
286 .cnt2_reg = DMA7_CNT2,
295 .ptr1_reg = DMA8_PTR1,
296 .ptr2_reg = DMA8_PTR2,
297 .cnt1_reg = DMA8_CNT1,
298 .cnt2_reg = DMA8_CNT2,
302 static void cx23885_irq_add(struct cx23885_dev *dev, u32 mask)
305 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
307 dev->pci_irqmask |= mask;
309 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
312 void cx23885_irq_add_enable(struct cx23885_dev *dev, u32 mask)
315 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
317 dev->pci_irqmask |= mask;
318 cx_set(PCI_INT_MSK, mask);
320 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
323 void cx23885_irq_enable(struct cx23885_dev *dev, u32 mask)
327 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
329 v = mask & dev->pci_irqmask;
331 cx_set(PCI_INT_MSK, v);
333 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
336 static inline void cx23885_irq_enable_all(struct cx23885_dev *dev)
338 cx23885_irq_enable(dev, 0xffffffff);
341 void cx23885_irq_disable(struct cx23885_dev *dev, u32 mask)
344 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
346 cx_clear(PCI_INT_MSK, mask);
348 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
351 static inline void cx23885_irq_disable_all(struct cx23885_dev *dev)
353 cx23885_irq_disable(dev, 0xffffffff);
356 void cx23885_irq_remove(struct cx23885_dev *dev, u32 mask)
359 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
361 dev->pci_irqmask &= ~mask;
362 cx_clear(PCI_INT_MSK, mask);
364 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
367 static u32 cx23885_irq_get_mask(struct cx23885_dev *dev)
371 spin_lock_irqsave(&dev->pci_irqmask_lock, flags);
373 v = cx_read(PCI_INT_MSK);
375 spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
379 static int cx23885_risc_decode(u32 risc)
381 static char *instr[16] = {
382 [RISC_SYNC >> 28] = "sync",
383 [RISC_WRITE >> 28] = "write",
384 [RISC_WRITEC >> 28] = "writec",
385 [RISC_READ >> 28] = "read",
386 [RISC_READC >> 28] = "readc",
387 [RISC_JUMP >> 28] = "jump",
388 [RISC_SKIP >> 28] = "skip",
389 [RISC_WRITERM >> 28] = "writerm",
390 [RISC_WRITECM >> 28] = "writecm",
391 [RISC_WRITECR >> 28] = "writecr",
393 static int incr[16] = {
394 [RISC_WRITE >> 28] = 3,
395 [RISC_JUMP >> 28] = 3,
396 [RISC_SKIP >> 28] = 1,
397 [RISC_SYNC >> 28] = 1,
398 [RISC_WRITERM >> 28] = 3,
399 [RISC_WRITECM >> 28] = 3,
400 [RISC_WRITECR >> 28] = 4,
402 static char *bits[] = {
403 "12", "13", "14", "resync",
404 "cnt0", "cnt1", "18", "19",
405 "20", "21", "22", "23",
406 "irq1", "irq2", "eol", "sol",
410 printk("0x%08x [ %s", risc,
411 instr[risc >> 28] ? instr[risc >> 28] : "INVALID");
412 for (i = ARRAY_SIZE(bits) - 1; i >= 0; i--)
413 if (risc & (1 << (i + 12)))
414 printk(" %s", bits[i]);
415 printk(" count=%d ]\n", risc & 0xfff);
416 return incr[risc >> 28] ? incr[risc >> 28] : 1;
419 static void cx23885_wakeup(struct cx23885_tsport *port,
420 struct cx23885_dmaqueue *q, u32 count)
422 struct cx23885_dev *dev = port->dev;
423 struct cx23885_buffer *buf;
425 if (list_empty(&q->active))
427 buf = list_entry(q->active.next,
428 struct cx23885_buffer, queue);
430 v4l2_get_timestamp(&buf->vb.v4l2_buf.timestamp);
431 buf->vb.v4l2_buf.sequence = q->count++;
432 dprintk(1, "[%p/%d] wakeup reg=%d buf=%d\n", buf, buf->vb.v4l2_buf.index,
434 list_del(&buf->queue);
435 vb2_buffer_done(&buf->vb, VB2_BUF_STATE_DONE);
438 int cx23885_sram_channel_setup(struct cx23885_dev *dev,
439 struct sram_channel *ch,
440 unsigned int bpl, u32 risc)
442 unsigned int i, lines;
445 if (ch->cmds_start == 0) {
446 dprintk(1, "%s() Erasing channel [%s]\n", __func__,
448 cx_write(ch->ptr1_reg, 0);
449 cx_write(ch->ptr2_reg, 0);
450 cx_write(ch->cnt2_reg, 0);
451 cx_write(ch->cnt1_reg, 0);
454 dprintk(1, "%s() Configuring channel [%s]\n", __func__,
458 bpl = (bpl + 7) & ~7; /* alignment */
460 lines = ch->fifo_size / bpl;
465 cx_write(8 + 0, RISC_JUMP | RISC_CNT_RESET);
470 for (i = 0; i < lines; i++) {
471 dprintk(2, "%s() 0x%08x <- 0x%08x\n", __func__, cdt + 16*i,
472 ch->fifo_start + bpl*i);
473 cx_write(cdt + 16*i, ch->fifo_start + bpl*i);
474 cx_write(cdt + 16*i + 4, 0);
475 cx_write(cdt + 16*i + 8, 0);
476 cx_write(cdt + 16*i + 12, 0);
481 cx_write(ch->cmds_start + 0, 8);
483 cx_write(ch->cmds_start + 0, risc);
484 cx_write(ch->cmds_start + 4, 0); /* 64 bits 63-32 */
485 cx_write(ch->cmds_start + 8, cdt);
486 cx_write(ch->cmds_start + 12, (lines*16) >> 3);
487 cx_write(ch->cmds_start + 16, ch->ctrl_start);
489 cx_write(ch->cmds_start + 20, 0x80000000 | (64 >> 2));
491 cx_write(ch->cmds_start + 20, 64 >> 2);
492 for (i = 24; i < 80; i += 4)
493 cx_write(ch->cmds_start + i, 0);
496 cx_write(ch->ptr1_reg, ch->fifo_start);
497 cx_write(ch->ptr2_reg, cdt);
498 cx_write(ch->cnt2_reg, (lines*16) >> 3);
499 cx_write(ch->cnt1_reg, (bpl >> 3) - 1);
501 dprintk(2, "[bridge %d] sram setup %s: bpl=%d lines=%d\n",
510 void cx23885_sram_channel_dump(struct cx23885_dev *dev,
511 struct sram_channel *ch)
513 static char *name[] = {
530 unsigned int i, j, n;
532 printk(KERN_WARNING "%s: %s - dma channel status dump\n",
533 dev->name, ch->name);
534 for (i = 0; i < ARRAY_SIZE(name); i++)
535 printk(KERN_WARNING "%s: cmds: %-15s: 0x%08x\n",
537 cx_read(ch->cmds_start + 4*i));
539 for (i = 0; i < 4; i++) {
540 risc = cx_read(ch->cmds_start + 4 * (i + 14));
541 printk(KERN_WARNING "%s: risc%d: ", dev->name, i);
542 cx23885_risc_decode(risc);
544 for (i = 0; i < (64 >> 2); i += n) {
545 risc = cx_read(ch->ctrl_start + 4 * i);
546 /* No consideration for bits 63-32 */
548 printk(KERN_WARNING "%s: (0x%08x) iq %x: ", dev->name,
549 ch->ctrl_start + 4 * i, i);
550 n = cx23885_risc_decode(risc);
551 for (j = 1; j < n; j++) {
552 risc = cx_read(ch->ctrl_start + 4 * (i + j));
553 printk(KERN_WARNING "%s: iq %x: 0x%08x [ arg #%d ]\n",
554 dev->name, i+j, risc, j);
558 printk(KERN_WARNING "%s: fifo: 0x%08x -> 0x%x\n",
559 dev->name, ch->fifo_start, ch->fifo_start+ch->fifo_size);
560 printk(KERN_WARNING "%s: ctrl: 0x%08x -> 0x%x\n",
561 dev->name, ch->ctrl_start, ch->ctrl_start + 6*16);
562 printk(KERN_WARNING "%s: ptr1_reg: 0x%08x\n",
563 dev->name, cx_read(ch->ptr1_reg));
564 printk(KERN_WARNING "%s: ptr2_reg: 0x%08x\n",
565 dev->name, cx_read(ch->ptr2_reg));
566 printk(KERN_WARNING "%s: cnt1_reg: 0x%08x\n",
567 dev->name, cx_read(ch->cnt1_reg));
568 printk(KERN_WARNING "%s: cnt2_reg: 0x%08x\n",
569 dev->name, cx_read(ch->cnt2_reg));
572 static void cx23885_risc_disasm(struct cx23885_tsport *port,
573 struct cx23885_riscmem *risc)
575 struct cx23885_dev *dev = port->dev;
576 unsigned int i, j, n;
578 printk(KERN_INFO "%s: risc disasm: %p [dma=0x%08lx]\n",
579 dev->name, risc->cpu, (unsigned long)risc->dma);
580 for (i = 0; i < (risc->size >> 2); i += n) {
581 printk(KERN_INFO "%s: %04d: ", dev->name, i);
582 n = cx23885_risc_decode(le32_to_cpu(risc->cpu[i]));
583 for (j = 1; j < n; j++)
584 printk(KERN_INFO "%s: %04d: 0x%08x [ arg #%d ]\n",
585 dev->name, i + j, risc->cpu[i + j], j);
586 if (risc->cpu[i] == cpu_to_le32(RISC_JUMP))
591 static void cx23885_shutdown(struct cx23885_dev *dev)
593 /* disable RISC controller */
594 cx_write(DEV_CNTRL2, 0);
596 /* Disable all IR activity */
597 cx_write(IR_CNTRL_REG, 0);
599 /* Disable Video A/B activity */
600 cx_write(VID_A_DMA_CTL, 0);
601 cx_write(VID_B_DMA_CTL, 0);
602 cx_write(VID_C_DMA_CTL, 0);
604 /* Disable Audio activity */
605 cx_write(AUD_INT_DMA_CTL, 0);
606 cx_write(AUD_EXT_DMA_CTL, 0);
608 /* Disable Serial port */
609 cx_write(UART_CTL, 0);
611 /* Disable Interrupts */
612 cx23885_irq_disable_all(dev);
613 cx_write(VID_A_INT_MSK, 0);
614 cx_write(VID_B_INT_MSK, 0);
615 cx_write(VID_C_INT_MSK, 0);
616 cx_write(AUDIO_INT_INT_MSK, 0);
617 cx_write(AUDIO_EXT_INT_MSK, 0);
621 static void cx23885_reset(struct cx23885_dev *dev)
623 dprintk(1, "%s()\n", __func__);
625 cx23885_shutdown(dev);
627 cx_write(PCI_INT_STAT, 0xffffffff);
628 cx_write(VID_A_INT_STAT, 0xffffffff);
629 cx_write(VID_B_INT_STAT, 0xffffffff);
630 cx_write(VID_C_INT_STAT, 0xffffffff);
631 cx_write(AUDIO_INT_INT_STAT, 0xffffffff);
632 cx_write(AUDIO_EXT_INT_STAT, 0xffffffff);
633 cx_write(CLK_DELAY, cx_read(CLK_DELAY) & 0x80000000);
634 cx_write(PAD_CTRL, 0x00500300);
638 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH01],
640 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH02], 128, 0);
641 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH03],
643 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH04], 128, 0);
644 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH05], 128, 0);
645 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH06],
647 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH07], 128, 0);
648 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH08], 128, 0);
649 cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH09], 128, 0);
651 cx23885_gpio_setup(dev);
655 static int cx23885_pci_quirks(struct cx23885_dev *dev)
657 dprintk(1, "%s()\n", __func__);
659 /* The cx23885 bridge has a weird bug which causes NMI to be asserted
660 * when DMA begins if RDR_TLCTL0 bit4 is not cleared. It does not
661 * occur on the cx23887 bridge.
663 if (dev->bridge == CX23885_BRIDGE_885)
664 cx_clear(RDR_TLCTL0, 1 << 4);
669 static int get_resources(struct cx23885_dev *dev)
671 if (request_mem_region(pci_resource_start(dev->pci, 0),
672 pci_resource_len(dev->pci, 0),
676 printk(KERN_ERR "%s: can't get MMIO memory @ 0x%llx\n",
677 dev->name, (unsigned long long)pci_resource_start(dev->pci, 0));
682 static int cx23885_init_tsport(struct cx23885_dev *dev,
683 struct cx23885_tsport *port, int portno)
685 dprintk(1, "%s(portno=%d)\n", __func__, portno);
687 /* Transport bus init dma queue - Common settings */
688 port->dma_ctl_val = 0x11; /* Enable RISC controller and Fifo */
689 port->ts_int_msk_val = 0x1111; /* TS port bits for RISC */
690 port->vld_misc_val = 0x0;
691 port->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4);
693 spin_lock_init(&port->slock);
697 INIT_LIST_HEAD(&port->mpegq.active);
698 mutex_init(&port->frontends.lock);
699 INIT_LIST_HEAD(&port->frontends.felist);
700 port->frontends.active_fe_id = 0;
702 /* This should be hardcoded allow a single frontend
703 * attachment to this tsport, keeping the -dvb.c
704 * code clean and safe.
706 if (!port->num_frontends)
707 port->num_frontends = 1;
711 port->reg_gpcnt = VID_B_GPCNT;
712 port->reg_gpcnt_ctl = VID_B_GPCNT_CTL;
713 port->reg_dma_ctl = VID_B_DMA_CTL;
714 port->reg_lngth = VID_B_LNGTH;
715 port->reg_hw_sop_ctrl = VID_B_HW_SOP_CTL;
716 port->reg_gen_ctrl = VID_B_GEN_CTL;
717 port->reg_bd_pkt_status = VID_B_BD_PKT_STATUS;
718 port->reg_sop_status = VID_B_SOP_STATUS;
719 port->reg_fifo_ovfl_stat = VID_B_FIFO_OVFL_STAT;
720 port->reg_vld_misc = VID_B_VLD_MISC;
721 port->reg_ts_clk_en = VID_B_TS_CLK_EN;
722 port->reg_src_sel = VID_B_SRC_SEL;
723 port->reg_ts_int_msk = VID_B_INT_MSK;
724 port->reg_ts_int_stat = VID_B_INT_STAT;
725 port->sram_chno = SRAM_CH03; /* VID_B */
726 port->pci_irqmask = 0x02; /* VID_B bit1 */
729 port->reg_gpcnt = VID_C_GPCNT;
730 port->reg_gpcnt_ctl = VID_C_GPCNT_CTL;
731 port->reg_dma_ctl = VID_C_DMA_CTL;
732 port->reg_lngth = VID_C_LNGTH;
733 port->reg_hw_sop_ctrl = VID_C_HW_SOP_CTL;
734 port->reg_gen_ctrl = VID_C_GEN_CTL;
735 port->reg_bd_pkt_status = VID_C_BD_PKT_STATUS;
736 port->reg_sop_status = VID_C_SOP_STATUS;
737 port->reg_fifo_ovfl_stat = VID_C_FIFO_OVFL_STAT;
738 port->reg_vld_misc = VID_C_VLD_MISC;
739 port->reg_ts_clk_en = VID_C_TS_CLK_EN;
740 port->reg_src_sel = 0;
741 port->reg_ts_int_msk = VID_C_INT_MSK;
742 port->reg_ts_int_stat = VID_C_INT_STAT;
743 port->sram_chno = SRAM_CH06; /* VID_C */
744 port->pci_irqmask = 0x04; /* VID_C bit2 */
753 static void cx23885_dev_checkrevision(struct cx23885_dev *dev)
755 switch (cx_read(RDR_CFG2) & 0xff) {
758 dev->hwrevision = 0xa0;
762 dev->hwrevision = 0xa1;
765 /* CX23885-13Z/14Z */
766 dev->hwrevision = 0xb0;
769 if (dev->pci->device == 0x8880) {
770 /* CX23888-21Z/22Z */
771 dev->hwrevision = 0xc0;
774 dev->hwrevision = 0xa4;
778 if (dev->pci->device == 0x8880) {
780 dev->hwrevision = 0xd0;
782 /* CX23885-15Z, CX23888-31Z */
783 dev->hwrevision = 0xa5;
788 dev->hwrevision = 0xc0;
792 dev->hwrevision = 0xb1;
795 printk(KERN_ERR "%s() New hardware revision found 0x%x\n",
796 __func__, dev->hwrevision);
799 printk(KERN_INFO "%s() Hardware revision = 0x%02x\n",
800 __func__, dev->hwrevision);
802 printk(KERN_ERR "%s() Hardware revision unknown 0x%x\n",
803 __func__, dev->hwrevision);
806 /* Find the first v4l2_subdev member of the group id in hw */
807 struct v4l2_subdev *cx23885_find_hw(struct cx23885_dev *dev, u32 hw)
809 struct v4l2_subdev *result = NULL;
810 struct v4l2_subdev *sd;
812 spin_lock(&dev->v4l2_dev.lock);
813 v4l2_device_for_each_subdev(sd, &dev->v4l2_dev) {
814 if (sd->grp_id == hw) {
819 spin_unlock(&dev->v4l2_dev.lock);
823 static int cx23885_dev_setup(struct cx23885_dev *dev)
827 spin_lock_init(&dev->pci_irqmask_lock);
829 mutex_init(&dev->lock);
830 mutex_init(&dev->gpio_lock);
832 atomic_inc(&dev->refcount);
834 dev->nr = cx23885_devcount++;
835 sprintf(dev->name, "cx23885[%d]", dev->nr);
837 /* Configure the internal memory */
838 if (dev->pci->device == 0x8880) {
839 /* Could be 887 or 888, assume a default */
840 dev->bridge = CX23885_BRIDGE_887;
841 /* Apply a sensible clock frequency for the PCIe bridge */
842 dev->clk_freq = 25000000;
843 dev->sram_channels = cx23887_sram_channels;
845 if (dev->pci->device == 0x8852) {
846 dev->bridge = CX23885_BRIDGE_885;
847 /* Apply a sensible clock frequency for the PCIe bridge */
848 dev->clk_freq = 28000000;
849 dev->sram_channels = cx23885_sram_channels;
853 dprintk(1, "%s() Memory configured for PCIe bridge type %d\n",
854 __func__, dev->bridge);
858 if (card[dev->nr] < cx23885_bcount)
859 dev->board = card[dev->nr];
860 for (i = 0; UNSET == dev->board && i < cx23885_idcount; i++)
861 if (dev->pci->subsystem_vendor == cx23885_subids[i].subvendor &&
862 dev->pci->subsystem_device == cx23885_subids[i].subdevice)
863 dev->board = cx23885_subids[i].card;
864 if (UNSET == dev->board) {
865 dev->board = CX23885_BOARD_UNKNOWN;
866 cx23885_card_list(dev);
869 /* If the user specific a clk freq override, apply it */
870 if (cx23885_boards[dev->board].clk_freq > 0)
871 dev->clk_freq = cx23885_boards[dev->board].clk_freq;
873 dev->pci_bus = dev->pci->bus->number;
874 dev->pci_slot = PCI_SLOT(dev->pci->devfn);
875 cx23885_irq_add(dev, 0x001f00);
877 /* External Master 1 Bus */
878 dev->i2c_bus[0].nr = 0;
879 dev->i2c_bus[0].dev = dev;
880 dev->i2c_bus[0].reg_stat = I2C1_STAT;
881 dev->i2c_bus[0].reg_ctrl = I2C1_CTRL;
882 dev->i2c_bus[0].reg_addr = I2C1_ADDR;
883 dev->i2c_bus[0].reg_rdata = I2C1_RDATA;
884 dev->i2c_bus[0].reg_wdata = I2C1_WDATA;
885 dev->i2c_bus[0].i2c_period = (0x9d << 24); /* 100kHz */
887 /* External Master 2 Bus */
888 dev->i2c_bus[1].nr = 1;
889 dev->i2c_bus[1].dev = dev;
890 dev->i2c_bus[1].reg_stat = I2C2_STAT;
891 dev->i2c_bus[1].reg_ctrl = I2C2_CTRL;
892 dev->i2c_bus[1].reg_addr = I2C2_ADDR;
893 dev->i2c_bus[1].reg_rdata = I2C2_RDATA;
894 dev->i2c_bus[1].reg_wdata = I2C2_WDATA;
895 dev->i2c_bus[1].i2c_period = (0x9d << 24); /* 100kHz */
897 /* Internal Master 3 Bus */
898 dev->i2c_bus[2].nr = 2;
899 dev->i2c_bus[2].dev = dev;
900 dev->i2c_bus[2].reg_stat = I2C3_STAT;
901 dev->i2c_bus[2].reg_ctrl = I2C3_CTRL;
902 dev->i2c_bus[2].reg_addr = I2C3_ADDR;
903 dev->i2c_bus[2].reg_rdata = I2C3_RDATA;
904 dev->i2c_bus[2].reg_wdata = I2C3_WDATA;
905 dev->i2c_bus[2].i2c_period = (0x07 << 24); /* 1.95MHz */
907 if ((cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) ||
908 (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER))
909 cx23885_init_tsport(dev, &dev->ts1, 1);
911 if ((cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) ||
912 (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
913 cx23885_init_tsport(dev, &dev->ts2, 2);
915 if (get_resources(dev) < 0) {
916 printk(KERN_ERR "CORE %s No more PCIe resources for "
917 "subsystem: %04x:%04x\n",
918 dev->name, dev->pci->subsystem_vendor,
919 dev->pci->subsystem_device);
926 dev->lmmio = ioremap(pci_resource_start(dev->pci, 0),
927 pci_resource_len(dev->pci, 0));
929 dev->bmmio = (u8 __iomem *)dev->lmmio;
931 printk(KERN_INFO "CORE %s: subsystem: %04x:%04x, board: %s [card=%d,%s]\n",
932 dev->name, dev->pci->subsystem_vendor,
933 dev->pci->subsystem_device, cx23885_boards[dev->board].name,
934 dev->board, card[dev->nr] == dev->board ?
935 "insmod option" : "autodetected");
937 cx23885_pci_quirks(dev);
939 /* Assume some sensible defaults */
940 dev->tuner_type = cx23885_boards[dev->board].tuner_type;
941 dev->tuner_addr = cx23885_boards[dev->board].tuner_addr;
942 dev->tuner_bus = cx23885_boards[dev->board].tuner_bus;
943 dev->radio_type = cx23885_boards[dev->board].radio_type;
944 dev->radio_addr = cx23885_boards[dev->board].radio_addr;
946 dprintk(1, "%s() tuner_type = 0x%x tuner_addr = 0x%x tuner_bus = %d\n",
947 __func__, dev->tuner_type, dev->tuner_addr, dev->tuner_bus);
948 dprintk(1, "%s() radio_type = 0x%x radio_addr = 0x%x\n",
949 __func__, dev->radio_type, dev->radio_addr);
951 /* The cx23417 encoder has GPIO's that need to be initialised
952 * before DVB, so that demodulators and tuners are out of
953 * reset before DVB uses them.
955 if ((cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) ||
956 (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
957 cx23885_mc417_init(dev);
962 cx23885_i2c_register(&dev->i2c_bus[0]);
963 cx23885_i2c_register(&dev->i2c_bus[1]);
964 cx23885_i2c_register(&dev->i2c_bus[2]);
965 cx23885_card_setup(dev);
966 call_all(dev, core, s_power, 0);
967 cx23885_ir_init(dev);
969 if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO) {
970 if (cx23885_video_register(dev) < 0) {
971 printk(KERN_ERR "%s() Failed to register analog "
972 "video adapters on VID_A\n", __func__);
976 if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
977 if (cx23885_boards[dev->board].num_fds_portb)
978 dev->ts1.num_frontends =
979 cx23885_boards[dev->board].num_fds_portb;
980 if (cx23885_dvb_register(&dev->ts1) < 0) {
981 printk(KERN_ERR "%s() Failed to register dvb adapters on VID_B\n",
985 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
986 if (cx23885_417_register(dev) < 0) {
988 "%s() Failed to register 417 on VID_B\n",
993 if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
994 if (cx23885_boards[dev->board].num_fds_portc)
995 dev->ts2.num_frontends =
996 cx23885_boards[dev->board].num_fds_portc;
997 if (cx23885_dvb_register(&dev->ts2) < 0) {
999 "%s() Failed to register dvb on VID_C\n",
1003 if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER) {
1004 if (cx23885_417_register(dev) < 0) {
1006 "%s() Failed to register 417 on VID_C\n",
1011 cx23885_dev_checkrevision(dev);
1013 /* disable MSI for NetUP cards, otherwise CI is not working */
1014 if (cx23885_boards[dev->board].ci_type > 0)
1015 cx_clear(RDR_RDRCTL1, 1 << 8);
1017 switch (dev->board) {
1018 case CX23885_BOARD_TEVII_S470:
1019 case CX23885_BOARD_TEVII_S471:
1020 cx_clear(RDR_RDRCTL1, 1 << 8);
1027 static void cx23885_dev_unregister(struct cx23885_dev *dev)
1029 release_mem_region(pci_resource_start(dev->pci, 0),
1030 pci_resource_len(dev->pci, 0));
1032 if (!atomic_dec_and_test(&dev->refcount))
1035 if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO)
1036 cx23885_video_unregister(dev);
1038 if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
1039 cx23885_dvb_unregister(&dev->ts1);
1041 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
1042 cx23885_417_unregister(dev);
1044 if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
1045 cx23885_dvb_unregister(&dev->ts2);
1047 if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
1048 cx23885_417_unregister(dev);
1050 cx23885_i2c_unregister(&dev->i2c_bus[2]);
1051 cx23885_i2c_unregister(&dev->i2c_bus[1]);
1052 cx23885_i2c_unregister(&dev->i2c_bus[0]);
1054 iounmap(dev->lmmio);
1057 static __le32 *cx23885_risc_field(__le32 *rp, struct scatterlist *sglist,
1058 unsigned int offset, u32 sync_line,
1059 unsigned int bpl, unsigned int padding,
1060 unsigned int lines, unsigned int lpi, bool jump)
1062 struct scatterlist *sg;
1063 unsigned int line, todo, sol;
1067 *(rp++) = cpu_to_le32(RISC_JUMP);
1068 *(rp++) = cpu_to_le32(0);
1069 *(rp++) = cpu_to_le32(0); /* bits 63-32 */
1072 /* sync instruction */
1073 if (sync_line != NO_SYNC_LINE)
1074 *(rp++) = cpu_to_le32(RISC_RESYNC | sync_line);
1078 for (line = 0; line < lines; line++) {
1079 while (offset && offset >= sg_dma_len(sg)) {
1080 offset -= sg_dma_len(sg);
1084 if (lpi && line > 0 && !(line % lpi))
1085 sol = RISC_SOL | RISC_IRQ1 | RISC_CNT_INC;
1089 if (bpl <= sg_dma_len(sg)-offset) {
1090 /* fits into current chunk */
1091 *(rp++) = cpu_to_le32(RISC_WRITE|sol|RISC_EOL|bpl);
1092 *(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
1093 *(rp++) = cpu_to_le32(0); /* bits 63-32 */
1096 /* scanline needs to be split */
1098 *(rp++) = cpu_to_le32(RISC_WRITE|sol|
1099 (sg_dma_len(sg)-offset));
1100 *(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
1101 *(rp++) = cpu_to_le32(0); /* bits 63-32 */
1102 todo -= (sg_dma_len(sg)-offset);
1105 while (todo > sg_dma_len(sg)) {
1106 *(rp++) = cpu_to_le32(RISC_WRITE|
1108 *(rp++) = cpu_to_le32(sg_dma_address(sg));
1109 *(rp++) = cpu_to_le32(0); /* bits 63-32 */
1110 todo -= sg_dma_len(sg);
1113 *(rp++) = cpu_to_le32(RISC_WRITE|RISC_EOL|todo);
1114 *(rp++) = cpu_to_le32(sg_dma_address(sg));
1115 *(rp++) = cpu_to_le32(0); /* bits 63-32 */
1124 int cx23885_risc_buffer(struct pci_dev *pci, struct cx23885_riscmem *risc,
1125 struct scatterlist *sglist, unsigned int top_offset,
1126 unsigned int bottom_offset, unsigned int bpl,
1127 unsigned int padding, unsigned int lines)
1129 u32 instructions, fields;
1133 if (UNSET != top_offset)
1135 if (UNSET != bottom_offset)
1138 /* estimate risc mem: worst case is one write per page border +
1139 one write per scan line + syncs + jump (all 2 dwords). Padding
1140 can cause next bpl to start close to a page border. First DMA
1141 region may be smaller than PAGE_SIZE */
1142 /* write and jump need and extra dword */
1143 instructions = fields * (1 + ((bpl + padding) * lines)
1144 / PAGE_SIZE + lines);
1146 risc->size = instructions * 12;
1147 risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
1148 if (risc->cpu == NULL)
1151 /* write risc instructions */
1153 if (UNSET != top_offset)
1154 rp = cx23885_risc_field(rp, sglist, top_offset, 0,
1155 bpl, padding, lines, 0, true);
1156 if (UNSET != bottom_offset)
1157 rp = cx23885_risc_field(rp, sglist, bottom_offset, 0x200,
1158 bpl, padding, lines, 0, UNSET == top_offset);
1160 /* save pointer to jmp instruction address */
1162 BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1166 int cx23885_risc_databuffer(struct pci_dev *pci,
1167 struct cx23885_riscmem *risc,
1168 struct scatterlist *sglist,
1170 unsigned int lines, unsigned int lpi)
1175 /* estimate risc mem: worst case is one write per page border +
1176 one write per scan line + syncs + jump (all 2 dwords). Here
1177 there is no padding and no sync. First DMA region may be smaller
1179 /* Jump and write need an extra dword */
1180 instructions = 1 + (bpl * lines) / PAGE_SIZE + lines;
1183 risc->size = instructions * 12;
1184 risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
1185 if (risc->cpu == NULL)
1188 /* write risc instructions */
1190 rp = cx23885_risc_field(rp, sglist, 0, NO_SYNC_LINE,
1191 bpl, 0, lines, lpi, lpi == 0);
1193 /* save pointer to jmp instruction address */
1195 BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1199 int cx23885_risc_vbibuffer(struct pci_dev *pci, struct cx23885_riscmem *risc,
1200 struct scatterlist *sglist, unsigned int top_offset,
1201 unsigned int bottom_offset, unsigned int bpl,
1202 unsigned int padding, unsigned int lines)
1204 u32 instructions, fields;
1208 if (UNSET != top_offset)
1210 if (UNSET != bottom_offset)
1213 /* estimate risc mem: worst case is one write per page border +
1214 one write per scan line + syncs + jump (all 2 dwords). Padding
1215 can cause next bpl to start close to a page border. First DMA
1216 region may be smaller than PAGE_SIZE */
1217 /* write and jump need and extra dword */
1218 instructions = fields * (1 + ((bpl + padding) * lines)
1219 / PAGE_SIZE + lines);
1221 risc->size = instructions * 12;
1222 risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
1223 if (risc->cpu == NULL)
1225 /* write risc instructions */
1228 /* Sync to line 6, so US CC line 21 will appear in line '12'
1229 * in the userland vbi payload */
1230 if (UNSET != top_offset)
1231 rp = cx23885_risc_field(rp, sglist, top_offset, 0,
1232 bpl, padding, lines, 0, true);
1234 if (UNSET != bottom_offset)
1235 rp = cx23885_risc_field(rp, sglist, bottom_offset, 0x200,
1236 bpl, padding, lines, 0, UNSET == top_offset);
1240 /* save pointer to jmp instruction address */
1242 BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1247 void cx23885_free_buffer(struct cx23885_dev *dev, struct cx23885_buffer *buf)
1249 struct cx23885_riscmem *risc = &buf->risc;
1251 BUG_ON(in_interrupt());
1252 pci_free_consistent(dev->pci, risc->size, risc->cpu, risc->dma);
1255 static void cx23885_tsport_reg_dump(struct cx23885_tsport *port)
1257 struct cx23885_dev *dev = port->dev;
1259 dprintk(1, "%s() Register Dump\n", __func__);
1260 dprintk(1, "%s() DEV_CNTRL2 0x%08X\n", __func__,
1261 cx_read(DEV_CNTRL2));
1262 dprintk(1, "%s() PCI_INT_MSK 0x%08X\n", __func__,
1263 cx23885_irq_get_mask(dev));
1264 dprintk(1, "%s() AUD_INT_INT_MSK 0x%08X\n", __func__,
1265 cx_read(AUDIO_INT_INT_MSK));
1266 dprintk(1, "%s() AUD_INT_DMA_CTL 0x%08X\n", __func__,
1267 cx_read(AUD_INT_DMA_CTL));
1268 dprintk(1, "%s() AUD_EXT_INT_MSK 0x%08X\n", __func__,
1269 cx_read(AUDIO_EXT_INT_MSK));
1270 dprintk(1, "%s() AUD_EXT_DMA_CTL 0x%08X\n", __func__,
1271 cx_read(AUD_EXT_DMA_CTL));
1272 dprintk(1, "%s() PAD_CTRL 0x%08X\n", __func__,
1274 dprintk(1, "%s() ALT_PIN_OUT_SEL 0x%08X\n", __func__,
1275 cx_read(ALT_PIN_OUT_SEL));
1276 dprintk(1, "%s() GPIO2 0x%08X\n", __func__,
1278 dprintk(1, "%s() gpcnt(0x%08X) 0x%08X\n", __func__,
1279 port->reg_gpcnt, cx_read(port->reg_gpcnt));
1280 dprintk(1, "%s() gpcnt_ctl(0x%08X) 0x%08x\n", __func__,
1281 port->reg_gpcnt_ctl, cx_read(port->reg_gpcnt_ctl));
1282 dprintk(1, "%s() dma_ctl(0x%08X) 0x%08x\n", __func__,
1283 port->reg_dma_ctl, cx_read(port->reg_dma_ctl));
1284 if (port->reg_src_sel)
1285 dprintk(1, "%s() src_sel(0x%08X) 0x%08x\n", __func__,
1286 port->reg_src_sel, cx_read(port->reg_src_sel));
1287 dprintk(1, "%s() lngth(0x%08X) 0x%08x\n", __func__,
1288 port->reg_lngth, cx_read(port->reg_lngth));
1289 dprintk(1, "%s() hw_sop_ctrl(0x%08X) 0x%08x\n", __func__,
1290 port->reg_hw_sop_ctrl, cx_read(port->reg_hw_sop_ctrl));
1291 dprintk(1, "%s() gen_ctrl(0x%08X) 0x%08x\n", __func__,
1292 port->reg_gen_ctrl, cx_read(port->reg_gen_ctrl));
1293 dprintk(1, "%s() bd_pkt_status(0x%08X) 0x%08x\n", __func__,
1294 port->reg_bd_pkt_status, cx_read(port->reg_bd_pkt_status));
1295 dprintk(1, "%s() sop_status(0x%08X) 0x%08x\n", __func__,
1296 port->reg_sop_status, cx_read(port->reg_sop_status));
1297 dprintk(1, "%s() fifo_ovfl_stat(0x%08X) 0x%08x\n", __func__,
1298 port->reg_fifo_ovfl_stat, cx_read(port->reg_fifo_ovfl_stat));
1299 dprintk(1, "%s() vld_misc(0x%08X) 0x%08x\n", __func__,
1300 port->reg_vld_misc, cx_read(port->reg_vld_misc));
1301 dprintk(1, "%s() ts_clk_en(0x%08X) 0x%08x\n", __func__,
1302 port->reg_ts_clk_en, cx_read(port->reg_ts_clk_en));
1303 dprintk(1, "%s() ts_int_msk(0x%08X) 0x%08x\n", __func__,
1304 port->reg_ts_int_msk, cx_read(port->reg_ts_int_msk));
1307 int cx23885_start_dma(struct cx23885_tsport *port,
1308 struct cx23885_dmaqueue *q,
1309 struct cx23885_buffer *buf)
1311 struct cx23885_dev *dev = port->dev;
1314 dprintk(1, "%s() w: %d, h: %d, f: %d\n", __func__,
1315 dev->width, dev->height, dev->field);
1317 /* Stop the fifo and risc engine for this port */
1318 cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1320 /* setup fifo + format */
1321 cx23885_sram_channel_setup(dev,
1322 &dev->sram_channels[port->sram_chno],
1323 port->ts_packet_size, buf->risc.dma);
1325 cx23885_sram_channel_dump(dev,
1326 &dev->sram_channels[port->sram_chno]);
1327 cx23885_risc_disasm(port, &buf->risc);
1330 /* write TS length to chip */
1331 cx_write(port->reg_lngth, port->ts_packet_size);
1333 if ((!(cx23885_boards[dev->board].portb & CX23885_MPEG_DVB)) &&
1334 (!(cx23885_boards[dev->board].portc & CX23885_MPEG_DVB))) {
1335 printk("%s() Unsupported .portb/c (0x%08x)/(0x%08x)\n",
1337 cx23885_boards[dev->board].portb,
1338 cx23885_boards[dev->board].portc);
1342 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
1343 cx23885_av_clk(dev, 0);
1347 /* If the port supports SRC SELECT, configure it */
1348 if (port->reg_src_sel)
1349 cx_write(port->reg_src_sel, port->src_sel_val);
1351 cx_write(port->reg_hw_sop_ctrl, port->hw_sop_ctrl_val);
1352 cx_write(port->reg_ts_clk_en, port->ts_clk_en_val);
1353 cx_write(port->reg_vld_misc, port->vld_misc_val);
1354 cx_write(port->reg_gen_ctrl, port->gen_ctrl_val);
1357 /* NOTE: this is 2 (reserved) for portb, does it matter? */
1358 /* reset counter to zero */
1359 cx_write(port->reg_gpcnt_ctl, 3);
1362 /* Set VIDB pins to input */
1363 if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
1364 reg = cx_read(PAD_CTRL);
1365 reg &= ~0x3; /* Clear TS1_OE & TS1_SOP_OE */
1366 cx_write(PAD_CTRL, reg);
1369 /* Set VIDC pins to input */
1370 if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
1371 reg = cx_read(PAD_CTRL);
1372 reg &= ~0x4; /* Clear TS2_SOP_OE */
1373 cx_write(PAD_CTRL, reg);
1376 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1378 reg = cx_read(PAD_CTRL);
1379 reg = reg & ~0x1; /* Clear TS1_OE */
1381 /* FIXME, bit 2 writing here is questionable */
1382 /* set TS1_SOP_OE and TS1_OE_HI */
1384 cx_write(PAD_CTRL, reg);
1386 /* FIXME and these two registers should be documented. */
1387 cx_write(CLK_DELAY, cx_read(CLK_DELAY) | 0x80000011);
1388 cx_write(ALT_PIN_OUT_SEL, 0x10100045);
1391 switch (dev->bridge) {
1392 case CX23885_BRIDGE_885:
1393 case CX23885_BRIDGE_887:
1394 case CX23885_BRIDGE_888:
1396 dprintk(1, "%s() enabling TS int's and DMA\n", __func__);
1397 cx_set(port->reg_ts_int_msk, port->ts_int_msk_val);
1398 cx_set(port->reg_dma_ctl, port->dma_ctl_val);
1399 cx23885_irq_add(dev, port->pci_irqmask);
1400 cx23885_irq_enable_all(dev);
1406 cx_set(DEV_CNTRL2, (1<<5)); /* Enable RISC controller */
1408 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
1409 cx23885_av_clk(dev, 1);
1412 cx23885_tsport_reg_dump(port);
1417 static int cx23885_stop_dma(struct cx23885_tsport *port)
1419 struct cx23885_dev *dev = port->dev;
1422 dprintk(1, "%s()\n", __func__);
1424 /* Stop interrupts and DMA */
1425 cx_clear(port->reg_ts_int_msk, port->ts_int_msk_val);
1426 cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1428 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1430 reg = cx_read(PAD_CTRL);
1435 /* clear TS1_SOP_OE and TS1_OE_HI */
1437 cx_write(PAD_CTRL, reg);
1438 cx_write(port->reg_src_sel, 0);
1439 cx_write(port->reg_gen_ctrl, 8);
1443 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
1444 cx23885_av_clk(dev, 0);
1449 /* ------------------------------------------------------------------ */
1451 int cx23885_buf_prepare(struct cx23885_buffer *buf, struct cx23885_tsport *port)
1453 struct cx23885_dev *dev = port->dev;
1454 int size = port->ts_packet_size * port->ts_packet_count;
1455 struct sg_table *sgt = vb2_dma_sg_plane_desc(&buf->vb, 0);
1457 dprintk(1, "%s: %p\n", __func__, buf);
1458 if (vb2_plane_size(&buf->vb, 0) < size)
1460 vb2_set_plane_payload(&buf->vb, 0, size);
1462 cx23885_risc_databuffer(dev->pci, &buf->risc,
1464 port->ts_packet_size, port->ts_packet_count, 0);
1469 * The risc program for each buffer works as follows: it starts with a simple
1470 * 'JUMP to addr + 12', which is effectively a NOP. Then the code to DMA the
1471 * buffer follows and at the end we have a JUMP back to the start + 12 (skipping
1472 * the initial JUMP).
1474 * This is the risc program of the first buffer to be queued if the active list
1475 * is empty and it just keeps DMAing this buffer without generating any
1478 * If a new buffer is added then the initial JUMP in the code for that buffer
1479 * will generate an interrupt which signals that the previous buffer has been
1480 * DMAed successfully and that it can be returned to userspace.
1482 * It also sets the final jump of the previous buffer to the start of the new
1483 * buffer, thus chaining the new buffer into the DMA chain. This is a single
1484 * atomic u32 write, so there is no race condition.
1486 * The end-result of all this that you only get an interrupt when a buffer
1487 * is ready, so the control flow is very easy.
1489 void cx23885_buf_queue(struct cx23885_tsport *port, struct cx23885_buffer *buf)
1491 struct cx23885_buffer *prev;
1492 struct cx23885_dev *dev = port->dev;
1493 struct cx23885_dmaqueue *cx88q = &port->mpegq;
1494 unsigned long flags;
1496 buf->risc.cpu[1] = cpu_to_le32(buf->risc.dma + 12);
1497 buf->risc.jmp[0] = cpu_to_le32(RISC_JUMP | RISC_CNT_INC);
1498 buf->risc.jmp[1] = cpu_to_le32(buf->risc.dma + 12);
1499 buf->risc.jmp[2] = cpu_to_le32(0); /* bits 63-32 */
1501 spin_lock_irqsave(&dev->slock, flags);
1502 if (list_empty(&cx88q->active)) {
1503 list_add_tail(&buf->queue, &cx88q->active);
1504 dprintk(1, "[%p/%d] %s - first active\n",
1505 buf, buf->vb.v4l2_buf.index, __func__);
1507 buf->risc.cpu[0] |= cpu_to_le32(RISC_IRQ1);
1508 prev = list_entry(cx88q->active.prev, struct cx23885_buffer,
1510 list_add_tail(&buf->queue, &cx88q->active);
1511 prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
1512 dprintk(1, "[%p/%d] %s - append to active\n",
1513 buf, buf->vb.v4l2_buf.index, __func__);
1515 spin_unlock_irqrestore(&dev->slock, flags);
1518 /* ----------------------------------------------------------- */
1520 static void do_cancel_buffers(struct cx23885_tsport *port, char *reason)
1522 struct cx23885_dev *dev = port->dev;
1523 struct cx23885_dmaqueue *q = &port->mpegq;
1524 struct cx23885_buffer *buf;
1525 unsigned long flags;
1527 spin_lock_irqsave(&port->slock, flags);
1528 while (!list_empty(&q->active)) {
1529 buf = list_entry(q->active.next, struct cx23885_buffer,
1531 list_del(&buf->queue);
1532 vb2_buffer_done(&buf->vb, VB2_BUF_STATE_ERROR);
1533 dprintk(1, "[%p/%d] %s - dma=0x%08lx\n",
1534 buf, buf->vb.v4l2_buf.index, reason, (unsigned long)buf->risc.dma);
1536 spin_unlock_irqrestore(&port->slock, flags);
1539 void cx23885_cancel_buffers(struct cx23885_tsport *port)
1541 struct cx23885_dev *dev = port->dev;
1543 dprintk(1, "%s()\n", __func__);
1544 cx23885_stop_dma(port);
1545 do_cancel_buffers(port, "cancel");
1548 int cx23885_irq_417(struct cx23885_dev *dev, u32 status)
1550 /* FIXME: port1 assumption here. */
1551 struct cx23885_tsport *port = &dev->ts1;
1558 count = cx_read(port->reg_gpcnt);
1559 dprintk(7, "status: 0x%08x mask: 0x%08x count: 0x%x\n",
1560 status, cx_read(port->reg_ts_int_msk), count);
1562 if ((status & VID_B_MSK_BAD_PKT) ||
1563 (status & VID_B_MSK_OPC_ERR) ||
1564 (status & VID_B_MSK_VBI_OPC_ERR) ||
1565 (status & VID_B_MSK_SYNC) ||
1566 (status & VID_B_MSK_VBI_SYNC) ||
1567 (status & VID_B_MSK_OF) ||
1568 (status & VID_B_MSK_VBI_OF)) {
1569 printk(KERN_ERR "%s: V4L mpeg risc op code error, status "
1570 "= 0x%x\n", dev->name, status);
1571 if (status & VID_B_MSK_BAD_PKT)
1572 dprintk(1, " VID_B_MSK_BAD_PKT\n");
1573 if (status & VID_B_MSK_OPC_ERR)
1574 dprintk(1, " VID_B_MSK_OPC_ERR\n");
1575 if (status & VID_B_MSK_VBI_OPC_ERR)
1576 dprintk(1, " VID_B_MSK_VBI_OPC_ERR\n");
1577 if (status & VID_B_MSK_SYNC)
1578 dprintk(1, " VID_B_MSK_SYNC\n");
1579 if (status & VID_B_MSK_VBI_SYNC)
1580 dprintk(1, " VID_B_MSK_VBI_SYNC\n");
1581 if (status & VID_B_MSK_OF)
1582 dprintk(1, " VID_B_MSK_OF\n");
1583 if (status & VID_B_MSK_VBI_OF)
1584 dprintk(1, " VID_B_MSK_VBI_OF\n");
1586 cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1587 cx23885_sram_channel_dump(dev,
1588 &dev->sram_channels[port->sram_chno]);
1589 cx23885_417_check_encoder(dev);
1590 } else if (status & VID_B_MSK_RISCI1) {
1591 dprintk(7, " VID_B_MSK_RISCI1\n");
1592 spin_lock(&port->slock);
1593 cx23885_wakeup(port, &port->mpegq, count);
1594 spin_unlock(&port->slock);
1597 cx_write(port->reg_ts_int_stat, status);
1604 static int cx23885_irq_ts(struct cx23885_tsport *port, u32 status)
1606 struct cx23885_dev *dev = port->dev;
1610 if ((status & VID_BC_MSK_OPC_ERR) ||
1611 (status & VID_BC_MSK_BAD_PKT) ||
1612 (status & VID_BC_MSK_SYNC) ||
1613 (status & VID_BC_MSK_OF)) {
1615 if (status & VID_BC_MSK_OPC_ERR)
1616 dprintk(7, " (VID_BC_MSK_OPC_ERR 0x%08x)\n",
1617 VID_BC_MSK_OPC_ERR);
1619 if (status & VID_BC_MSK_BAD_PKT)
1620 dprintk(7, " (VID_BC_MSK_BAD_PKT 0x%08x)\n",
1621 VID_BC_MSK_BAD_PKT);
1623 if (status & VID_BC_MSK_SYNC)
1624 dprintk(7, " (VID_BC_MSK_SYNC 0x%08x)\n",
1627 if (status & VID_BC_MSK_OF)
1628 dprintk(7, " (VID_BC_MSK_OF 0x%08x)\n",
1631 printk(KERN_ERR "%s: mpeg risc op code error\n", dev->name);
1633 cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1634 cx23885_sram_channel_dump(dev,
1635 &dev->sram_channels[port->sram_chno]);
1637 } else if (status & VID_BC_MSK_RISCI1) {
1639 dprintk(7, " (RISCI1 0x%08x)\n", VID_BC_MSK_RISCI1);
1641 spin_lock(&port->slock);
1642 count = cx_read(port->reg_gpcnt);
1643 cx23885_wakeup(port, &port->mpegq, count);
1644 spin_unlock(&port->slock);
1648 cx_write(port->reg_ts_int_stat, status);
1655 static irqreturn_t cx23885_irq(int irq, void *dev_id)
1657 struct cx23885_dev *dev = dev_id;
1658 struct cx23885_tsport *ts1 = &dev->ts1;
1659 struct cx23885_tsport *ts2 = &dev->ts2;
1660 u32 pci_status, pci_mask;
1661 u32 vida_status, vida_mask;
1662 u32 audint_status, audint_mask;
1663 u32 ts1_status, ts1_mask;
1664 u32 ts2_status, ts2_mask;
1665 int vida_count = 0, ts1_count = 0, ts2_count = 0, handled = 0;
1666 int audint_count = 0;
1667 bool subdev_handled;
1669 pci_status = cx_read(PCI_INT_STAT);
1670 pci_mask = cx23885_irq_get_mask(dev);
1671 vida_status = cx_read(VID_A_INT_STAT);
1672 vida_mask = cx_read(VID_A_INT_MSK);
1673 audint_status = cx_read(AUDIO_INT_INT_STAT);
1674 audint_mask = cx_read(AUDIO_INT_INT_MSK);
1675 ts1_status = cx_read(VID_B_INT_STAT);
1676 ts1_mask = cx_read(VID_B_INT_MSK);
1677 ts2_status = cx_read(VID_C_INT_STAT);
1678 ts2_mask = cx_read(VID_C_INT_MSK);
1680 if ((pci_status == 0) && (ts2_status == 0) && (ts1_status == 0))
1683 vida_count = cx_read(VID_A_GPCNT);
1684 audint_count = cx_read(AUD_INT_A_GPCNT);
1685 ts1_count = cx_read(ts1->reg_gpcnt);
1686 ts2_count = cx_read(ts2->reg_gpcnt);
1687 dprintk(7, "pci_status: 0x%08x pci_mask: 0x%08x\n",
1688 pci_status, pci_mask);
1689 dprintk(7, "vida_status: 0x%08x vida_mask: 0x%08x count: 0x%x\n",
1690 vida_status, vida_mask, vida_count);
1691 dprintk(7, "audint_status: 0x%08x audint_mask: 0x%08x count: 0x%x\n",
1692 audint_status, audint_mask, audint_count);
1693 dprintk(7, "ts1_status: 0x%08x ts1_mask: 0x%08x count: 0x%x\n",
1694 ts1_status, ts1_mask, ts1_count);
1695 dprintk(7, "ts2_status: 0x%08x ts2_mask: 0x%08x count: 0x%x\n",
1696 ts2_status, ts2_mask, ts2_count);
1698 if (pci_status & (PCI_MSK_RISC_RD | PCI_MSK_RISC_WR |
1699 PCI_MSK_AL_RD | PCI_MSK_AL_WR | PCI_MSK_APB_DMA |
1700 PCI_MSK_VID_C | PCI_MSK_VID_B | PCI_MSK_VID_A |
1701 PCI_MSK_AUD_INT | PCI_MSK_AUD_EXT |
1702 PCI_MSK_GPIO0 | PCI_MSK_GPIO1 |
1703 PCI_MSK_AV_CORE | PCI_MSK_IR)) {
1705 if (pci_status & PCI_MSK_RISC_RD)
1706 dprintk(7, " (PCI_MSK_RISC_RD 0x%08x)\n",
1709 if (pci_status & PCI_MSK_RISC_WR)
1710 dprintk(7, " (PCI_MSK_RISC_WR 0x%08x)\n",
1713 if (pci_status & PCI_MSK_AL_RD)
1714 dprintk(7, " (PCI_MSK_AL_RD 0x%08x)\n",
1717 if (pci_status & PCI_MSK_AL_WR)
1718 dprintk(7, " (PCI_MSK_AL_WR 0x%08x)\n",
1721 if (pci_status & PCI_MSK_APB_DMA)
1722 dprintk(7, " (PCI_MSK_APB_DMA 0x%08x)\n",
1725 if (pci_status & PCI_MSK_VID_C)
1726 dprintk(7, " (PCI_MSK_VID_C 0x%08x)\n",
1729 if (pci_status & PCI_MSK_VID_B)
1730 dprintk(7, " (PCI_MSK_VID_B 0x%08x)\n",
1733 if (pci_status & PCI_MSK_VID_A)
1734 dprintk(7, " (PCI_MSK_VID_A 0x%08x)\n",
1737 if (pci_status & PCI_MSK_AUD_INT)
1738 dprintk(7, " (PCI_MSK_AUD_INT 0x%08x)\n",
1741 if (pci_status & PCI_MSK_AUD_EXT)
1742 dprintk(7, " (PCI_MSK_AUD_EXT 0x%08x)\n",
1745 if (pci_status & PCI_MSK_GPIO0)
1746 dprintk(7, " (PCI_MSK_GPIO0 0x%08x)\n",
1749 if (pci_status & PCI_MSK_GPIO1)
1750 dprintk(7, " (PCI_MSK_GPIO1 0x%08x)\n",
1753 if (pci_status & PCI_MSK_AV_CORE)
1754 dprintk(7, " (PCI_MSK_AV_CORE 0x%08x)\n",
1757 if (pci_status & PCI_MSK_IR)
1758 dprintk(7, " (PCI_MSK_IR 0x%08x)\n",
1762 if (cx23885_boards[dev->board].ci_type == 1 &&
1763 (pci_status & (PCI_MSK_GPIO1 | PCI_MSK_GPIO0)))
1764 handled += netup_ci_slot_status(dev, pci_status);
1766 if (cx23885_boards[dev->board].ci_type == 2 &&
1767 (pci_status & PCI_MSK_GPIO0))
1768 handled += altera_ci_irq(dev);
1771 if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
1772 handled += cx23885_irq_ts(ts1, ts1_status);
1774 if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
1775 handled += cx23885_irq_417(dev, ts1_status);
1779 if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
1780 handled += cx23885_irq_ts(ts2, ts2_status);
1782 if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
1783 handled += cx23885_irq_417(dev, ts2_status);
1787 handled += cx23885_video_irq(dev, vida_status);
1790 handled += cx23885_audio_irq(dev, audint_status, audint_mask);
1792 if (pci_status & PCI_MSK_IR) {
1793 subdev_handled = false;
1794 v4l2_subdev_call(dev->sd_ir, core, interrupt_service_routine,
1795 pci_status, &subdev_handled);
1800 if ((pci_status & pci_mask) & PCI_MSK_AV_CORE) {
1801 cx23885_irq_disable(dev, PCI_MSK_AV_CORE);
1802 schedule_work(&dev->cx25840_work);
1807 cx_write(PCI_INT_STAT, pci_status);
1809 return IRQ_RETVAL(handled);
1812 static void cx23885_v4l2_dev_notify(struct v4l2_subdev *sd,
1813 unsigned int notification, void *arg)
1815 struct cx23885_dev *dev;
1820 dev = to_cx23885(sd->v4l2_dev);
1822 switch (notification) {
1823 case V4L2_SUBDEV_IR_RX_NOTIFY: /* Possibly called in an IRQ context */
1824 if (sd == dev->sd_ir)
1825 cx23885_ir_rx_v4l2_dev_notify(sd, *(u32 *)arg);
1827 case V4L2_SUBDEV_IR_TX_NOTIFY: /* Possibly called in an IRQ context */
1828 if (sd == dev->sd_ir)
1829 cx23885_ir_tx_v4l2_dev_notify(sd, *(u32 *)arg);
1834 static void cx23885_v4l2_dev_notify_init(struct cx23885_dev *dev)
1836 INIT_WORK(&dev->cx25840_work, cx23885_av_work_handler);
1837 INIT_WORK(&dev->ir_rx_work, cx23885_ir_rx_work_handler);
1838 INIT_WORK(&dev->ir_tx_work, cx23885_ir_tx_work_handler);
1839 dev->v4l2_dev.notify = cx23885_v4l2_dev_notify;
1842 static inline int encoder_on_portb(struct cx23885_dev *dev)
1844 return cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER;
1847 static inline int encoder_on_portc(struct cx23885_dev *dev)
1849 return cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER;
1852 /* Mask represents 32 different GPIOs, GPIO's are split into multiple
1853 * registers depending on the board configuration (and whether the
1854 * 417 encoder (wi it's own GPIO's) are present. Each GPIO bit will
1855 * be pushed into the correct hardware register, regardless of the
1856 * physical location. Certain registers are shared so we sanity check
1857 * and report errors if we think we're tampering with a GPIo that might
1858 * be assigned to the encoder (and used for the host bus).
1860 * GPIO 2 thru 0 - On the cx23885 bridge
1861 * GPIO 18 thru 3 - On the cx23417 host bus interface
1862 * GPIO 23 thru 19 - On the cx25840 a/v core
1864 void cx23885_gpio_set(struct cx23885_dev *dev, u32 mask)
1867 cx_set(GP0_IO, mask & 0x7);
1869 if (mask & 0x0007fff8) {
1870 if (encoder_on_portb(dev) || encoder_on_portc(dev))
1872 "%s: Setting GPIO on encoder ports\n",
1874 cx_set(MC417_RWD, (mask & 0x0007fff8) >> 3);
1878 if (mask & 0x00f80000)
1879 printk(KERN_INFO "%s: Unsupported\n", dev->name);
1882 void cx23885_gpio_clear(struct cx23885_dev *dev, u32 mask)
1884 if (mask & 0x00000007)
1885 cx_clear(GP0_IO, mask & 0x7);
1887 if (mask & 0x0007fff8) {
1888 if (encoder_on_portb(dev) || encoder_on_portc(dev))
1890 "%s: Clearing GPIO moving on encoder ports\n",
1892 cx_clear(MC417_RWD, (mask & 0x7fff8) >> 3);
1896 if (mask & 0x00f80000)
1897 printk(KERN_INFO "%s: Unsupported\n", dev->name);
1900 u32 cx23885_gpio_get(struct cx23885_dev *dev, u32 mask)
1902 if (mask & 0x00000007)
1903 return (cx_read(GP0_IO) >> 8) & mask & 0x7;
1905 if (mask & 0x0007fff8) {
1906 if (encoder_on_portb(dev) || encoder_on_portc(dev))
1908 "%s: Reading GPIO moving on encoder ports\n",
1910 return (cx_read(MC417_RWD) & ((mask & 0x7fff8) >> 3)) << 3;
1914 if (mask & 0x00f80000)
1915 printk(KERN_INFO "%s: Unsupported\n", dev->name);
1920 void cx23885_gpio_enable(struct cx23885_dev *dev, u32 mask, int asoutput)
1922 if ((mask & 0x00000007) && asoutput)
1923 cx_set(GP0_IO, (mask & 0x7) << 16);
1924 else if ((mask & 0x00000007) && !asoutput)
1925 cx_clear(GP0_IO, (mask & 0x7) << 16);
1927 if (mask & 0x0007fff8) {
1928 if (encoder_on_portb(dev) || encoder_on_portc(dev))
1930 "%s: Enabling GPIO on encoder ports\n",
1934 /* MC417_OEN is active low for output, write 1 for an input */
1935 if ((mask & 0x0007fff8) && asoutput)
1936 cx_clear(MC417_OEN, (mask & 0x7fff8) >> 3);
1938 else if ((mask & 0x0007fff8) && !asoutput)
1939 cx_set(MC417_OEN, (mask & 0x7fff8) >> 3);
1944 static int cx23885_initdev(struct pci_dev *pci_dev,
1945 const struct pci_device_id *pci_id)
1947 struct cx23885_dev *dev;
1948 struct v4l2_ctrl_handler *hdl;
1951 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1955 err = v4l2_device_register(&pci_dev->dev, &dev->v4l2_dev);
1959 hdl = &dev->ctrl_handler;
1960 v4l2_ctrl_handler_init(hdl, 6);
1965 dev->v4l2_dev.ctrl_handler = hdl;
1967 /* Prepare to handle notifications from subdevices */
1968 cx23885_v4l2_dev_notify_init(dev);
1972 if (pci_enable_device(pci_dev)) {
1977 if (cx23885_dev_setup(dev) < 0) {
1982 /* print pci info */
1983 dev->pci_rev = pci_dev->revision;
1984 pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER, &dev->pci_lat);
1985 printk(KERN_INFO "%s/0: found at %s, rev: %d, irq: %d, "
1986 "latency: %d, mmio: 0x%llx\n", dev->name,
1987 pci_name(pci_dev), dev->pci_rev, pci_dev->irq,
1989 (unsigned long long)pci_resource_start(pci_dev, 0));
1991 pci_set_master(pci_dev);
1992 if (!pci_dma_supported(pci_dev, 0xffffffff)) {
1993 printk("%s/0: Oops: no 32bit PCI DMA ???\n", dev->name);
1998 dev->alloc_ctx = vb2_dma_sg_init_ctx(&pci_dev->dev);
1999 if (IS_ERR(dev->alloc_ctx)) {
2000 err = PTR_ERR(dev->alloc_ctx);
2003 err = request_irq(pci_dev->irq, cx23885_irq,
2004 IRQF_SHARED, dev->name, dev);
2006 printk(KERN_ERR "%s: can't get IRQ %d\n",
2007 dev->name, pci_dev->irq);
2011 switch (dev->board) {
2012 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
2013 cx23885_irq_add_enable(dev, PCI_MSK_GPIO1 | PCI_MSK_GPIO0);
2015 case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
2016 cx23885_irq_add_enable(dev, PCI_MSK_GPIO0);
2021 * The CX2388[58] IR controller can start firing interrupts when
2022 * enabled, so these have to take place after the cx23885_irq() handler
2023 * is hooked up by the call to request_irq() above.
2025 cx23885_ir_pci_int_enable(dev);
2026 cx23885_input_init(dev);
2031 vb2_dma_sg_cleanup_ctx(dev->alloc_ctx);
2033 cx23885_dev_unregister(dev);
2035 v4l2_ctrl_handler_free(hdl);
2036 v4l2_device_unregister(&dev->v4l2_dev);
2042 static void cx23885_finidev(struct pci_dev *pci_dev)
2044 struct v4l2_device *v4l2_dev = pci_get_drvdata(pci_dev);
2045 struct cx23885_dev *dev = to_cx23885(v4l2_dev);
2047 cx23885_input_fini(dev);
2048 cx23885_ir_fini(dev);
2050 cx23885_shutdown(dev);
2052 /* unregister stuff */
2053 free_irq(pci_dev->irq, dev);
2055 pci_disable_device(pci_dev);
2057 cx23885_dev_unregister(dev);
2058 vb2_dma_sg_cleanup_ctx(dev->alloc_ctx);
2059 v4l2_ctrl_handler_free(&dev->ctrl_handler);
2060 v4l2_device_unregister(v4l2_dev);
2064 static struct pci_device_id cx23885_pci_tbl[] = {
2069 .subvendor = PCI_ANY_ID,
2070 .subdevice = PCI_ANY_ID,
2075 .subvendor = PCI_ANY_ID,
2076 .subdevice = PCI_ANY_ID,
2078 /* --- end of list --- */
2081 MODULE_DEVICE_TABLE(pci, cx23885_pci_tbl);
2083 static struct pci_driver cx23885_pci_driver = {
2085 .id_table = cx23885_pci_tbl,
2086 .probe = cx23885_initdev,
2087 .remove = cx23885_finidev,
2093 static int __init cx23885_init(void)
2095 printk(KERN_INFO "cx23885 driver version %s loaded\n",
2097 return pci_register_driver(&cx23885_pci_driver);
2100 static void __exit cx23885_fini(void)
2102 pci_unregister_driver(&cx23885_pci_driver);
2105 module_init(cx23885_init);
2106 module_exit(cx23885_fini);