1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright © 2015 Intel Corporation.
5 * Authors: David Woodhouse <dwmw2@infradead.org>
8 #include <linux/intel-iommu.h>
9 #include <linux/mmu_notifier.h>
10 #include <linux/sched.h>
11 #include <linux/sched/mm.h>
12 #include <linux/slab.h>
13 #include <linux/intel-svm.h>
14 #include <linux/rculist.h>
15 #include <linux/pci.h>
16 #include <linux/pci-ats.h>
17 #include <linux/dmar.h>
18 #include <linux/interrupt.h>
19 #include <linux/mm_types.h>
22 #include "intel-pasid.h"
24 static irqreturn_t prq_event_thread(int irq, void *d);
26 int intel_svm_init(struct intel_iommu *iommu)
28 if (cpu_feature_enabled(X86_FEATURE_GBPAGES) &&
29 !cap_fl1gp_support(iommu->cap))
32 if (cpu_feature_enabled(X86_FEATURE_LA57) &&
33 !cap_5lp_support(iommu->cap))
41 int intel_svm_enable_prq(struct intel_iommu *iommu)
46 pages = alloc_pages(GFP_KERNEL | __GFP_ZERO, PRQ_ORDER);
48 pr_warn("IOMMU: %s: Failed to allocate page request queue\n",
52 iommu->prq = page_address(pages);
54 irq = dmar_alloc_hwirq(DMAR_UNITS_SUPPORTED + iommu->seq_id, iommu->node, iommu);
56 pr_err("IOMMU: %s: Failed to create IRQ vector for page request queue\n",
60 free_pages((unsigned long)iommu->prq, PRQ_ORDER);
66 snprintf(iommu->prq_name, sizeof(iommu->prq_name), "dmar%d-prq", iommu->seq_id);
68 ret = request_threaded_irq(irq, NULL, prq_event_thread, IRQF_ONESHOT,
69 iommu->prq_name, iommu);
71 pr_err("IOMMU: %s: Failed to request IRQ for page request queue\n",
77 dmar_writeq(iommu->reg + DMAR_PQH_REG, 0ULL);
78 dmar_writeq(iommu->reg + DMAR_PQT_REG, 0ULL);
79 dmar_writeq(iommu->reg + DMAR_PQA_REG, virt_to_phys(iommu->prq) | PRQ_ORDER);
84 int intel_svm_finish_prq(struct intel_iommu *iommu)
86 dmar_writeq(iommu->reg + DMAR_PQH_REG, 0ULL);
87 dmar_writeq(iommu->reg + DMAR_PQT_REG, 0ULL);
88 dmar_writeq(iommu->reg + DMAR_PQA_REG, 0ULL);
91 free_irq(iommu->pr_irq, iommu);
92 dmar_free_hwirq(iommu->pr_irq);
96 free_pages((unsigned long)iommu->prq, PRQ_ORDER);
102 static void intel_flush_svm_range_dev (struct intel_svm *svm, struct intel_svm_dev *sdev,
103 unsigned long address, unsigned long pages, int ih, int gl)
108 /* For global kernel pages we have to flush them in *all* PASIDs
109 * because that's the only option the hardware gives us. Despite
110 * the fact that they are actually only accessible through one. */
112 desc.qw0 = QI_EIOTLB_PASID(svm->pasid) |
113 QI_EIOTLB_DID(sdev->did) |
114 QI_EIOTLB_GRAN(QI_GRAN_ALL_ALL) |
117 desc.qw0 = QI_EIOTLB_PASID(svm->pasid) |
118 QI_EIOTLB_DID(sdev->did) |
119 QI_EIOTLB_GRAN(QI_GRAN_NONG_PASID) |
123 int mask = ilog2(__roundup_pow_of_two(pages));
125 desc.qw0 = QI_EIOTLB_PASID(svm->pasid) |
126 QI_EIOTLB_DID(sdev->did) |
127 QI_EIOTLB_GRAN(QI_GRAN_PSI_PASID) |
129 desc.qw1 = QI_EIOTLB_ADDR(address) |
136 qi_submit_sync(&desc, svm->iommu);
138 if (sdev->dev_iotlb) {
139 desc.qw0 = QI_DEV_EIOTLB_PASID(svm->pasid) |
140 QI_DEV_EIOTLB_SID(sdev->sid) |
141 QI_DEV_EIOTLB_QDEP(sdev->qdep) |
144 desc.qw1 = QI_DEV_EIOTLB_ADDR(-1ULL >> 1) |
146 } else if (pages > 1) {
147 /* The least significant zero bit indicates the size. So,
148 * for example, an "address" value of 0x12345f000 will
149 * flush from 0x123440000 to 0x12347ffff (256KiB). */
150 unsigned long last = address + ((unsigned long)(pages - 1) << VTD_PAGE_SHIFT);
151 unsigned long mask = __rounddown_pow_of_two(address ^ last);
153 desc.qw1 = QI_DEV_EIOTLB_ADDR((address & ~mask) |
154 (mask - 1)) | QI_DEV_EIOTLB_SIZE;
156 desc.qw1 = QI_DEV_EIOTLB_ADDR(address);
160 qi_submit_sync(&desc, svm->iommu);
164 static void intel_flush_svm_range(struct intel_svm *svm, unsigned long address,
165 unsigned long pages, int ih, int gl)
167 struct intel_svm_dev *sdev;
170 list_for_each_entry_rcu(sdev, &svm->devs, list)
171 intel_flush_svm_range_dev(svm, sdev, address, pages, ih, gl);
175 /* Pages have been freed at this point */
176 static void intel_invalidate_range(struct mmu_notifier *mn,
177 struct mm_struct *mm,
178 unsigned long start, unsigned long end)
180 struct intel_svm *svm = container_of(mn, struct intel_svm, notifier);
182 intel_flush_svm_range(svm, start,
183 (end - start + PAGE_SIZE - 1) >> VTD_PAGE_SHIFT, 0, 0);
186 static void intel_mm_release(struct mmu_notifier *mn, struct mm_struct *mm)
188 struct intel_svm *svm = container_of(mn, struct intel_svm, notifier);
189 struct intel_svm_dev *sdev;
191 /* This might end up being called from exit_mmap(), *before* the page
192 * tables are cleared. And __mmu_notifier_release() will delete us from
193 * the list of notifiers so that our invalidate_range() callback doesn't
194 * get called when the page tables are cleared. So we need to protect
195 * against hardware accessing those page tables.
197 * We do it by clearing the entry in the PASID table and then flushing
198 * the IOTLB and the PASID table caches. This might upset hardware;
199 * perhaps we'll want to point the PASID to a dummy PGD (like the zero
200 * page) so that we end up taking a fault that the hardware really
201 * *has* to handle gracefully without affecting other processes.
204 list_for_each_entry_rcu(sdev, &svm->devs, list) {
205 intel_pasid_tear_down_entry(svm->iommu, sdev->dev, svm->pasid);
206 intel_flush_svm_range_dev(svm, sdev, 0, -1, 0, !svm->mm);
212 static const struct mmu_notifier_ops intel_mmuops = {
213 .release = intel_mm_release,
214 .invalidate_range = intel_invalidate_range,
217 static DEFINE_MUTEX(pasid_mutex);
218 static LIST_HEAD(global_svm_list);
220 int intel_svm_bind_mm(struct device *dev, int *pasid, int flags, struct svm_dev_ops *ops)
222 struct intel_iommu *iommu = intel_svm_device_to_iommu(dev);
223 struct device_domain_info *info;
224 struct intel_svm_dev *sdev;
225 struct intel_svm *svm = NULL;
226 struct mm_struct *mm = NULL;
230 if (!iommu || dmar_disabled)
233 if (dev_is_pci(dev)) {
234 pasid_max = pci_max_pasids(to_pci_dev(dev));
240 if (flags & SVM_FLAG_SUPERVISOR_MODE) {
241 if (!ecap_srs(iommu->ecap))
244 mm = get_task_mm(current);
248 mutex_lock(&pasid_mutex);
249 if (pasid && !(flags & SVM_FLAG_PRIVATE_PASID)) {
252 list_for_each_entry(t, &global_svm_list, list) {
253 if (t->mm != mm || (t->flags & SVM_FLAG_PRIVATE_PASID))
257 if (svm->pasid >= pasid_max) {
259 "Limited PASID width. Cannot use existing PASID %d\n",
265 list_for_each_entry(sdev, &svm->devs, list) {
266 if (dev == sdev->dev) {
267 if (sdev->ops != ops) {
280 sdev = kzalloc(sizeof(*sdev), GFP_KERNEL);
287 ret = intel_iommu_enable_pasid(iommu, dev);
289 /* If they don't actually want to assign a PASID, this is
290 * just an enabling check/preparation. */
295 info = dev->archdata.iommu;
296 if (!info || !info->pasid_supported) {
301 sdev->did = FLPT_DEFAULT_DID;
302 sdev->sid = PCI_DEVID(info->bus, info->devfn);
303 if (info->ats_enabled) {
305 sdev->qdep = info->ats_qdep;
306 if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
310 /* Finish the setup now we know we're keeping it */
313 init_rcu_head(&sdev->rcu);
316 svm = kzalloc(sizeof(*svm), GFP_KERNEL);
324 if (pasid_max > intel_pasid_max_id)
325 pasid_max = intel_pasid_max_id;
327 /* Do not use PASID 0 in caching mode (virtualised IOMMU) */
328 ret = intel_pasid_alloc_id(svm,
329 !!cap_caching_mode(iommu->cap),
330 pasid_max - 1, GFP_KERNEL);
337 svm->notifier.ops = &intel_mmuops;
340 INIT_LIST_HEAD_RCU(&svm->devs);
341 INIT_LIST_HEAD(&svm->list);
344 ret = mmu_notifier_register(&svm->notifier, mm);
346 intel_pasid_free_id(svm->pasid);
353 spin_lock(&iommu->lock);
354 ret = intel_pasid_setup_first_level(iommu, dev,
355 mm ? mm->pgd : init_mm.pgd,
356 svm->pasid, FLPT_DEFAULT_DID,
357 mm ? 0 : PASID_FLAG_SUPERVISOR_MODE);
358 spin_unlock(&iommu->lock);
361 mmu_notifier_unregister(&svm->notifier, mm);
362 intel_pasid_free_id(svm->pasid);
368 list_add_tail(&svm->list, &global_svm_list);
370 list_add_rcu(&sdev->list, &svm->devs);
376 mutex_unlock(&pasid_mutex);
381 EXPORT_SYMBOL_GPL(intel_svm_bind_mm);
383 int intel_svm_unbind_mm(struct device *dev, int pasid)
385 struct intel_svm_dev *sdev;
386 struct intel_iommu *iommu;
387 struct intel_svm *svm;
390 mutex_lock(&pasid_mutex);
391 iommu = intel_svm_device_to_iommu(dev);
395 svm = intel_pasid_lookup_id(pasid);
399 list_for_each_entry(sdev, &svm->devs, list) {
400 if (dev == sdev->dev) {
404 list_del_rcu(&sdev->list);
405 /* Flush the PASID cache and IOTLB for this device.
406 * Note that we do depend on the hardware *not* using
407 * the PASID any more. Just as we depend on other
408 * devices never using PASIDs that they have no right
409 * to use. We have a *shared* PASID table, because it's
410 * large and has to be physically contiguous. So it's
411 * hard to be as defensive as we might like. */
412 intel_pasid_tear_down_entry(iommu, dev, svm->pasid);
413 intel_flush_svm_range_dev(svm, sdev, 0, -1, 0, !svm->mm);
414 kfree_rcu(sdev, rcu);
416 if (list_empty(&svm->devs)) {
417 intel_pasid_free_id(svm->pasid);
419 mmu_notifier_unregister(&svm->notifier, svm->mm);
421 list_del(&svm->list);
423 /* We mandate that no page faults may be outstanding
424 * for the PASID when intel_svm_unbind_mm() is called.
425 * If that is not obeyed, subtle errors will happen.
426 * Let's make them less subtle... */
427 memset(svm, 0x6b, sizeof(*svm));
435 mutex_unlock(&pasid_mutex);
439 EXPORT_SYMBOL_GPL(intel_svm_unbind_mm);
441 int intel_svm_is_pasid_valid(struct device *dev, int pasid)
443 struct intel_iommu *iommu;
444 struct intel_svm *svm;
447 mutex_lock(&pasid_mutex);
448 iommu = intel_svm_device_to_iommu(dev);
452 svm = intel_pasid_lookup_id(pasid);
456 /* init_mm is used in this case */
459 else if (atomic_read(&svm->mm->mm_users) > 0)
465 mutex_unlock(&pasid_mutex);
469 EXPORT_SYMBOL_GPL(intel_svm_is_pasid_valid);
471 /* Page request queue descriptor */
472 struct page_req_dsc {
477 u64 priv_data_present:1;
500 #define PRQ_RING_MASK ((0x1000 << PRQ_ORDER) - 0x10)
502 static bool access_error(struct vm_area_struct *vma, struct page_req_dsc *req)
504 unsigned long requested = 0;
507 requested |= VM_EXEC;
510 requested |= VM_READ;
513 requested |= VM_WRITE;
515 return (requested & ~vma->vm_flags) != 0;
518 static bool is_canonical_address(u64 addr)
520 int shift = 64 - (__VIRTUAL_MASK_SHIFT + 1);
521 long saddr = (long) addr;
523 return (((saddr << shift) >> shift) == saddr);
526 static irqreturn_t prq_event_thread(int irq, void *d)
528 struct intel_iommu *iommu = d;
529 struct intel_svm *svm = NULL;
530 int head, tail, handled = 0;
532 /* Clear PPR bit before reading head/tail registers, to
533 * ensure that we get a new interrupt if needed. */
534 writel(DMA_PRS_PPR, iommu->reg + DMAR_PRS_REG);
536 tail = dmar_readq(iommu->reg + DMAR_PQT_REG) & PRQ_RING_MASK;
537 head = dmar_readq(iommu->reg + DMAR_PQH_REG) & PRQ_RING_MASK;
538 while (head != tail) {
539 struct intel_svm_dev *sdev;
540 struct vm_area_struct *vma;
541 struct page_req_dsc *req;
549 req = &iommu->prq[head / sizeof(*req)];
551 result = QI_RESP_FAILURE;
552 address = (u64)req->addr << VTD_PAGE_SHIFT;
553 if (!req->pasid_present) {
554 pr_err("%s: Page request without PASID: %08llx %08llx\n",
555 iommu->name, ((unsigned long long *)req)[0],
556 ((unsigned long long *)req)[1]);
560 if (!svm || svm->pasid != req->pasid) {
562 svm = intel_pasid_lookup_id(req->pasid);
563 /* It *can't* go away, because the driver is not permitted
564 * to unbind the mm while any page faults are outstanding.
565 * So we only need RCU to protect the internal idr code. */
569 pr_err("%s: Page request for invalid PASID %d: %08llx %08llx\n",
570 iommu->name, req->pasid, ((unsigned long long *)req)[0],
571 ((unsigned long long *)req)[1]);
576 result = QI_RESP_INVALID;
577 /* Since we're using init_mm.pgd directly, we should never take
578 * any faults on kernel addresses. */
581 /* If the mm is already defunct, don't handle faults. */
582 if (!mmget_not_zero(svm->mm))
585 /* If address is not canonical, return invalid response */
586 if (!is_canonical_address(address))
589 down_read(&svm->mm->mmap_sem);
590 vma = find_extend_vma(svm->mm, address);
591 if (!vma || address < vma->vm_start)
594 if (access_error(vma, req))
597 ret = handle_mm_fault(vma, address,
598 req->wr_req ? FAULT_FLAG_WRITE : 0);
599 if (ret & VM_FAULT_ERROR)
602 result = QI_RESP_SUCCESS;
604 up_read(&svm->mm->mmap_sem);
607 /* Accounting for major/minor faults? */
609 list_for_each_entry_rcu(sdev, &svm->devs, list) {
610 if (sdev->sid == req->rid)
613 /* Other devices can go away, but the drivers are not permitted
614 * to unbind while any page faults might be in flight. So it's
615 * OK to drop the 'lock' here now we have it. */
618 if (WARN_ON(&sdev->list == &svm->devs))
621 if (sdev && sdev->ops && sdev->ops->fault_cb) {
622 int rwxp = (req->rd_req << 3) | (req->wr_req << 2) |
623 (req->exe_req << 1) | (req->pm_req);
624 sdev->ops->fault_cb(sdev->dev, req->pasid, req->addr,
625 req->priv_data, rwxp, result);
627 /* We get here in the error case where the PASID lookup failed,
628 and these can be NULL. Do not use them below this point! */
632 if (req->lpig || req->priv_data_present) {
634 * Per VT-d spec. v3.0 ch7.7, system software must
635 * respond with page group response if private data
636 * is present (PDP) or last page in group (LPIG) bit
637 * is set. This is an additional VT-d feature beyond
640 resp.qw0 = QI_PGRP_PASID(req->pasid) |
641 QI_PGRP_DID(req->rid) |
642 QI_PGRP_PASID_P(req->pasid_present) |
643 QI_PGRP_PDP(req->pasid_present) |
644 QI_PGRP_RESP_CODE(result) |
646 resp.qw1 = QI_PGRP_IDX(req->prg_index) |
647 QI_PGRP_LPIG(req->lpig);
649 if (req->priv_data_present)
650 memcpy(&resp.qw2, req->priv_data,
651 sizeof(req->priv_data));
655 qi_submit_sync(&resp, iommu);
657 head = (head + sizeof(*req)) & PRQ_RING_MASK;
660 dmar_writeq(iommu->reg + DMAR_PQH_REG, tail);
662 return IRQ_RETVAL(handled);