1 /* Copyright (c) 2015-2016, The Linux Foundation. All rights reserved.
3 * Description: CoreSight System Trace Macrocell driver
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 and
7 * only version 2 as published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * Initial implementation by Pratik Patel
15 * (C) 2014-2015 Pratik Patel <pratikp@codeaurora.org>
17 * Serious refactoring, code cleanup and upgrading to the Coresight upstream
18 * framework by Mathieu Poirier
19 * (C) 2015-2016 Mathieu Poirier <mathieu.poirier@linaro.org>
21 * Guaranteed timing and support for various packet type coming from the
22 * generic STM API by Chunyan Zhang
23 * (C) 2015-2016 Chunyan Zhang <zhang.chunyan@linaro.org>
25 #include <asm/local.h>
26 #include <linux/amba/bus.h>
27 #include <linux/bitmap.h>
28 #include <linux/clk.h>
29 #include <linux/coresight.h>
30 #include <linux/coresight-stm.h>
31 #include <linux/err.h>
32 #include <linux/kernel.h>
33 #include <linux/moduleparam.h>
34 #include <linux/of_address.h>
35 #include <linux/perf_event.h>
36 #include <linux/pm_runtime.h>
37 #include <linux/stm.h>
39 #include "coresight-priv.h"
41 #define STMDMASTARTR 0xc04
42 #define STMDMASTOPR 0xc08
43 #define STMDMASTATR 0xc0c
44 #define STMDMACTLR 0xc10
45 #define STMDMAIDR 0xcfc
47 #define STMHETER 0xd20
48 #define STMHEBSR 0xd60
49 #define STMHEMCR 0xd64
50 #define STMHEMASTR 0xdf4
51 #define STMHEFEAT1R 0xdf8
52 #define STMHEIDR 0xdfc
54 #define STMSPTER 0xe20
55 #define STMPRIVMASKR 0xe40
56 #define STMSPSCR 0xe60
57 #define STMSPMSCR 0xe64
58 #define STMSPOVERRIDER 0xe68
59 #define STMSPMOVERRIDER 0xe6c
60 #define STMSPTRIGCSR 0xe70
62 #define STMTSSTIMR 0xe84
63 #define STMTSFREQR 0xe8c
64 #define STMSYNCR 0xe90
65 #define STMAUXCR 0xe94
66 #define STMSPFEAT1R 0xea0
67 #define STMSPFEAT2R 0xea4
68 #define STMSPFEAT3R 0xea8
69 #define STMITTRIGGER 0xee8
70 #define STMITATBDATA0 0xeec
71 #define STMITATBCTR2 0xef0
72 #define STMITATBID 0xef4
73 #define STMITATBCTR0 0xef8
75 #define STM_32_CHANNEL 32
76 #define BYTES_PER_CHANNEL 256
77 #define STM_TRACE_BUF_SIZE 4096
78 #define STM_SW_MASTER_END 127
80 /* Register bit definition */
81 #define STMTCSR_BUSY_BIT 23
82 /* Reserve the first 10 channels for kernel usage */
83 #define STM_CHANNEL_OFFSET 0
86 STM_PKT_TYPE_DATA = 0x98,
87 STM_PKT_TYPE_FLAG = 0xE8,
88 STM_PKT_TYPE_TRIG = 0xF8,
91 #define stm_channel_addr(drvdata, ch) (drvdata->chs.base + \
92 (ch * BYTES_PER_CHANNEL))
93 #define stm_channel_off(type, opts) (type & ~opts)
95 static int boot_nr_channel;
98 * Not really modular but using module_param is the easiest way to
99 * remain consistent with existing use cases for now.
102 boot_nr_channel, boot_nr_channel, int, S_IRUGO
106 * struct channel_space - central management entity for extended ports
107 * @base: memory mapped base address where channels start.
108 * @phys: physical base address of channel region.
109 * @guaraneed: is the channel delivery guaranteed.
111 struct channel_space {
114 unsigned long *guaranteed;
118 * struct stm_drvdata - specifics associated to an STM component
119 * @base: memory mapped base address for this component.
120 * @dev: the device entity associated to this component.
121 * @atclk: optional clock for the core parts of the STM.
122 * @csdev: component vitals needed by the framework.
123 * @spinlock: only one at a time pls.
124 * @chs: the channels accociated to this STM.
125 * @stm: structure associated to the generic STM interface.
126 * @mode: this tracer's mode, i.e sysFS, or disabled.
127 * @traceid: value of the current ID for this component.
128 * @write_bytes: Maximus bytes this STM can write at a time.
129 * @stmsper: settings for register STMSPER.
130 * @stmspscr: settings for register STMSPSCR.
131 * @numsp: the total number of stimulus port support by this STM.
132 * @stmheer: settings for register STMHEER.
133 * @stmheter: settings for register STMHETER.
134 * @stmhebsr: settings for register STMHEBSR.
140 struct coresight_device *csdev;
142 struct channel_space chs;
155 static void stm_hwevent_enable_hw(struct stm_drvdata *drvdata)
157 CS_UNLOCK(drvdata->base);
159 writel_relaxed(drvdata->stmhebsr, drvdata->base + STMHEBSR);
160 writel_relaxed(drvdata->stmheter, drvdata->base + STMHETER);
161 writel_relaxed(drvdata->stmheer, drvdata->base + STMHEER);
162 writel_relaxed(0x01 | /* Enable HW event tracing */
163 0x04, /* Error detection on event tracing */
164 drvdata->base + STMHEMCR);
166 CS_LOCK(drvdata->base);
169 static void stm_port_enable_hw(struct stm_drvdata *drvdata)
171 CS_UNLOCK(drvdata->base);
172 /* ATB trigger enable on direct writes to TRIG locations */
174 drvdata->base + STMSPTRIGCSR);
175 writel_relaxed(drvdata->stmspscr, drvdata->base + STMSPSCR);
176 writel_relaxed(drvdata->stmsper, drvdata->base + STMSPER);
178 CS_LOCK(drvdata->base);
181 static void stm_enable_hw(struct stm_drvdata *drvdata)
183 if (drvdata->stmheer)
184 stm_hwevent_enable_hw(drvdata);
186 stm_port_enable_hw(drvdata);
188 CS_UNLOCK(drvdata->base);
190 /* 4096 byte between synchronisation packets */
191 writel_relaxed(0xFFF, drvdata->base + STMSYNCR);
192 writel_relaxed((drvdata->traceid << 16 | /* trace id */
193 0x02 | /* timestamp enable */
194 0x01), /* global STM enable */
195 drvdata->base + STMTCSR);
197 CS_LOCK(drvdata->base);
200 static int stm_enable(struct coresight_device *csdev,
201 struct perf_event *event, u32 mode)
204 struct stm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
206 if (mode != CS_MODE_SYSFS)
209 val = local_cmpxchg(&drvdata->mode, CS_MODE_DISABLED, mode);
211 /* Someone is already using the tracer */
215 pm_runtime_get_sync(drvdata->dev);
217 spin_lock(&drvdata->spinlock);
218 stm_enable_hw(drvdata);
219 spin_unlock(&drvdata->spinlock);
221 dev_info(drvdata->dev, "STM tracing enabled\n");
225 static void stm_hwevent_disable_hw(struct stm_drvdata *drvdata)
227 CS_UNLOCK(drvdata->base);
229 writel_relaxed(0x0, drvdata->base + STMHEMCR);
230 writel_relaxed(0x0, drvdata->base + STMHEER);
231 writel_relaxed(0x0, drvdata->base + STMHETER);
233 CS_LOCK(drvdata->base);
236 static void stm_port_disable_hw(struct stm_drvdata *drvdata)
238 CS_UNLOCK(drvdata->base);
240 writel_relaxed(0x0, drvdata->base + STMSPER);
241 writel_relaxed(0x0, drvdata->base + STMSPTRIGCSR);
243 CS_LOCK(drvdata->base);
246 static void stm_disable_hw(struct stm_drvdata *drvdata)
250 CS_UNLOCK(drvdata->base);
252 val = readl_relaxed(drvdata->base + STMTCSR);
253 val &= ~0x1; /* clear global STM enable [0] */
254 writel_relaxed(val, drvdata->base + STMTCSR);
256 CS_LOCK(drvdata->base);
258 stm_port_disable_hw(drvdata);
259 if (drvdata->stmheer)
260 stm_hwevent_disable_hw(drvdata);
263 static void stm_disable(struct coresight_device *csdev,
264 struct perf_event *event)
266 struct stm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
269 * For as long as the tracer isn't disabled another entity can't
270 * change its status. As such we can read the status here without
271 * fearing it will change under us.
273 if (local_read(&drvdata->mode) == CS_MODE_SYSFS) {
274 spin_lock(&drvdata->spinlock);
275 stm_disable_hw(drvdata);
276 spin_unlock(&drvdata->spinlock);
278 /* Wait until the engine has completely stopped */
279 coresight_timeout(drvdata, STMTCSR, STMTCSR_BUSY_BIT, 0);
281 pm_runtime_put(drvdata->dev);
283 local_set(&drvdata->mode, CS_MODE_DISABLED);
284 dev_info(drvdata->dev, "STM tracing disabled\n");
288 static int stm_trace_id(struct coresight_device *csdev)
290 struct stm_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
292 return drvdata->traceid;
295 static const struct coresight_ops_source stm_source_ops = {
296 .trace_id = stm_trace_id,
297 .enable = stm_enable,
298 .disable = stm_disable,
301 static const struct coresight_ops stm_cs_ops = {
302 .source_ops = &stm_source_ops,
305 static inline bool stm_addr_unaligned(const void *addr, u8 write_bytes)
307 return ((unsigned long)addr & (write_bytes - 1));
310 static void stm_send(void *addr, const void *data, u32 size, u8 write_bytes)
314 if (stm_addr_unaligned(data, write_bytes)) {
315 memcpy(paload, data, size);
319 /* now we are 64bit/32bit aligned */
323 writeq_relaxed(*(u64 *)data, addr);
327 writel_relaxed(*(u32 *)data, addr);
330 writew_relaxed(*(u16 *)data, addr);
333 writeb_relaxed(*(u8 *)data, addr);
340 static int stm_generic_link(struct stm_data *stm_data,
341 unsigned int master, unsigned int channel)
343 struct stm_drvdata *drvdata = container_of(stm_data,
344 struct stm_drvdata, stm);
345 if (!drvdata || !drvdata->csdev)
348 return coresight_enable(drvdata->csdev);
351 static void stm_generic_unlink(struct stm_data *stm_data,
352 unsigned int master, unsigned int channel)
354 struct stm_drvdata *drvdata = container_of(stm_data,
355 struct stm_drvdata, stm);
356 if (!drvdata || !drvdata->csdev)
359 stm_disable(drvdata->csdev, NULL);
363 stm_mmio_addr(struct stm_data *stm_data, unsigned int master,
364 unsigned int channel, unsigned int nr_chans)
366 struct stm_drvdata *drvdata = container_of(stm_data,
367 struct stm_drvdata, stm);
370 addr = drvdata->chs.phys + channel * BYTES_PER_CHANNEL;
372 if (offset_in_page(addr) ||
373 offset_in_page(nr_chans * BYTES_PER_CHANNEL))
379 static long stm_generic_set_options(struct stm_data *stm_data,
381 unsigned int channel,
382 unsigned int nr_chans,
383 unsigned long options)
385 struct stm_drvdata *drvdata = container_of(stm_data,
386 struct stm_drvdata, stm);
387 if (!(drvdata && local_read(&drvdata->mode)))
390 if (channel >= drvdata->numsp)
394 case STM_OPTION_GUARANTEED:
395 set_bit(channel, drvdata->chs.guaranteed);
398 case STM_OPTION_INVARIANT:
399 clear_bit(channel, drvdata->chs.guaranteed);
409 static ssize_t stm_generic_packet(struct stm_data *stm_data,
411 unsigned int channel,
415 const unsigned char *payload)
417 unsigned long ch_addr;
418 struct stm_drvdata *drvdata = container_of(stm_data,
419 struct stm_drvdata, stm);
421 if (!(drvdata && local_read(&drvdata->mode)))
424 if (channel >= drvdata->numsp)
427 ch_addr = (unsigned long)stm_channel_addr(drvdata, channel);
429 flags = (flags == STP_PACKET_TIMESTAMPED) ? STM_FLAG_TIMESTAMPED : 0;
430 flags |= test_bit(channel, drvdata->chs.guaranteed) ?
431 STM_FLAG_GUARANTEED : 0;
433 if (size > drvdata->write_bytes)
434 size = drvdata->write_bytes;
436 size = rounddown_pow_of_two(size);
439 case STP_PACKET_FLAG:
440 ch_addr |= stm_channel_off(STM_PKT_TYPE_FLAG, flags);
443 * The generic STM core sets a size of '0' on flag packets.
444 * As such send a flag packet of size '1' and tell the
447 stm_send((void *)ch_addr, payload, 1, drvdata->write_bytes);
451 case STP_PACKET_DATA:
452 ch_addr |= stm_channel_off(STM_PKT_TYPE_DATA, flags);
453 stm_send((void *)ch_addr, payload, size,
454 drvdata->write_bytes);
464 static ssize_t hwevent_enable_show(struct device *dev,
465 struct device_attribute *attr, char *buf)
467 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
468 unsigned long val = drvdata->stmheer;
470 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
473 static ssize_t hwevent_enable_store(struct device *dev,
474 struct device_attribute *attr,
475 const char *buf, size_t size)
477 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
481 ret = kstrtoul(buf, 16, &val);
485 drvdata->stmheer = val;
486 /* HW event enable and trigger go hand in hand */
487 drvdata->stmheter = val;
491 static DEVICE_ATTR_RW(hwevent_enable);
493 static ssize_t hwevent_select_show(struct device *dev,
494 struct device_attribute *attr, char *buf)
496 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
497 unsigned long val = drvdata->stmhebsr;
499 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
502 static ssize_t hwevent_select_store(struct device *dev,
503 struct device_attribute *attr,
504 const char *buf, size_t size)
506 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
510 ret = kstrtoul(buf, 16, &val);
514 drvdata->stmhebsr = val;
518 static DEVICE_ATTR_RW(hwevent_select);
520 static ssize_t port_select_show(struct device *dev,
521 struct device_attribute *attr, char *buf)
523 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
526 if (!local_read(&drvdata->mode)) {
527 val = drvdata->stmspscr;
529 spin_lock(&drvdata->spinlock);
530 val = readl_relaxed(drvdata->base + STMSPSCR);
531 spin_unlock(&drvdata->spinlock);
534 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
537 static ssize_t port_select_store(struct device *dev,
538 struct device_attribute *attr,
539 const char *buf, size_t size)
541 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
542 unsigned long val, stmsper;
545 ret = kstrtoul(buf, 16, &val);
549 spin_lock(&drvdata->spinlock);
550 drvdata->stmspscr = val;
552 if (local_read(&drvdata->mode)) {
553 CS_UNLOCK(drvdata->base);
554 /* Process as per ARM's TRM recommendation */
555 stmsper = readl_relaxed(drvdata->base + STMSPER);
556 writel_relaxed(0x0, drvdata->base + STMSPER);
557 writel_relaxed(drvdata->stmspscr, drvdata->base + STMSPSCR);
558 writel_relaxed(stmsper, drvdata->base + STMSPER);
559 CS_LOCK(drvdata->base);
561 spin_unlock(&drvdata->spinlock);
565 static DEVICE_ATTR_RW(port_select);
567 static ssize_t port_enable_show(struct device *dev,
568 struct device_attribute *attr, char *buf)
570 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
573 if (!local_read(&drvdata->mode)) {
574 val = drvdata->stmsper;
576 spin_lock(&drvdata->spinlock);
577 val = readl_relaxed(drvdata->base + STMSPER);
578 spin_unlock(&drvdata->spinlock);
581 return scnprintf(buf, PAGE_SIZE, "%#lx\n", val);
584 static ssize_t port_enable_store(struct device *dev,
585 struct device_attribute *attr,
586 const char *buf, size_t size)
588 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
592 ret = kstrtoul(buf, 16, &val);
596 spin_lock(&drvdata->spinlock);
597 drvdata->stmsper = val;
599 if (local_read(&drvdata->mode)) {
600 CS_UNLOCK(drvdata->base);
601 writel_relaxed(drvdata->stmsper, drvdata->base + STMSPER);
602 CS_LOCK(drvdata->base);
604 spin_unlock(&drvdata->spinlock);
608 static DEVICE_ATTR_RW(port_enable);
610 static ssize_t traceid_show(struct device *dev,
611 struct device_attribute *attr, char *buf)
614 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
616 val = drvdata->traceid;
617 return sprintf(buf, "%#lx\n", val);
620 static ssize_t traceid_store(struct device *dev,
621 struct device_attribute *attr,
622 const char *buf, size_t size)
626 struct stm_drvdata *drvdata = dev_get_drvdata(dev->parent);
628 ret = kstrtoul(buf, 16, &val);
632 /* traceid field is 7bit wide on STM32 */
633 drvdata->traceid = val & 0x7f;
636 static DEVICE_ATTR_RW(traceid);
638 #define coresight_stm_simple_func(name, offset) \
639 coresight_simple_func(struct stm_drvdata, NULL, name, offset)
641 coresight_stm_simple_func(tcsr, STMTCSR);
642 coresight_stm_simple_func(tsfreqr, STMTSFREQR);
643 coresight_stm_simple_func(syncr, STMSYNCR);
644 coresight_stm_simple_func(sper, STMSPER);
645 coresight_stm_simple_func(spter, STMSPTER);
646 coresight_stm_simple_func(privmaskr, STMPRIVMASKR);
647 coresight_stm_simple_func(spscr, STMSPSCR);
648 coresight_stm_simple_func(spmscr, STMSPMSCR);
649 coresight_stm_simple_func(spfeat1r, STMSPFEAT1R);
650 coresight_stm_simple_func(spfeat2r, STMSPFEAT2R);
651 coresight_stm_simple_func(spfeat3r, STMSPFEAT3R);
652 coresight_stm_simple_func(devid, CORESIGHT_DEVID);
654 static struct attribute *coresight_stm_attrs[] = {
655 &dev_attr_hwevent_enable.attr,
656 &dev_attr_hwevent_select.attr,
657 &dev_attr_port_enable.attr,
658 &dev_attr_port_select.attr,
659 &dev_attr_traceid.attr,
663 static struct attribute *coresight_stm_mgmt_attrs[] = {
665 &dev_attr_tsfreqr.attr,
666 &dev_attr_syncr.attr,
668 &dev_attr_spter.attr,
669 &dev_attr_privmaskr.attr,
670 &dev_attr_spscr.attr,
671 &dev_attr_spmscr.attr,
672 &dev_attr_spfeat1r.attr,
673 &dev_attr_spfeat2r.attr,
674 &dev_attr_spfeat3r.attr,
675 &dev_attr_devid.attr,
679 static const struct attribute_group coresight_stm_group = {
680 .attrs = coresight_stm_attrs,
683 static const struct attribute_group coresight_stm_mgmt_group = {
684 .attrs = coresight_stm_mgmt_attrs,
688 static const struct attribute_group *coresight_stm_groups[] = {
689 &coresight_stm_group,
690 &coresight_stm_mgmt_group,
694 static int stm_get_resource_byname(struct device_node *np,
695 char *ch_base, struct resource *res)
697 const char *name = NULL;
698 int index = 0, found = 0;
700 while (!of_property_read_string_index(np, "reg-names", index, &name)) {
701 if (strcmp(ch_base, name)) {
706 /* We have a match and @index is where it's at */
714 return of_address_to_resource(np, index, res);
717 static u32 stm_fundamental_data_size(struct stm_drvdata *drvdata)
721 if (!IS_ENABLED(CONFIG_64BIT))
724 stmspfeat2r = readl_relaxed(drvdata->base + STMSPFEAT2R);
727 * bit[15:12] represents the fundamental data size
731 return BMVAL(stmspfeat2r, 12, 15) ? 8 : 4;
734 static u32 stm_num_stimulus_port(struct stm_drvdata *drvdata)
738 numsp = readl_relaxed(drvdata->base + CORESIGHT_DEVID);
740 * NUMPS in STMDEVID is 17 bit long and if equal to 0x0,
741 * 32 stimulus ports are supported.
745 numsp = STM_32_CHANNEL;
749 static void stm_init_default_data(struct stm_drvdata *drvdata)
751 /* Don't use port selection */
752 drvdata->stmspscr = 0x0;
754 * Enable all channel regardless of their number. When port
755 * selection isn't used (see above) STMSPER applies to all
756 * 32 channel group available, hence setting all 32 bits to 1
758 drvdata->stmsper = ~0x0;
761 * The trace ID value for *ETM* tracers start at CPU_ID * 2 + 0x10 and
762 * anything equal to or higher than 0x70 is reserved. Since 0x00 is
763 * also reserved the STM trace ID needs to be higher than 0x00 and
766 drvdata->traceid = 0x1;
768 /* Set invariant transaction timing on all channels */
769 bitmap_clear(drvdata->chs.guaranteed, 0, drvdata->numsp);
772 static void stm_init_generic_data(struct stm_drvdata *drvdata)
774 drvdata->stm.name = dev_name(drvdata->dev);
777 * MasterIDs are assigned at HW design phase. As such the core is
778 * using a single master for interaction with this device.
780 drvdata->stm.sw_start = 1;
781 drvdata->stm.sw_end = 1;
782 drvdata->stm.hw_override = true;
783 drvdata->stm.sw_nchannels = drvdata->numsp;
784 drvdata->stm.sw_mmiosz = BYTES_PER_CHANNEL;
785 drvdata->stm.packet = stm_generic_packet;
786 drvdata->stm.mmio_addr = stm_mmio_addr;
787 drvdata->stm.link = stm_generic_link;
788 drvdata->stm.unlink = stm_generic_unlink;
789 drvdata->stm.set_options = stm_generic_set_options;
792 static int stm_probe(struct amba_device *adev, const struct amba_id *id)
796 unsigned long *guaranteed;
797 struct device *dev = &adev->dev;
798 struct coresight_platform_data *pdata = NULL;
799 struct stm_drvdata *drvdata;
800 struct resource *res = &adev->res;
801 struct resource ch_res;
802 size_t res_size, bitmap_size;
803 struct coresight_desc desc = { 0 };
804 struct device_node *np = adev->dev.of_node;
807 pdata = of_get_coresight_platform_data(dev, np);
809 return PTR_ERR(pdata);
810 adev->dev.platform_data = pdata;
812 drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
816 drvdata->dev = &adev->dev;
817 drvdata->atclk = devm_clk_get(&adev->dev, "atclk"); /* optional */
818 if (!IS_ERR(drvdata->atclk)) {
819 ret = clk_prepare_enable(drvdata->atclk);
823 dev_set_drvdata(dev, drvdata);
825 base = devm_ioremap_resource(dev, res);
827 return PTR_ERR(base);
828 drvdata->base = base;
830 ret = stm_get_resource_byname(np, "stm-stimulus-base", &ch_res);
833 drvdata->chs.phys = ch_res.start;
835 base = devm_ioremap_resource(dev, &ch_res);
837 return PTR_ERR(base);
838 drvdata->chs.base = base;
840 drvdata->write_bytes = stm_fundamental_data_size(drvdata);
842 if (boot_nr_channel) {
843 drvdata->numsp = boot_nr_channel;
844 res_size = min((resource_size_t)(boot_nr_channel *
845 BYTES_PER_CHANNEL), resource_size(res));
847 drvdata->numsp = stm_num_stimulus_port(drvdata);
848 res_size = min((resource_size_t)(drvdata->numsp *
849 BYTES_PER_CHANNEL), resource_size(res));
851 bitmap_size = BITS_TO_LONGS(drvdata->numsp) * sizeof(long);
853 guaranteed = devm_kzalloc(dev, bitmap_size, GFP_KERNEL);
856 drvdata->chs.guaranteed = guaranteed;
858 spin_lock_init(&drvdata->spinlock);
860 stm_init_default_data(drvdata);
861 stm_init_generic_data(drvdata);
863 if (stm_register_device(dev, &drvdata->stm, THIS_MODULE)) {
865 "stm_register_device failed, probing deffered\n");
866 return -EPROBE_DEFER;
869 desc.type = CORESIGHT_DEV_TYPE_SOURCE;
870 desc.subtype.source_subtype = CORESIGHT_DEV_SUBTYPE_SOURCE_SOFTWARE;
871 desc.ops = &stm_cs_ops;
874 desc.groups = coresight_stm_groups;
875 drvdata->csdev = coresight_register(&desc);
876 if (IS_ERR(drvdata->csdev)) {
877 ret = PTR_ERR(drvdata->csdev);
881 pm_runtime_put(&adev->dev);
883 dev_info(dev, "%s initialized\n", (char *)id->data);
887 stm_unregister_device(&drvdata->stm);
892 static int stm_runtime_suspend(struct device *dev)
894 struct stm_drvdata *drvdata = dev_get_drvdata(dev);
896 if (drvdata && !IS_ERR(drvdata->atclk))
897 clk_disable_unprepare(drvdata->atclk);
902 static int stm_runtime_resume(struct device *dev)
904 struct stm_drvdata *drvdata = dev_get_drvdata(dev);
906 if (drvdata && !IS_ERR(drvdata->atclk))
907 clk_prepare_enable(drvdata->atclk);
913 static const struct dev_pm_ops stm_dev_pm_ops = {
914 SET_RUNTIME_PM_OPS(stm_runtime_suspend, stm_runtime_resume, NULL)
917 static struct amba_id stm_ids[] = {
926 static struct amba_driver stm_driver = {
928 .name = "coresight-stm",
929 .owner = THIS_MODULE,
930 .pm = &stm_dev_pm_ops,
931 .suppress_bind_attrs = true,
937 builtin_amba_driver(stm_driver);