1 // SPDX-License-Identifier: GPL-2.0-only
3 * INA3221 Triple Current/Voltage Monitor
5 * Copyright (C) 2016 Texas Instruments Incorporated - https://www.ti.com/
6 * Andrew F. Davis <afd@ti.com>
9 #include <linux/debugfs.h>
10 #include <linux/hwmon.h>
11 #include <linux/hwmon-sysfs.h>
12 #include <linux/i2c.h>
13 #include <linux/module.h>
14 #include <linux/mutex.h>
16 #include <linux/pm_runtime.h>
17 #include <linux/regmap.h>
18 #include <linux/util_macros.h>
20 #define INA3221_DRIVER_NAME "ina3221"
22 #define INA3221_CONFIG 0x00
23 #define INA3221_SHUNT1 0x01
24 #define INA3221_BUS1 0x02
25 #define INA3221_SHUNT2 0x03
26 #define INA3221_BUS2 0x04
27 #define INA3221_SHUNT3 0x05
28 #define INA3221_BUS3 0x06
29 #define INA3221_CRIT1 0x07
30 #define INA3221_WARN1 0x08
31 #define INA3221_CRIT2 0x09
32 #define INA3221_WARN2 0x0a
33 #define INA3221_CRIT3 0x0b
34 #define INA3221_WARN3 0x0c
35 #define INA3221_SHUNT_SUM 0x0d
36 #define INA3221_CRIT_SUM 0x0e
37 #define INA3221_MASK_ENABLE 0x0f
39 #define INA3221_CONFIG_MODE_MASK GENMASK(2, 0)
40 #define INA3221_CONFIG_MODE_POWERDOWN 0
41 #define INA3221_CONFIG_MODE_SHUNT BIT(0)
42 #define INA3221_CONFIG_MODE_BUS BIT(1)
43 #define INA3221_CONFIG_MODE_CONTINUOUS BIT(2)
44 #define INA3221_CONFIG_VSH_CT_SHIFT 3
45 #define INA3221_CONFIG_VSH_CT_MASK GENMASK(5, 3)
46 #define INA3221_CONFIG_VSH_CT(x) (((x) & GENMASK(5, 3)) >> 3)
47 #define INA3221_CONFIG_VBUS_CT_SHIFT 6
48 #define INA3221_CONFIG_VBUS_CT_MASK GENMASK(8, 6)
49 #define INA3221_CONFIG_VBUS_CT(x) (((x) & GENMASK(8, 6)) >> 6)
50 #define INA3221_CONFIG_AVG_SHIFT 9
51 #define INA3221_CONFIG_AVG_MASK GENMASK(11, 9)
52 #define INA3221_CONFIG_AVG(x) (((x) & GENMASK(11, 9)) >> 9)
53 #define INA3221_CONFIG_CHs_EN_MASK GENMASK(14, 12)
54 #define INA3221_CONFIG_CHx_EN(x) BIT(14 - (x))
56 #define INA3221_MASK_ENABLE_SCC_MASK GENMASK(14, 12)
58 #define INA3221_CONFIG_DEFAULT 0x7127
59 #define INA3221_RSHUNT_DEFAULT 10000
71 /* Alert Flags: SF is the summation-alert flag */
72 F_SF, F_CF3, F_CF2, F_CF1,
78 static const struct reg_field ina3221_reg_fields[] = {
79 [F_RST] = REG_FIELD(INA3221_CONFIG, 15, 15),
81 [F_CVRF] = REG_FIELD(INA3221_MASK_ENABLE, 0, 0),
82 [F_WF3] = REG_FIELD(INA3221_MASK_ENABLE, 3, 3),
83 [F_WF2] = REG_FIELD(INA3221_MASK_ENABLE, 4, 4),
84 [F_WF1] = REG_FIELD(INA3221_MASK_ENABLE, 5, 5),
85 [F_SF] = REG_FIELD(INA3221_MASK_ENABLE, 6, 6),
86 [F_CF3] = REG_FIELD(INA3221_MASK_ENABLE, 7, 7),
87 [F_CF2] = REG_FIELD(INA3221_MASK_ENABLE, 8, 8),
88 [F_CF1] = REG_FIELD(INA3221_MASK_ENABLE, 9, 9),
91 enum ina3221_channels {
99 * struct ina3221_input - channel input source specific information
100 * @label: label of channel input source
101 * @shunt_resistor: shunt resistor value of channel input source
102 * @disconnected: connection status of channel input source
103 * @summation_disable: channel summation status of input source
105 struct ina3221_input {
109 bool summation_disable;
113 * struct ina3221_data - device specific information
114 * @pm_dev: Device pointer for pm runtime
115 * @regmap: Register map of the device
116 * @fields: Register fields of the device
117 * @inputs: Array of channel input source specific structures
118 * @lock: mutex lock to serialize sysfs attribute accesses
119 * @debugfs: Pointer to debugfs entry for device
120 * @reg_config: Register value of INA3221_CONFIG
121 * @summation_shunt_resistor: equivalent shunt resistor value for summation
122 * @summation_channel_control: Value written to SCC field in INA3221_MASK_ENABLE
123 * @single_shot: running in single-shot operating mode
125 struct ina3221_data {
126 struct device *pm_dev;
127 struct regmap *regmap;
128 struct regmap_field *fields[F_MAX_FIELDS];
129 struct ina3221_input inputs[INA3221_NUM_CHANNELS];
131 struct dentry *debugfs;
133 int summation_shunt_resistor;
134 u32 summation_channel_control;
139 static inline bool ina3221_is_enabled(struct ina3221_data *ina, int channel)
141 /* Summation channel checks shunt resistor values */
142 if (channel > INA3221_CHANNEL3)
143 return ina->summation_shunt_resistor != 0;
145 return pm_runtime_active(ina->pm_dev) &&
146 (ina->reg_config & INA3221_CONFIG_CHx_EN(channel));
150 * Helper function to return the resistor value for current summation.
152 * There is a condition to calculate current summation -- all the shunt
153 * resistor values should be the same, so as to simply fit the formula:
154 * current summation = shunt voltage summation / shunt resistor
156 * Returns the equivalent shunt resistor value on success or 0 on failure
158 static inline int ina3221_summation_shunt_resistor(struct ina3221_data *ina)
160 struct ina3221_input *input = ina->inputs;
161 int i, shunt_resistor = 0;
163 for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
164 if (input[i].disconnected || !input[i].shunt_resistor ||
165 input[i].summation_disable)
167 if (!shunt_resistor) {
168 /* Found the reference shunt resistor value */
169 shunt_resistor = input[i].shunt_resistor;
171 /* No summation if resistor values are different */
172 if (shunt_resistor != input[i].shunt_resistor)
177 return shunt_resistor;
180 /* Lookup table for Bus and Shunt conversion times in usec */
181 static const u16 ina3221_conv_time[] = {
182 140, 204, 332, 588, 1100, 2116, 4156, 8244,
185 /* Lookup table for number of samples using in averaging mode */
186 static const int ina3221_avg_samples[] = {
187 1, 4, 16, 64, 128, 256, 512, 1024,
190 /* Converting update_interval in msec to conversion time in usec */
191 static inline u32 ina3221_interval_ms_to_conv_time(u16 config, int interval)
193 u32 channels = hweight16(config & INA3221_CONFIG_CHs_EN_MASK);
194 u32 samples_idx = INA3221_CONFIG_AVG(config);
195 u32 samples = ina3221_avg_samples[samples_idx];
197 /* Bisect the result to Bus and Shunt conversion times */
198 return DIV_ROUND_CLOSEST(interval * 1000 / 2, channels * samples);
201 /* Converting CONFIG register value to update_interval in usec */
202 static inline u32 ina3221_reg_to_interval_us(u16 config)
204 u32 channels = hweight16(config & INA3221_CONFIG_CHs_EN_MASK);
205 u32 vbus_ct_idx = INA3221_CONFIG_VBUS_CT(config);
206 u32 vsh_ct_idx = INA3221_CONFIG_VSH_CT(config);
207 u32 vbus_ct = ina3221_conv_time[vbus_ct_idx];
208 u32 vsh_ct = ina3221_conv_time[vsh_ct_idx];
210 /* Calculate total conversion time */
211 return channels * (vbus_ct + vsh_ct);
214 static inline int ina3221_wait_for_data(struct ina3221_data *ina)
218 wait = ina3221_reg_to_interval_us(ina->reg_config);
220 /* Polling the CVRF bit to make sure read data is ready */
221 return regmap_field_read_poll_timeout(ina->fields[F_CVRF],
222 cvrf, cvrf, wait, wait * 2);
225 static int ina3221_read_value(struct ina3221_data *ina, unsigned int reg,
231 ret = regmap_read(ina->regmap, reg, ®val);
236 * Shunt Voltage Sum register has 14-bit value with 1-bit shift
237 * Other Shunt Voltage registers have 12 bits with 3-bit shift
239 if (reg == INA3221_SHUNT_SUM || reg == INA3221_CRIT_SUM)
240 *val = sign_extend32(regval >> 1, 14);
242 *val = sign_extend32(regval >> 3, 12);
247 static const u8 ina3221_in_reg[] = {
257 static int ina3221_read_chip(struct device *dev, u32 attr, long *val)
259 struct ina3221_data *ina = dev_get_drvdata(dev);
263 case hwmon_chip_samples:
264 regval = INA3221_CONFIG_AVG(ina->reg_config);
265 *val = ina3221_avg_samples[regval];
267 case hwmon_chip_update_interval:
269 *val = ina3221_reg_to_interval_us(ina->reg_config);
270 *val = DIV_ROUND_CLOSEST(*val, 1000);
277 static int ina3221_read_in(struct device *dev, u32 attr, int channel, long *val)
279 const bool is_shunt = channel > INA3221_CHANNEL3;
280 struct ina3221_data *ina = dev_get_drvdata(dev);
281 u8 reg = ina3221_in_reg[channel];
285 * Translate shunt channel index to sensor channel index except
286 * the 7th channel (6 since being 0-aligned) is for summation.
289 channel %= INA3221_NUM_CHANNELS;
293 if (!ina3221_is_enabled(ina, channel))
296 /* Write CONFIG register to trigger a single-shot measurement */
297 if (ina->single_shot) {
298 regmap_write(ina->regmap, INA3221_CONFIG,
301 ret = ina3221_wait_for_data(ina);
306 ret = ina3221_read_value(ina, reg, ®val);
311 * Scale of shunt voltage (uV): LSB is 40uV
312 * Scale of bus voltage (mV): LSB is 8mV
314 *val = regval * (is_shunt ? 40 : 8);
316 case hwmon_in_enable:
317 *val = ina3221_is_enabled(ina, channel);
324 static const u8 ina3221_curr_reg[][INA3221_NUM_CHANNELS + 1] = {
325 [hwmon_curr_input] = { INA3221_SHUNT1, INA3221_SHUNT2,
326 INA3221_SHUNT3, INA3221_SHUNT_SUM },
327 [hwmon_curr_max] = { INA3221_WARN1, INA3221_WARN2, INA3221_WARN3, 0 },
328 [hwmon_curr_crit] = { INA3221_CRIT1, INA3221_CRIT2,
329 INA3221_CRIT3, INA3221_CRIT_SUM },
330 [hwmon_curr_max_alarm] = { F_WF1, F_WF2, F_WF3, 0 },
331 [hwmon_curr_crit_alarm] = { F_CF1, F_CF2, F_CF3, F_SF },
334 static int ina3221_read_curr(struct device *dev, u32 attr,
335 int channel, long *val)
337 struct ina3221_data *ina = dev_get_drvdata(dev);
338 struct ina3221_input *input = ina->inputs;
339 u8 reg = ina3221_curr_reg[attr][channel];
340 int resistance_uo, voltage_nv;
343 if (channel > INA3221_CHANNEL3)
344 resistance_uo = ina->summation_shunt_resistor;
346 resistance_uo = input[channel].shunt_resistor;
349 case hwmon_curr_input:
350 if (!ina3221_is_enabled(ina, channel))
353 /* Write CONFIG register to trigger a single-shot measurement */
354 if (ina->single_shot) {
355 regmap_write(ina->regmap, INA3221_CONFIG,
358 ret = ina3221_wait_for_data(ina);
364 case hwmon_curr_crit:
369 ret = ina3221_read_value(ina, reg, ®val);
373 /* Scale of shunt voltage: LSB is 40uV (40000nV) */
374 voltage_nv = regval * 40000;
375 /* Return current in mA */
376 *val = DIV_ROUND_CLOSEST(voltage_nv, resistance_uo);
378 case hwmon_curr_crit_alarm:
379 case hwmon_curr_max_alarm:
380 /* No actual register read if channel is disabled */
381 if (!ina3221_is_enabled(ina, channel)) {
382 /* Return 0 for alert flags */
386 ret = regmap_field_read(ina->fields[reg], ®val);
396 static int ina3221_write_chip(struct device *dev, u32 attr, long val)
398 struct ina3221_data *ina = dev_get_drvdata(dev);
403 case hwmon_chip_samples:
404 idx = find_closest(val, ina3221_avg_samples,
405 ARRAY_SIZE(ina3221_avg_samples));
407 tmp = (ina->reg_config & ~INA3221_CONFIG_AVG_MASK) |
408 (idx << INA3221_CONFIG_AVG_SHIFT);
409 ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
413 /* Update reg_config accordingly */
414 ina->reg_config = tmp;
416 case hwmon_chip_update_interval:
417 tmp = ina3221_interval_ms_to_conv_time(ina->reg_config, val);
418 idx = find_closest(tmp, ina3221_conv_time,
419 ARRAY_SIZE(ina3221_conv_time));
421 /* Update Bus and Shunt voltage conversion times */
422 tmp = INA3221_CONFIG_VBUS_CT_MASK | INA3221_CONFIG_VSH_CT_MASK;
423 tmp = (ina->reg_config & ~tmp) |
424 (idx << INA3221_CONFIG_VBUS_CT_SHIFT) |
425 (idx << INA3221_CONFIG_VSH_CT_SHIFT);
426 ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
430 /* Update reg_config accordingly */
431 ina->reg_config = tmp;
438 static int ina3221_write_curr(struct device *dev, u32 attr,
439 int channel, long val)
441 struct ina3221_data *ina = dev_get_drvdata(dev);
442 struct ina3221_input *input = ina->inputs;
443 u8 reg = ina3221_curr_reg[attr][channel];
444 int resistance_uo, current_ma, voltage_uv;
447 if (channel > INA3221_CHANNEL3)
448 resistance_uo = ina->summation_shunt_resistor;
450 resistance_uo = input[channel].shunt_resistor;
456 current_ma = clamp_val(val,
457 INT_MIN / resistance_uo,
458 INT_MAX / resistance_uo);
460 voltage_uv = DIV_ROUND_CLOSEST(current_ma * resistance_uo, 1000);
463 voltage_uv = clamp_val(voltage_uv, -163800, 163800);
466 * Formula to convert voltage_uv to register value:
467 * regval = (voltage_uv / scale) << shift
469 * The scale is 40uV for all shunt voltage registers
470 * Shunt Voltage Sum register left-shifts 1 bit
471 * All other Shunt Voltage registers shift 3 bits
473 * SHUNT_SUM: (1 / 40uV) << 1 = 1 / 20uV
474 * SHUNT[1-3]: (1 / 40uV) << 3 = 1 / 5uV
476 if (reg == INA3221_SHUNT_SUM || reg == INA3221_CRIT_SUM)
477 regval = DIV_ROUND_CLOSEST(voltage_uv, 20) & 0xfffe;
479 regval = DIV_ROUND_CLOSEST(voltage_uv, 5) & 0xfff8;
481 return regmap_write(ina->regmap, reg, regval);
484 static int ina3221_write_enable(struct device *dev, int channel, bool enable)
486 struct ina3221_data *ina = dev_get_drvdata(dev);
487 u16 config, mask = INA3221_CONFIG_CHx_EN(channel);
488 u16 config_old = ina->reg_config & mask;
492 config = enable ? mask : 0;
494 /* Bypass if enable status is not being changed */
495 if (config_old == config)
498 /* For enabling routine, increase refcount and resume() at first */
500 ret = pm_runtime_resume_and_get(ina->pm_dev);
502 dev_err(dev, "Failed to get PM runtime\n");
507 /* Enable or disable the channel */
508 tmp = (ina->reg_config & ~mask) | (config & mask);
509 ret = regmap_write(ina->regmap, INA3221_CONFIG, tmp);
513 /* Cache the latest config register value */
514 ina->reg_config = tmp;
516 /* For disabling routine, decrease refcount or suspend() at last */
518 pm_runtime_put_sync(ina->pm_dev);
524 dev_err(dev, "Failed to enable channel %d: error %d\n",
526 pm_runtime_put_sync(ina->pm_dev);
532 static int ina3221_read(struct device *dev, enum hwmon_sensor_types type,
533 u32 attr, int channel, long *val)
535 struct ina3221_data *ina = dev_get_drvdata(dev);
538 mutex_lock(&ina->lock);
542 ret = ina3221_read_chip(dev, attr, val);
545 /* 0-align channel ID */
546 ret = ina3221_read_in(dev, attr, channel - 1, val);
549 ret = ina3221_read_curr(dev, attr, channel, val);
556 mutex_unlock(&ina->lock);
561 static int ina3221_write(struct device *dev, enum hwmon_sensor_types type,
562 u32 attr, int channel, long val)
564 struct ina3221_data *ina = dev_get_drvdata(dev);
567 mutex_lock(&ina->lock);
571 ret = ina3221_write_chip(dev, attr, val);
574 /* 0-align channel ID */
575 ret = ina3221_write_enable(dev, channel - 1, val);
578 ret = ina3221_write_curr(dev, attr, channel, val);
585 mutex_unlock(&ina->lock);
590 static int ina3221_read_string(struct device *dev, enum hwmon_sensor_types type,
591 u32 attr, int channel, const char **str)
593 struct ina3221_data *ina = dev_get_drvdata(dev);
594 int index = channel - 1;
597 *str = "sum of shunt voltages";
599 *str = ina->inputs[index].label;
604 static umode_t ina3221_is_visible(const void *drvdata,
605 enum hwmon_sensor_types type,
606 u32 attr, int channel)
608 const struct ina3221_data *ina = drvdata;
609 const struct ina3221_input *input = NULL;
614 case hwmon_chip_samples:
615 case hwmon_chip_update_interval:
627 if (channel - 1 <= INA3221_CHANNEL3)
628 input = &ina->inputs[channel - 1];
629 else if (channel == 7)
631 /* Hide label node if label is not provided */
632 return (input && input->label) ? 0444 : 0;
635 case hwmon_in_enable:
642 case hwmon_curr_input:
643 case hwmon_curr_crit_alarm:
644 case hwmon_curr_max_alarm:
646 case hwmon_curr_crit:
657 #define INA3221_HWMON_CURR_CONFIG (HWMON_C_INPUT | \
658 HWMON_C_CRIT | HWMON_C_CRIT_ALARM | \
659 HWMON_C_MAX | HWMON_C_MAX_ALARM)
661 static const struct hwmon_channel_info * const ina3221_info[] = {
662 HWMON_CHANNEL_INFO(chip,
664 HWMON_C_UPDATE_INTERVAL),
665 HWMON_CHANNEL_INFO(in,
666 /* 0: dummy, skipped in is_visible */
668 /* 1-3: input voltage Channels */
669 HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
670 HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
671 HWMON_I_INPUT | HWMON_I_ENABLE | HWMON_I_LABEL,
672 /* 4-6: shunt voltage Channels */
676 /* 7: summation of shunt voltage channels */
677 HWMON_I_INPUT | HWMON_I_LABEL),
678 HWMON_CHANNEL_INFO(curr,
679 /* 1-3: current channels*/
680 INA3221_HWMON_CURR_CONFIG,
681 INA3221_HWMON_CURR_CONFIG,
682 INA3221_HWMON_CURR_CONFIG,
683 /* 4: summation of current channels */
684 HWMON_C_INPUT | HWMON_C_CRIT | HWMON_C_CRIT_ALARM),
688 static const struct hwmon_ops ina3221_hwmon_ops = {
689 .is_visible = ina3221_is_visible,
690 .read_string = ina3221_read_string,
691 .read = ina3221_read,
692 .write = ina3221_write,
695 static const struct hwmon_chip_info ina3221_chip_info = {
696 .ops = &ina3221_hwmon_ops,
697 .info = ina3221_info,
700 /* Extra attribute groups */
701 static ssize_t ina3221_shunt_show(struct device *dev,
702 struct device_attribute *attr, char *buf)
704 struct sensor_device_attribute *sd_attr = to_sensor_dev_attr(attr);
705 struct ina3221_data *ina = dev_get_drvdata(dev);
706 unsigned int channel = sd_attr->index;
707 struct ina3221_input *input = &ina->inputs[channel];
709 return sysfs_emit(buf, "%d\n", input->shunt_resistor);
712 static ssize_t ina3221_shunt_store(struct device *dev,
713 struct device_attribute *attr,
714 const char *buf, size_t count)
716 struct sensor_device_attribute *sd_attr = to_sensor_dev_attr(attr);
717 struct ina3221_data *ina = dev_get_drvdata(dev);
718 unsigned int channel = sd_attr->index;
719 struct ina3221_input *input = &ina->inputs[channel];
723 ret = kstrtoint(buf, 0, &val);
727 val = clamp_val(val, 1, INT_MAX);
729 input->shunt_resistor = val;
731 /* Update summation_shunt_resistor for summation channel */
732 ina->summation_shunt_resistor = ina3221_summation_shunt_resistor(ina);
737 /* shunt resistance */
738 static SENSOR_DEVICE_ATTR_RW(shunt1_resistor, ina3221_shunt, INA3221_CHANNEL1);
739 static SENSOR_DEVICE_ATTR_RW(shunt2_resistor, ina3221_shunt, INA3221_CHANNEL2);
740 static SENSOR_DEVICE_ATTR_RW(shunt3_resistor, ina3221_shunt, INA3221_CHANNEL3);
742 static struct attribute *ina3221_attrs[] = {
743 &sensor_dev_attr_shunt1_resistor.dev_attr.attr,
744 &sensor_dev_attr_shunt2_resistor.dev_attr.attr,
745 &sensor_dev_attr_shunt3_resistor.dev_attr.attr,
748 ATTRIBUTE_GROUPS(ina3221);
750 static const struct regmap_range ina3221_yes_ranges[] = {
751 regmap_reg_range(INA3221_CONFIG, INA3221_BUS3),
752 regmap_reg_range(INA3221_SHUNT_SUM, INA3221_SHUNT_SUM),
753 regmap_reg_range(INA3221_MASK_ENABLE, INA3221_MASK_ENABLE),
756 static const struct regmap_access_table ina3221_volatile_table = {
757 .yes_ranges = ina3221_yes_ranges,
758 .n_yes_ranges = ARRAY_SIZE(ina3221_yes_ranges),
761 static const struct regmap_config ina3221_regmap_config = {
765 .cache_type = REGCACHE_RBTREE,
766 .volatile_table = &ina3221_volatile_table,
769 static int ina3221_probe_child_from_dt(struct device *dev,
770 struct device_node *child,
771 struct ina3221_data *ina)
773 struct ina3221_input *input;
777 ret = of_property_read_u32(child, "reg", &val);
779 dev_err(dev, "missing reg property of %pOFn\n", child);
781 } else if (val > INA3221_CHANNEL3) {
782 dev_err(dev, "invalid reg %d of %pOFn\n", val, child);
786 input = &ina->inputs[val];
788 /* Log the disconnected channel input */
789 if (!of_device_is_available(child)) {
790 input->disconnected = true;
794 /* Save the connected input label if available */
795 of_property_read_string(child, "label", &input->label);
797 /* summation channel control */
798 input->summation_disable = of_property_read_bool(child, "ti,summation-disable");
800 /* Overwrite default shunt resistor value optionally */
801 if (!of_property_read_u32(child, "shunt-resistor-micro-ohms", &val)) {
802 if (val < 1 || val > INT_MAX) {
803 dev_err(dev, "invalid shunt resistor value %u of %pOFn\n",
807 input->shunt_resistor = val;
813 static int ina3221_probe_from_dt(struct device *dev, struct ina3221_data *ina)
815 const struct device_node *np = dev->of_node;
816 struct device_node *child;
819 /* Compatible with non-DT platforms */
823 ina->single_shot = of_property_read_bool(np, "ti,single-shot");
825 for_each_child_of_node(np, child) {
826 ret = ina3221_probe_child_from_dt(dev, child, ina);
836 static int ina3221_probe(struct i2c_client *client)
838 struct device *dev = &client->dev;
839 struct ina3221_data *ina;
840 struct device *hwmon_dev;
844 ina = devm_kzalloc(dev, sizeof(*ina), GFP_KERNEL);
848 ina->regmap = devm_regmap_init_i2c(client, &ina3221_regmap_config);
849 if (IS_ERR(ina->regmap)) {
850 dev_err(dev, "Unable to allocate register map\n");
851 return PTR_ERR(ina->regmap);
854 for (i = 0; i < F_MAX_FIELDS; i++) {
855 ina->fields[i] = devm_regmap_field_alloc(dev,
857 ina3221_reg_fields[i]);
858 if (IS_ERR(ina->fields[i])) {
859 dev_err(dev, "Unable to allocate regmap fields\n");
860 return PTR_ERR(ina->fields[i]);
864 for (i = 0; i < INA3221_NUM_CHANNELS; i++)
865 ina->inputs[i].shunt_resistor = INA3221_RSHUNT_DEFAULT;
867 ret = ina3221_probe_from_dt(dev, ina);
869 dev_err(dev, "Unable to probe from device tree\n");
873 /* The driver will be reset, so use reset value */
874 ina->reg_config = INA3221_CONFIG_DEFAULT;
876 /* Clear continuous bit to use single-shot mode */
877 if (ina->single_shot)
878 ina->reg_config &= ~INA3221_CONFIG_MODE_CONTINUOUS;
880 /* Disable channels if their inputs are disconnected */
881 for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
882 if (ina->inputs[i].disconnected)
883 ina->reg_config &= ~INA3221_CONFIG_CHx_EN(i);
886 /* Initialize summation_shunt_resistor for summation channel control */
887 ina->summation_shunt_resistor = ina3221_summation_shunt_resistor(ina);
888 for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
889 if (!ina->inputs[i].summation_disable)
890 ina->summation_channel_control |= BIT(14 - i);
894 mutex_init(&ina->lock);
895 dev_set_drvdata(dev, ina);
897 /* Enable PM runtime -- status is suspended by default */
898 pm_runtime_enable(ina->pm_dev);
900 /* Initialize (resume) the device */
901 for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
902 if (ina->inputs[i].disconnected)
904 /* Match the refcount with number of enabled channels */
905 ret = pm_runtime_get_sync(ina->pm_dev);
910 hwmon_dev = devm_hwmon_device_register_with_info(dev, client->name, ina,
913 if (IS_ERR(hwmon_dev)) {
914 dev_err(dev, "Unable to register hwmon device\n");
915 ret = PTR_ERR(hwmon_dev);
919 scnprintf(name, sizeof(name), "%s-%s", INA3221_DRIVER_NAME, dev_name(dev));
920 ina->debugfs = debugfs_create_dir(name, NULL);
922 for (i = 0; i < INA3221_NUM_CHANNELS; i++) {
923 scnprintf(name, sizeof(name), "in%d_summation_disable", i);
924 debugfs_create_bool(name, 0400, ina->debugfs,
925 &ina->inputs[i].summation_disable);
931 pm_runtime_disable(ina->pm_dev);
932 pm_runtime_set_suspended(ina->pm_dev);
933 /* pm_runtime_put_noidle() will decrease the PM refcount until 0 */
934 for (i = 0; i < INA3221_NUM_CHANNELS; i++)
935 pm_runtime_put_noidle(ina->pm_dev);
936 mutex_destroy(&ina->lock);
941 static void ina3221_remove(struct i2c_client *client)
943 struct ina3221_data *ina = dev_get_drvdata(&client->dev);
946 debugfs_remove_recursive(ina->debugfs);
948 pm_runtime_disable(ina->pm_dev);
949 pm_runtime_set_suspended(ina->pm_dev);
951 /* pm_runtime_put_noidle() will decrease the PM refcount until 0 */
952 for (i = 0; i < INA3221_NUM_CHANNELS; i++)
953 pm_runtime_put_noidle(ina->pm_dev);
955 mutex_destroy(&ina->lock);
958 static int ina3221_suspend(struct device *dev)
960 struct ina3221_data *ina = dev_get_drvdata(dev);
963 /* Save config register value and enable cache-only */
964 ret = regmap_read(ina->regmap, INA3221_CONFIG, &ina->reg_config);
968 /* Set to power-down mode for power saving */
969 ret = regmap_update_bits(ina->regmap, INA3221_CONFIG,
970 INA3221_CONFIG_MODE_MASK,
971 INA3221_CONFIG_MODE_POWERDOWN);
975 regcache_cache_only(ina->regmap, true);
976 regcache_mark_dirty(ina->regmap);
981 static int ina3221_resume(struct device *dev)
983 struct ina3221_data *ina = dev_get_drvdata(dev);
986 regcache_cache_only(ina->regmap, false);
988 /* Software reset the chip */
989 ret = regmap_field_write(ina->fields[F_RST], true);
991 dev_err(dev, "Unable to reset device\n");
995 /* Restore cached register values to hardware */
996 ret = regcache_sync(ina->regmap);
1000 /* Restore config register value to hardware */
1001 ret = regmap_write(ina->regmap, INA3221_CONFIG, ina->reg_config);
1005 /* Initialize summation channel control */
1006 if (ina->summation_shunt_resistor) {
1008 * Sum only channels that are not disabled for summation.
1009 * Shunt measurements of disconnected channels should
1010 * be 0, so it does not matter for summation.
1012 ret = regmap_update_bits(ina->regmap, INA3221_MASK_ENABLE,
1013 INA3221_MASK_ENABLE_SCC_MASK,
1014 ina->summation_channel_control);
1016 dev_err(dev, "Unable to control summation channel\n");
1024 static DEFINE_RUNTIME_DEV_PM_OPS(ina3221_pm, ina3221_suspend, ina3221_resume,
1027 static const struct of_device_id ina3221_of_match_table[] = {
1028 { .compatible = "ti,ina3221", },
1031 MODULE_DEVICE_TABLE(of, ina3221_of_match_table);
1033 static const struct i2c_device_id ina3221_ids[] = {
1037 MODULE_DEVICE_TABLE(i2c, ina3221_ids);
1039 static struct i2c_driver ina3221_i2c_driver = {
1040 .probe = ina3221_probe,
1041 .remove = ina3221_remove,
1043 .name = INA3221_DRIVER_NAME,
1044 .of_match_table = ina3221_of_match_table,
1045 .pm = pm_ptr(&ina3221_pm),
1047 .id_table = ina3221_ids,
1049 module_i2c_driver(ina3221_i2c_driver);
1051 MODULE_AUTHOR("Andrew F. Davis <afd@ti.com>");
1052 MODULE_DESCRIPTION("Texas Instruments INA3221 HWMon Driver");
1053 MODULE_LICENSE("GPL v2");