drm: radeon: fix common struct sg_table related issues
[linux-block.git] / drivers / gpu / drm / radeon / radeon_ttm.c
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32
33 #include <linux/dma-mapping.h>
34 #include <linux/pagemap.h>
35 #include <linux/pci.h>
36 #include <linux/seq_file.h>
37 #include <linux/slab.h>
38 #include <linux/swap.h>
39 #include <linux/swiotlb.h>
40
41 #include <drm/drm_agpsupport.h>
42 #include <drm/drm_debugfs.h>
43 #include <drm/drm_device.h>
44 #include <drm/drm_file.h>
45 #include <drm/drm_prime.h>
46 #include <drm/radeon_drm.h>
47 #include <drm/ttm/ttm_bo_api.h>
48 #include <drm/ttm/ttm_bo_driver.h>
49 #include <drm/ttm/ttm_module.h>
50 #include <drm/ttm/ttm_page_alloc.h>
51 #include <drm/ttm/ttm_placement.h>
52
53 #include "radeon_reg.h"
54 #include "radeon.h"
55
56 static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
57 static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
58
59 struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
60 {
61         struct radeon_mman *mman;
62         struct radeon_device *rdev;
63
64         mman = container_of(bdev, struct radeon_mman, bdev);
65         rdev = container_of(mman, struct radeon_device, mman);
66         return rdev;
67 }
68
69 static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
70                                 struct ttm_mem_type_manager *man)
71 {
72         struct radeon_device *rdev;
73
74         rdev = radeon_get_rdev(bdev);
75
76         switch (type) {
77         case TTM_PL_SYSTEM:
78                 /* System memory */
79                 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
80                 man->available_caching = TTM_PL_MASK_CACHING;
81                 man->default_caching = TTM_PL_FLAG_CACHED;
82                 break;
83         case TTM_PL_TT:
84                 man->func = &ttm_bo_manager_func;
85                 man->available_caching = TTM_PL_MASK_CACHING;
86                 man->default_caching = TTM_PL_FLAG_CACHED;
87                 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
88 #if IS_ENABLED(CONFIG_AGP)
89                 if (rdev->flags & RADEON_IS_AGP) {
90                         if (!rdev->ddev->agp) {
91                                 DRM_ERROR("AGP is not enabled for memory type %u\n",
92                                           (unsigned)type);
93                                 return -EINVAL;
94                         }
95                         if (!rdev->ddev->agp->cant_use_aperture)
96                                 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
97                         man->available_caching = TTM_PL_FLAG_UNCACHED |
98                                                  TTM_PL_FLAG_WC;
99                         man->default_caching = TTM_PL_FLAG_WC;
100                 }
101 #endif
102                 break;
103         case TTM_PL_VRAM:
104                 /* "On-card" video ram */
105                 man->func = &ttm_bo_manager_func;
106                 man->flags = TTM_MEMTYPE_FLAG_FIXED |
107                              TTM_MEMTYPE_FLAG_MAPPABLE;
108                 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
109                 man->default_caching = TTM_PL_FLAG_WC;
110                 break;
111         default:
112                 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
113                 return -EINVAL;
114         }
115         return 0;
116 }
117
118 static void radeon_evict_flags(struct ttm_buffer_object *bo,
119                                 struct ttm_placement *placement)
120 {
121         static const struct ttm_place placements = {
122                 .fpfn = 0,
123                 .lpfn = 0,
124                 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
125         };
126
127         struct radeon_bo *rbo;
128
129         if (!radeon_ttm_bo_is_radeon_bo(bo)) {
130                 placement->placement = &placements;
131                 placement->busy_placement = &placements;
132                 placement->num_placement = 1;
133                 placement->num_busy_placement = 1;
134                 return;
135         }
136         rbo = container_of(bo, struct radeon_bo, tbo);
137         switch (bo->mem.mem_type) {
138         case TTM_PL_VRAM:
139                 if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
140                         radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
141                 else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
142                          bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
143                         unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
144                         int i;
145
146                         /* Try evicting to the CPU inaccessible part of VRAM
147                          * first, but only set GTT as busy placement, so this
148                          * BO will be evicted to GTT rather than causing other
149                          * BOs to be evicted from VRAM
150                          */
151                         radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
152                                                          RADEON_GEM_DOMAIN_GTT);
153                         rbo->placement.num_busy_placement = 0;
154                         for (i = 0; i < rbo->placement.num_placement; i++) {
155                                 if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
156                                         if (rbo->placements[i].fpfn < fpfn)
157                                                 rbo->placements[i].fpfn = fpfn;
158                                 } else {
159                                         rbo->placement.busy_placement =
160                                                 &rbo->placements[i];
161                                         rbo->placement.num_busy_placement = 1;
162                                 }
163                         }
164                 } else
165                         radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
166                 break;
167         case TTM_PL_TT:
168         default:
169                 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
170         }
171         *placement = rbo->placement;
172 }
173
174 static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
175 {
176         struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
177
178         if (radeon_ttm_tt_has_userptr(bo->ttm))
179                 return -EPERM;
180         return drm_vma_node_verify_access(&rbo->tbo.base.vma_node,
181                                           filp->private_data);
182 }
183
184 static void radeon_move_null(struct ttm_buffer_object *bo,
185                              struct ttm_mem_reg *new_mem)
186 {
187         struct ttm_mem_reg *old_mem = &bo->mem;
188
189         BUG_ON(old_mem->mm_node != NULL);
190         *old_mem = *new_mem;
191         new_mem->mm_node = NULL;
192 }
193
194 static int radeon_move_blit(struct ttm_buffer_object *bo,
195                         bool evict, bool no_wait_gpu,
196                         struct ttm_mem_reg *new_mem,
197                         struct ttm_mem_reg *old_mem)
198 {
199         struct radeon_device *rdev;
200         uint64_t old_start, new_start;
201         struct radeon_fence *fence;
202         unsigned num_pages;
203         int r, ridx;
204
205         rdev = radeon_get_rdev(bo->bdev);
206         ridx = radeon_copy_ring_index(rdev);
207         old_start = (u64)old_mem->start << PAGE_SHIFT;
208         new_start = (u64)new_mem->start << PAGE_SHIFT;
209
210         switch (old_mem->mem_type) {
211         case TTM_PL_VRAM:
212                 old_start += rdev->mc.vram_start;
213                 break;
214         case TTM_PL_TT:
215                 old_start += rdev->mc.gtt_start;
216                 break;
217         default:
218                 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
219                 return -EINVAL;
220         }
221         switch (new_mem->mem_type) {
222         case TTM_PL_VRAM:
223                 new_start += rdev->mc.vram_start;
224                 break;
225         case TTM_PL_TT:
226                 new_start += rdev->mc.gtt_start;
227                 break;
228         default:
229                 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
230                 return -EINVAL;
231         }
232         if (!rdev->ring[ridx].ready) {
233                 DRM_ERROR("Trying to move memory with ring turned off.\n");
234                 return -EINVAL;
235         }
236
237         BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
238
239         num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
240         fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->base.resv);
241         if (IS_ERR(fence))
242                 return PTR_ERR(fence);
243
244         r = ttm_bo_move_accel_cleanup(bo, &fence->base, evict, new_mem);
245         radeon_fence_unref(&fence);
246         return r;
247 }
248
249 static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
250                                 bool evict, bool interruptible,
251                                 bool no_wait_gpu,
252                                 struct ttm_mem_reg *new_mem)
253 {
254         struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
255         struct ttm_mem_reg *old_mem = &bo->mem;
256         struct ttm_mem_reg tmp_mem;
257         struct ttm_place placements;
258         struct ttm_placement placement;
259         int r;
260
261         tmp_mem = *new_mem;
262         tmp_mem.mm_node = NULL;
263         placement.num_placement = 1;
264         placement.placement = &placements;
265         placement.num_busy_placement = 1;
266         placement.busy_placement = &placements;
267         placements.fpfn = 0;
268         placements.lpfn = 0;
269         placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
270         r = ttm_bo_mem_space(bo, &placement, &tmp_mem, &ctx);
271         if (unlikely(r)) {
272                 return r;
273         }
274
275         r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
276         if (unlikely(r)) {
277                 goto out_cleanup;
278         }
279
280         r = ttm_tt_bind(bo->ttm, &tmp_mem, &ctx);
281         if (unlikely(r)) {
282                 goto out_cleanup;
283         }
284         r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
285         if (unlikely(r)) {
286                 goto out_cleanup;
287         }
288         r = ttm_bo_move_ttm(bo, &ctx, new_mem);
289 out_cleanup:
290         ttm_bo_mem_put(bo, &tmp_mem);
291         return r;
292 }
293
294 static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
295                                 bool evict, bool interruptible,
296                                 bool no_wait_gpu,
297                                 struct ttm_mem_reg *new_mem)
298 {
299         struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
300         struct ttm_mem_reg *old_mem = &bo->mem;
301         struct ttm_mem_reg tmp_mem;
302         struct ttm_placement placement;
303         struct ttm_place placements;
304         int r;
305
306         tmp_mem = *new_mem;
307         tmp_mem.mm_node = NULL;
308         placement.num_placement = 1;
309         placement.placement = &placements;
310         placement.num_busy_placement = 1;
311         placement.busy_placement = &placements;
312         placements.fpfn = 0;
313         placements.lpfn = 0;
314         placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
315         r = ttm_bo_mem_space(bo, &placement, &tmp_mem, &ctx);
316         if (unlikely(r)) {
317                 return r;
318         }
319         r = ttm_bo_move_ttm(bo, &ctx, &tmp_mem);
320         if (unlikely(r)) {
321                 goto out_cleanup;
322         }
323         r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
324         if (unlikely(r)) {
325                 goto out_cleanup;
326         }
327 out_cleanup:
328         ttm_bo_mem_put(bo, &tmp_mem);
329         return r;
330 }
331
332 static int radeon_bo_move(struct ttm_buffer_object *bo, bool evict,
333                           struct ttm_operation_ctx *ctx,
334                           struct ttm_mem_reg *new_mem)
335 {
336         struct radeon_device *rdev;
337         struct radeon_bo *rbo;
338         struct ttm_mem_reg *old_mem = &bo->mem;
339         int r;
340
341         r = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
342         if (r)
343                 return r;
344
345         /* Can't move a pinned BO */
346         rbo = container_of(bo, struct radeon_bo, tbo);
347         if (WARN_ON_ONCE(rbo->pin_count > 0))
348                 return -EINVAL;
349
350         rdev = radeon_get_rdev(bo->bdev);
351         if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
352                 radeon_move_null(bo, new_mem);
353                 return 0;
354         }
355         if ((old_mem->mem_type == TTM_PL_TT &&
356              new_mem->mem_type == TTM_PL_SYSTEM) ||
357             (old_mem->mem_type == TTM_PL_SYSTEM &&
358              new_mem->mem_type == TTM_PL_TT)) {
359                 /* bind is enough */
360                 radeon_move_null(bo, new_mem);
361                 return 0;
362         }
363         if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
364             rdev->asic->copy.copy == NULL) {
365                 /* use memcpy */
366                 goto memcpy;
367         }
368
369         if (old_mem->mem_type == TTM_PL_VRAM &&
370             new_mem->mem_type == TTM_PL_SYSTEM) {
371                 r = radeon_move_vram_ram(bo, evict, ctx->interruptible,
372                                         ctx->no_wait_gpu, new_mem);
373         } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
374                    new_mem->mem_type == TTM_PL_VRAM) {
375                 r = radeon_move_ram_vram(bo, evict, ctx->interruptible,
376                                             ctx->no_wait_gpu, new_mem);
377         } else {
378                 r = radeon_move_blit(bo, evict, ctx->no_wait_gpu,
379                                      new_mem, old_mem);
380         }
381
382         if (r) {
383 memcpy:
384                 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
385                 if (r) {
386                         return r;
387                 }
388         }
389
390         /* update statistics */
391         atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
392         return 0;
393 }
394
395 static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
396 {
397         struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
398         struct radeon_device *rdev = radeon_get_rdev(bdev);
399
400         mem->bus.addr = NULL;
401         mem->bus.offset = 0;
402         mem->bus.size = mem->num_pages << PAGE_SHIFT;
403         mem->bus.base = 0;
404         mem->bus.is_iomem = false;
405         if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
406                 return -EINVAL;
407         switch (mem->mem_type) {
408         case TTM_PL_SYSTEM:
409                 /* system memory */
410                 return 0;
411         case TTM_PL_TT:
412 #if IS_ENABLED(CONFIG_AGP)
413                 if (rdev->flags & RADEON_IS_AGP) {
414                         /* RADEON_IS_AGP is set only if AGP is active */
415                         mem->bus.offset = mem->start << PAGE_SHIFT;
416                         mem->bus.base = rdev->mc.agp_base;
417                         mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
418                 }
419 #endif
420                 break;
421         case TTM_PL_VRAM:
422                 mem->bus.offset = mem->start << PAGE_SHIFT;
423                 /* check if it's visible */
424                 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
425                         return -EINVAL;
426                 mem->bus.base = rdev->mc.aper_base;
427                 mem->bus.is_iomem = true;
428 #ifdef __alpha__
429                 /*
430                  * Alpha: use bus.addr to hold the ioremap() return,
431                  * so we can modify bus.base below.
432                  */
433                 if (mem->placement & TTM_PL_FLAG_WC)
434                         mem->bus.addr =
435                                 ioremap_wc(mem->bus.base + mem->bus.offset,
436                                            mem->bus.size);
437                 else
438                         mem->bus.addr =
439                                 ioremap(mem->bus.base + mem->bus.offset,
440                                                 mem->bus.size);
441                 if (!mem->bus.addr)
442                         return -ENOMEM;
443
444                 /*
445                  * Alpha: Use just the bus offset plus
446                  * the hose/domain memory base for bus.base.
447                  * It then can be used to build PTEs for VRAM
448                  * access, as done in ttm_bo_vm_fault().
449                  */
450                 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
451                         rdev->ddev->hose->dense_mem_base;
452 #endif
453                 break;
454         default:
455                 return -EINVAL;
456         }
457         return 0;
458 }
459
460 static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
461 {
462 }
463
464 /*
465  * TTM backend functions.
466  */
467 struct radeon_ttm_tt {
468         struct ttm_dma_tt               ttm;
469         struct radeon_device            *rdev;
470         u64                             offset;
471
472         uint64_t                        userptr;
473         struct mm_struct                *usermm;
474         uint32_t                        userflags;
475 };
476
477 /* prepare the sg table with the user pages */
478 static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
479 {
480         struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
481         struct radeon_ttm_tt *gtt = (void *)ttm;
482         unsigned pinned = 0;
483         int r;
484
485         int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
486         enum dma_data_direction direction = write ?
487                 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
488
489         if (current->mm != gtt->usermm)
490                 return -EPERM;
491
492         if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
493                 /* check that we only pin down anonymous memory
494                    to prevent problems with writeback */
495                 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
496                 struct vm_area_struct *vma;
497                 vma = find_vma(gtt->usermm, gtt->userptr);
498                 if (!vma || vma->vm_file || vma->vm_end < end)
499                         return -EPERM;
500         }
501
502         do {
503                 unsigned num_pages = ttm->num_pages - pinned;
504                 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
505                 struct page **pages = ttm->pages + pinned;
506
507                 r = get_user_pages(userptr, num_pages, write ? FOLL_WRITE : 0,
508                                    pages, NULL);
509                 if (r < 0)
510                         goto release_pages;
511
512                 pinned += r;
513
514         } while (pinned < ttm->num_pages);
515
516         r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
517                                       ttm->num_pages << PAGE_SHIFT,
518                                       GFP_KERNEL);
519         if (r)
520                 goto release_sg;
521
522         r = dma_map_sgtable(rdev->dev, ttm->sg, direction, 0);
523         if (r)
524                 goto release_sg;
525
526         drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
527                                          gtt->ttm.dma_address, ttm->num_pages);
528
529         return 0;
530
531 release_sg:
532         kfree(ttm->sg);
533
534 release_pages:
535         release_pages(ttm->pages, pinned);
536         return r;
537 }
538
539 static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
540 {
541         struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
542         struct radeon_ttm_tt *gtt = (void *)ttm;
543         struct sg_page_iter sg_iter;
544
545         int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
546         enum dma_data_direction direction = write ?
547                 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
548
549         /* double check that we don't free the table twice */
550         if (!ttm->sg->sgl)
551                 return;
552
553         /* free the sg table and pages again */
554         dma_unmap_sgtable(rdev->dev, ttm->sg, direction, 0);
555
556         for_each_sgtable_page(ttm->sg, &sg_iter, 0) {
557                 struct page *page = sg_page_iter_page(&sg_iter);
558                 if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
559                         set_page_dirty(page);
560
561                 mark_page_accessed(page);
562                 put_page(page);
563         }
564
565         sg_free_table(ttm->sg);
566 }
567
568 static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
569                                    struct ttm_mem_reg *bo_mem)
570 {
571         struct radeon_ttm_tt *gtt = (void*)ttm;
572         uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
573                 RADEON_GART_PAGE_WRITE;
574         int r;
575
576         if (gtt->userptr) {
577                 radeon_ttm_tt_pin_userptr(ttm);
578                 flags &= ~RADEON_GART_PAGE_WRITE;
579         }
580
581         gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
582         if (!ttm->num_pages) {
583                 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
584                      ttm->num_pages, bo_mem, ttm);
585         }
586         if (ttm->caching_state == tt_cached)
587                 flags |= RADEON_GART_PAGE_SNOOP;
588         r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
589                              ttm->pages, gtt->ttm.dma_address, flags);
590         if (r) {
591                 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
592                           ttm->num_pages, (unsigned)gtt->offset);
593                 return r;
594         }
595         return 0;
596 }
597
598 static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
599 {
600         struct radeon_ttm_tt *gtt = (void *)ttm;
601
602         radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
603
604         if (gtt->userptr)
605                 radeon_ttm_tt_unpin_userptr(ttm);
606
607         return 0;
608 }
609
610 static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
611 {
612         struct radeon_ttm_tt *gtt = (void *)ttm;
613
614         ttm_dma_tt_fini(&gtt->ttm);
615         kfree(gtt);
616 }
617
618 static struct ttm_backend_func radeon_backend_func = {
619         .bind = &radeon_ttm_backend_bind,
620         .unbind = &radeon_ttm_backend_unbind,
621         .destroy = &radeon_ttm_backend_destroy,
622 };
623
624 static struct ttm_tt *radeon_ttm_tt_create(struct ttm_buffer_object *bo,
625                                            uint32_t page_flags)
626 {
627         struct radeon_device *rdev;
628         struct radeon_ttm_tt *gtt;
629
630         rdev = radeon_get_rdev(bo->bdev);
631 #if IS_ENABLED(CONFIG_AGP)
632         if (rdev->flags & RADEON_IS_AGP) {
633                 return ttm_agp_tt_create(bo, rdev->ddev->agp->bridge,
634                                          page_flags);
635         }
636 #endif
637
638         gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
639         if (gtt == NULL) {
640                 return NULL;
641         }
642         gtt->ttm.ttm.func = &radeon_backend_func;
643         gtt->rdev = rdev;
644         if (ttm_dma_tt_init(&gtt->ttm, bo, page_flags)) {
645                 kfree(gtt);
646                 return NULL;
647         }
648         return &gtt->ttm.ttm;
649 }
650
651 static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
652 {
653         if (!ttm || ttm->func != &radeon_backend_func)
654                 return NULL;
655         return (struct radeon_ttm_tt *)ttm;
656 }
657
658 static int radeon_ttm_tt_populate(struct ttm_tt *ttm,
659                         struct ttm_operation_ctx *ctx)
660 {
661         struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
662         struct radeon_device *rdev;
663         bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
664
665         if (gtt && gtt->userptr) {
666                 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
667                 if (!ttm->sg)
668                         return -ENOMEM;
669
670                 ttm->page_flags |= TTM_PAGE_FLAG_SG;
671                 ttm->state = tt_unbound;
672                 return 0;
673         }
674
675         if (slave && ttm->sg) {
676                 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
677                                                  gtt->ttm.dma_address, ttm->num_pages);
678                 ttm->state = tt_unbound;
679                 return 0;
680         }
681
682         rdev = radeon_get_rdev(ttm->bdev);
683 #if IS_ENABLED(CONFIG_AGP)
684         if (rdev->flags & RADEON_IS_AGP) {
685                 return ttm_agp_tt_populate(ttm, ctx);
686         }
687 #endif
688
689 #ifdef CONFIG_SWIOTLB
690         if (rdev->need_swiotlb && swiotlb_nr_tbl()) {
691                 return ttm_dma_populate(&gtt->ttm, rdev->dev, ctx);
692         }
693 #endif
694
695         return ttm_populate_and_map_pages(rdev->dev, &gtt->ttm, ctx);
696 }
697
698 static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
699 {
700         struct radeon_device *rdev;
701         struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
702         bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
703
704         if (gtt && gtt->userptr) {
705                 kfree(ttm->sg);
706                 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
707                 return;
708         }
709
710         if (slave)
711                 return;
712
713         rdev = radeon_get_rdev(ttm->bdev);
714 #if IS_ENABLED(CONFIG_AGP)
715         if (rdev->flags & RADEON_IS_AGP) {
716                 ttm_agp_tt_unpopulate(ttm);
717                 return;
718         }
719 #endif
720
721 #ifdef CONFIG_SWIOTLB
722         if (rdev->need_swiotlb && swiotlb_nr_tbl()) {
723                 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
724                 return;
725         }
726 #endif
727
728         ttm_unmap_and_unpopulate_pages(rdev->dev, &gtt->ttm);
729 }
730
731 int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
732                               uint32_t flags)
733 {
734         struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
735
736         if (gtt == NULL)
737                 return -EINVAL;
738
739         gtt->userptr = addr;
740         gtt->usermm = current->mm;
741         gtt->userflags = flags;
742         return 0;
743 }
744
745 bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
746 {
747         struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
748
749         if (gtt == NULL)
750                 return false;
751
752         return !!gtt->userptr;
753 }
754
755 bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
756 {
757         struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
758
759         if (gtt == NULL)
760                 return false;
761
762         return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
763 }
764
765 static struct ttm_bo_driver radeon_bo_driver = {
766         .ttm_tt_create = &radeon_ttm_tt_create,
767         .ttm_tt_populate = &radeon_ttm_tt_populate,
768         .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
769         .init_mem_type = &radeon_init_mem_type,
770         .eviction_valuable = ttm_bo_eviction_valuable,
771         .evict_flags = &radeon_evict_flags,
772         .move = &radeon_bo_move,
773         .verify_access = &radeon_verify_access,
774         .move_notify = &radeon_bo_move_notify,
775         .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
776         .io_mem_reserve = &radeon_ttm_io_mem_reserve,
777         .io_mem_free = &radeon_ttm_io_mem_free,
778 };
779
780 int radeon_ttm_init(struct radeon_device *rdev)
781 {
782         int r;
783
784         /* No others user of address space so set it to 0 */
785         r = ttm_bo_device_init(&rdev->mman.bdev,
786                                &radeon_bo_driver,
787                                rdev->ddev->anon_inode->i_mapping,
788                                rdev->ddev->vma_offset_manager,
789                                dma_addressing_limited(&rdev->pdev->dev));
790         if (r) {
791                 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
792                 return r;
793         }
794         rdev->mman.initialized = true;
795         r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
796                                 rdev->mc.real_vram_size >> PAGE_SHIFT);
797         if (r) {
798                 DRM_ERROR("Failed initializing VRAM heap.\n");
799                 return r;
800         }
801         /* Change the size here instead of the init above so only lpfn is affected */
802         radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
803
804         r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
805                              RADEON_GEM_DOMAIN_VRAM, 0, NULL,
806                              NULL, &rdev->stolen_vga_memory);
807         if (r) {
808                 return r;
809         }
810         r = radeon_bo_reserve(rdev->stolen_vga_memory, false);
811         if (r)
812                 return r;
813         r = radeon_bo_pin(rdev->stolen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
814         radeon_bo_unreserve(rdev->stolen_vga_memory);
815         if (r) {
816                 radeon_bo_unref(&rdev->stolen_vga_memory);
817                 return r;
818         }
819         DRM_INFO("radeon: %uM of VRAM memory ready\n",
820                  (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
821         r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
822                                 rdev->mc.gtt_size >> PAGE_SHIFT);
823         if (r) {
824                 DRM_ERROR("Failed initializing GTT heap.\n");
825                 return r;
826         }
827         DRM_INFO("radeon: %uM of GTT memory ready.\n",
828                  (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
829
830         r = radeon_ttm_debugfs_init(rdev);
831         if (r) {
832                 DRM_ERROR("Failed to init debugfs\n");
833                 return r;
834         }
835         return 0;
836 }
837
838 void radeon_ttm_fini(struct radeon_device *rdev)
839 {
840         int r;
841
842         if (!rdev->mman.initialized)
843                 return;
844         radeon_ttm_debugfs_fini(rdev);
845         if (rdev->stolen_vga_memory) {
846                 r = radeon_bo_reserve(rdev->stolen_vga_memory, false);
847                 if (r == 0) {
848                         radeon_bo_unpin(rdev->stolen_vga_memory);
849                         radeon_bo_unreserve(rdev->stolen_vga_memory);
850                 }
851                 radeon_bo_unref(&rdev->stolen_vga_memory);
852         }
853         ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
854         ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
855         ttm_bo_device_release(&rdev->mman.bdev);
856         radeon_gart_fini(rdev);
857         rdev->mman.initialized = false;
858         DRM_INFO("radeon: ttm finalized\n");
859 }
860
861 /* this should only be called at bootup or when userspace
862  * isn't running */
863 void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
864 {
865         struct ttm_mem_type_manager *man;
866
867         if (!rdev->mman.initialized)
868                 return;
869
870         man = &rdev->mman.bdev.man[TTM_PL_VRAM];
871         /* this just adjusts TTM size idea, which sets lpfn to the correct value */
872         man->size = size >> PAGE_SHIFT;
873 }
874
875 static vm_fault_t radeon_ttm_fault(struct vm_fault *vmf)
876 {
877         struct ttm_buffer_object *bo;
878         struct radeon_device *rdev;
879         vm_fault_t ret;
880
881         bo = (struct ttm_buffer_object *)vmf->vma->vm_private_data;
882         if (bo == NULL)
883                 return VM_FAULT_NOPAGE;
884
885         rdev = radeon_get_rdev(bo->bdev);
886         down_read(&rdev->pm.mclk_lock);
887         ret = ttm_bo_vm_fault(vmf);
888         up_read(&rdev->pm.mclk_lock);
889         return ret;
890 }
891
892 static struct vm_operations_struct radeon_ttm_vm_ops = {
893         .fault = radeon_ttm_fault,
894         .open = ttm_bo_vm_open,
895         .close = ttm_bo_vm_close,
896         .access = ttm_bo_vm_access
897 };
898
899 int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
900 {
901         int r;
902         struct drm_file *file_priv = filp->private_data;
903         struct radeon_device *rdev = file_priv->minor->dev->dev_private;
904
905         if (rdev == NULL)
906                 return -EINVAL;
907
908         r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
909         if (unlikely(r != 0))
910                 return r;
911
912         vma->vm_ops = &radeon_ttm_vm_ops;
913         return 0;
914 }
915
916 #if defined(CONFIG_DEBUG_FS)
917
918 static int radeon_mm_dump_table(struct seq_file *m, void *data)
919 {
920         struct drm_info_node *node = (struct drm_info_node *)m->private;
921         unsigned ttm_pl = *(int*)node->info_ent->data;
922         struct drm_device *dev = node->minor->dev;
923         struct radeon_device *rdev = dev->dev_private;
924         struct ttm_mem_type_manager *man = &rdev->mman.bdev.man[ttm_pl];
925         struct drm_printer p = drm_seq_file_printer(m);
926
927         man->func->debug(man, &p);
928         return 0;
929 }
930
931
932 static int ttm_pl_vram = TTM_PL_VRAM;
933 static int ttm_pl_tt = TTM_PL_TT;
934
935 static struct drm_info_list radeon_ttm_debugfs_list[] = {
936         {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
937         {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
938         {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
939 #ifdef CONFIG_SWIOTLB
940         {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
941 #endif
942 };
943
944 static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
945 {
946         struct radeon_device *rdev = inode->i_private;
947         i_size_write(inode, rdev->mc.mc_vram_size);
948         filep->private_data = inode->i_private;
949         return 0;
950 }
951
952 static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
953                                     size_t size, loff_t *pos)
954 {
955         struct radeon_device *rdev = f->private_data;
956         ssize_t result = 0;
957         int r;
958
959         if (size & 0x3 || *pos & 0x3)
960                 return -EINVAL;
961
962         while (size) {
963                 unsigned long flags;
964                 uint32_t value;
965
966                 if (*pos >= rdev->mc.mc_vram_size)
967                         return result;
968
969                 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
970                 WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
971                 if (rdev->family >= CHIP_CEDAR)
972                         WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
973                 value = RREG32(RADEON_MM_DATA);
974                 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
975
976                 r = put_user(value, (uint32_t *)buf);
977                 if (r)
978                         return r;
979
980                 result += 4;
981                 buf += 4;
982                 *pos += 4;
983                 size -= 4;
984         }
985
986         return result;
987 }
988
989 static const struct file_operations radeon_ttm_vram_fops = {
990         .owner = THIS_MODULE,
991         .open = radeon_ttm_vram_open,
992         .read = radeon_ttm_vram_read,
993         .llseek = default_llseek
994 };
995
996 static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
997 {
998         struct radeon_device *rdev = inode->i_private;
999         i_size_write(inode, rdev->mc.gtt_size);
1000         filep->private_data = inode->i_private;
1001         return 0;
1002 }
1003
1004 static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
1005                                    size_t size, loff_t *pos)
1006 {
1007         struct radeon_device *rdev = f->private_data;
1008         ssize_t result = 0;
1009         int r;
1010
1011         while (size) {
1012                 loff_t p = *pos / PAGE_SIZE;
1013                 unsigned off = *pos & ~PAGE_MASK;
1014                 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1015                 struct page *page;
1016                 void *ptr;
1017
1018                 if (p >= rdev->gart.num_cpu_pages)
1019                         return result;
1020
1021                 page = rdev->gart.pages[p];
1022                 if (page) {
1023                         ptr = kmap(page);
1024                         ptr += off;
1025
1026                         r = copy_to_user(buf, ptr, cur_size);
1027                         kunmap(rdev->gart.pages[p]);
1028                 } else
1029                         r = clear_user(buf, cur_size);
1030
1031                 if (r)
1032                         return -EFAULT;
1033
1034                 result += cur_size;
1035                 buf += cur_size;
1036                 *pos += cur_size;
1037                 size -= cur_size;
1038         }
1039
1040         return result;
1041 }
1042
1043 static const struct file_operations radeon_ttm_gtt_fops = {
1044         .owner = THIS_MODULE,
1045         .open = radeon_ttm_gtt_open,
1046         .read = radeon_ttm_gtt_read,
1047         .llseek = default_llseek
1048 };
1049
1050 #endif
1051
1052 static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
1053 {
1054 #if defined(CONFIG_DEBUG_FS)
1055         unsigned count;
1056
1057         struct drm_minor *minor = rdev->ddev->primary;
1058         struct dentry *root = minor->debugfs_root;
1059
1060         rdev->mman.vram = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO,
1061                                               root, rdev,
1062                                               &radeon_ttm_vram_fops);
1063
1064         rdev->mman.gtt = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO,
1065                                              root, rdev, &radeon_ttm_gtt_fops);
1066
1067         count = ARRAY_SIZE(radeon_ttm_debugfs_list);
1068
1069 #ifdef CONFIG_SWIOTLB
1070         if (!(rdev->need_swiotlb && swiotlb_nr_tbl()))
1071                 --count;
1072 #endif
1073
1074         return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
1075 #else
1076
1077         return 0;
1078 #endif
1079 }
1080
1081 static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
1082 {
1083 #if defined(CONFIG_DEBUG_FS)
1084
1085         debugfs_remove(rdev->mman.vram);
1086         rdev->mman.vram = NULL;
1087
1088         debugfs_remove(rdev->mman.gtt);
1089         rdev->mman.gtt = NULL;
1090 #endif
1091 }