2 * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
3 * Copyright (C) 2013 Red Hat
4 * Author: Rob Clark <robdclark@gmail.com>
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
19 #include <linux/sort.h>
20 #include <drm/drm_mode.h>
21 #include <drm/drm_crtc.h>
22 #include <drm/drm_crtc_helper.h>
23 #include <drm/drm_flip_work.h>
27 #define CURSOR_WIDTH 64
28 #define CURSOR_HEIGHT 64
35 spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */
37 /* if there is a pending flip, these will be non-null: */
38 struct drm_pending_vblank_event *event;
40 /* Bits have been flushed at the last commit,
41 * used to decide if a vsync has happened since last commit.
45 #define PENDING_CURSOR 0x1
46 #define PENDING_FLIP 0x2
49 /* for unref'ing cursor bo's after scanout completes: */
50 struct drm_flip_work unref_cursor_work;
52 struct mdp_irq vblank;
54 struct mdp_irq pp_done;
56 struct completion pp_completion;
58 bool lm_cursor_enabled;
61 /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/
64 /* current cursor being scanned out: */
65 struct drm_gem_object *scanout_bo;
67 uint32_t width, height;
71 #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base)
73 static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc);
75 static struct mdp5_kms *get_kms(struct drm_crtc *crtc)
77 struct msm_drm_private *priv = crtc->dev->dev_private;
78 return to_mdp5_kms(to_mdp_kms(priv->kms));
81 static void request_pending(struct drm_crtc *crtc, uint32_t pending)
83 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
85 atomic_or(pending, &mdp5_crtc->pending);
86 mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank);
89 static void request_pp_done_pending(struct drm_crtc *crtc)
91 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
92 reinit_completion(&mdp5_crtc->pp_completion);
95 static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask)
97 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
98 struct mdp5_ctl *ctl = mdp5_cstate->ctl;
99 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
100 bool start = !mdp5_cstate->defer_start;
102 mdp5_cstate->defer_start = false;
104 DBG("%s: flush=%08x", crtc->name, flush_mask);
106 return mdp5_ctl_commit(ctl, pipeline, flush_mask, start);
110 * flush updates, to make sure hw is updated to new scanout fb,
111 * so that we can safely queue unref to current fb (ie. next
112 * vblank we know hw is done w/ previous scanout_fb).
114 static u32 crtc_flush_all(struct drm_crtc *crtc)
116 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
117 struct mdp5_hw_mixer *mixer, *r_mixer;
118 struct drm_plane *plane;
119 uint32_t flush_mask = 0;
121 /* this should not happen: */
122 if (WARN_ON(!mdp5_cstate->ctl))
125 drm_atomic_crtc_for_each_plane(plane, crtc) {
126 if (!plane->state->visible)
128 flush_mask |= mdp5_plane_get_flush(plane);
131 mixer = mdp5_cstate->pipeline.mixer;
132 flush_mask |= mdp_ctl_flush_mask_lm(mixer->lm);
134 r_mixer = mdp5_cstate->pipeline.r_mixer;
136 flush_mask |= mdp_ctl_flush_mask_lm(r_mixer->lm);
138 return crtc_flush(crtc, flush_mask);
141 /* if file!=NULL, this is preclose potential cancel-flip path */
142 static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
144 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
145 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
146 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
147 struct mdp5_ctl *ctl = mdp5_cstate->ctl;
148 struct drm_device *dev = crtc->dev;
149 struct drm_pending_vblank_event *event;
152 spin_lock_irqsave(&dev->event_lock, flags);
153 event = mdp5_crtc->event;
155 mdp5_crtc->event = NULL;
156 DBG("%s: send event: %p", crtc->name, event);
157 drm_crtc_send_vblank_event(crtc, event);
159 spin_unlock_irqrestore(&dev->event_lock, flags);
161 if (ctl && !crtc->state->enable) {
162 /* set STAGE_UNUSED for all layers */
163 mdp5_ctl_blend(ctl, pipeline, NULL, NULL, 0, 0);
164 /* XXX: What to do here? */
165 /* mdp5_crtc->ctl = NULL; */
169 static void unref_cursor_worker(struct drm_flip_work *work, void *val)
171 struct mdp5_crtc *mdp5_crtc =
172 container_of(work, struct mdp5_crtc, unref_cursor_work);
173 struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base);
174 struct msm_kms *kms = &mdp5_kms->base.base;
176 msm_gem_put_iova(val, kms->aspace);
177 drm_gem_object_put_unlocked(val);
180 static void mdp5_crtc_destroy(struct drm_crtc *crtc)
182 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
184 drm_crtc_cleanup(crtc);
185 drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work);
190 static inline u32 mdp5_lm_use_fg_alpha_mask(enum mdp_mixer_stage_id stage)
193 case STAGE0: return MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA;
194 case STAGE1: return MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA;
195 case STAGE2: return MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA;
196 case STAGE3: return MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA;
197 case STAGE4: return MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA;
198 case STAGE5: return MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA;
199 case STAGE6: return MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA;
206 * left/right pipe offsets for the stage array used in blend_setup()
212 * blend_setup() - blend all the planes of a CRTC
214 * If no base layer is available, border will be enabled as the base layer.
215 * Otherwise all layers will be blended based on their stage calculated
216 * in mdp5_crtc_atomic_check.
218 static void blend_setup(struct drm_crtc *crtc)
220 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
221 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
222 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
223 struct mdp5_kms *mdp5_kms = get_kms(crtc);
224 struct drm_plane *plane;
225 const struct mdp5_cfg_hw *hw_cfg;
226 struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL};
227 const struct mdp_format *format;
228 struct mdp5_hw_mixer *mixer = pipeline->mixer;
229 uint32_t lm = mixer->lm;
230 struct mdp5_hw_mixer *r_mixer = pipeline->r_mixer;
231 uint32_t r_lm = r_mixer ? r_mixer->lm : 0;
232 struct mdp5_ctl *ctl = mdp5_cstate->ctl;
233 uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0;
235 enum mdp5_pipe stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
236 enum mdp5_pipe r_stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
237 int i, plane_cnt = 0;
238 bool bg_alpha_enabled = false;
239 u32 mixer_op_mode = 0;
241 #define blender(stage) ((stage) - STAGE0)
243 hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
245 spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
247 /* ctl could be released already when we are shutting down: */
248 /* XXX: Can this happen now? */
252 /* Collect all plane information */
253 drm_atomic_crtc_for_each_plane(plane, crtc) {
254 enum mdp5_pipe right_pipe;
256 if (!plane->state->visible)
259 pstate = to_mdp5_plane_state(plane->state);
260 pstates[pstate->stage] = pstate;
261 stage[pstate->stage][PIPE_LEFT] = mdp5_plane_pipe(plane);
263 * if we have a right mixer, stage the same pipe as we
264 * have on the left mixer
267 r_stage[pstate->stage][PIPE_LEFT] =
268 mdp5_plane_pipe(plane);
270 * if we have a right pipe (i.e, the plane comprises of 2
271 * hwpipes, then stage the right pipe on the right side of both
274 right_pipe = mdp5_plane_right_pipe(plane);
276 stage[pstate->stage][PIPE_RIGHT] = right_pipe;
277 r_stage[pstate->stage][PIPE_RIGHT] = right_pipe;
283 if (!pstates[STAGE_BASE]) {
284 ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT;
285 DBG("Border Color is enabled");
286 } else if (plane_cnt) {
287 format = to_mdp_format(msm_framebuffer_format(pstates[STAGE_BASE]->base.fb));
289 if (format->alpha_enable)
290 bg_alpha_enabled = true;
293 /* The reset for blending */
294 for (i = STAGE0; i <= STAGE_MAX; i++) {
298 format = to_mdp_format(
299 msm_framebuffer_format(pstates[i]->base.fb));
300 plane = pstates[i]->base.plane;
301 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
302 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST);
303 fg_alpha = pstates[i]->alpha;
304 bg_alpha = 0xFF - pstates[i]->alpha;
306 if (!format->alpha_enable && bg_alpha_enabled)
309 mixer_op_mode |= mdp5_lm_use_fg_alpha_mask(i);
311 DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha);
313 if (format->alpha_enable && pstates[i]->premultiplied) {
314 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
315 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
316 if (fg_alpha != 0xff) {
319 MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
320 MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
322 blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
324 } else if (format->alpha_enable) {
325 blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) |
326 MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
327 if (fg_alpha != 0xff) {
330 MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA |
331 MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA |
332 MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
333 MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
335 blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
339 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm,
340 blender(i)), blend_op);
341 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm,
342 blender(i)), fg_alpha);
343 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm,
344 blender(i)), bg_alpha);
346 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(r_lm,
347 blender(i)), blend_op);
348 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(r_lm,
349 blender(i)), fg_alpha);
350 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(r_lm,
351 blender(i)), bg_alpha);
355 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
356 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm),
357 val | mixer_op_mode);
359 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
360 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm),
361 val | mixer_op_mode);
364 mdp5_ctl_blend(ctl, pipeline, stage, r_stage, plane_cnt,
367 spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
370 static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc)
372 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
373 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
374 struct mdp5_kms *mdp5_kms = get_kms(crtc);
375 struct mdp5_hw_mixer *mixer = mdp5_cstate->pipeline.mixer;
376 struct mdp5_hw_mixer *r_mixer = mdp5_cstate->pipeline.r_mixer;
377 uint32_t lm = mixer->lm;
378 u32 mixer_width, val;
380 struct drm_display_mode *mode;
382 if (WARN_ON(!crtc->state))
385 mode = &crtc->state->adjusted_mode;
387 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
388 crtc->name, mode->base.id, mode->name,
389 mode->vrefresh, mode->clock,
390 mode->hdisplay, mode->hsync_start,
391 mode->hsync_end, mode->htotal,
392 mode->vdisplay, mode->vsync_start,
393 mode->vsync_end, mode->vtotal,
394 mode->type, mode->flags);
396 mixer_width = mode->hdisplay;
400 spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
401 mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(lm),
402 MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
403 MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
405 /* Assign mixer to LEFT side in source split mode */
406 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
407 val &= ~MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
408 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm), val);
411 u32 r_lm = r_mixer->lm;
413 mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(r_lm),
414 MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
415 MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
417 /* Assign mixer to RIGHT side in source split mode */
418 val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
419 val |= MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
420 mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm), val);
423 spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
426 static void mdp5_crtc_atomic_disable(struct drm_crtc *crtc,
427 struct drm_crtc_state *old_state)
429 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
430 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
431 struct mdp5_kms *mdp5_kms = get_kms(crtc);
432 struct device *dev = &mdp5_kms->pdev->dev;
434 DBG("%s", crtc->name);
436 if (WARN_ON(!mdp5_crtc->enabled))
439 /* Disable/save vblank irq handling before power is disabled */
440 drm_crtc_vblank_off(crtc);
442 if (mdp5_cstate->cmd_mode)
443 mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done);
445 mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err);
446 pm_runtime_put_sync(dev);
448 mdp5_crtc->enabled = false;
451 static void mdp5_crtc_atomic_enable(struct drm_crtc *crtc,
452 struct drm_crtc_state *old_state)
454 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
455 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
456 struct mdp5_kms *mdp5_kms = get_kms(crtc);
457 struct device *dev = &mdp5_kms->pdev->dev;
459 DBG("%s", crtc->name);
461 if (WARN_ON(mdp5_crtc->enabled))
464 pm_runtime_get_sync(dev);
466 if (mdp5_crtc->lm_cursor_enabled) {
468 * Restore LM cursor state, as it might have been lost
471 if (mdp5_crtc->cursor.iova) {
474 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
475 mdp5_crtc_restore_cursor(crtc);
476 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
478 mdp5_ctl_set_cursor(mdp5_cstate->ctl,
479 &mdp5_cstate->pipeline, 0, true);
481 mdp5_ctl_set_cursor(mdp5_cstate->ctl,
482 &mdp5_cstate->pipeline, 0, false);
486 /* Restore vblank irq handling after power is enabled */
487 drm_crtc_vblank_on(crtc);
489 mdp5_crtc_mode_set_nofb(crtc);
491 mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err);
493 if (mdp5_cstate->cmd_mode)
494 mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done);
496 mdp5_crtc->enabled = true;
499 int mdp5_crtc_setup_pipeline(struct drm_crtc *crtc,
500 struct drm_crtc_state *new_crtc_state,
501 bool need_right_mixer)
503 struct mdp5_crtc_state *mdp5_cstate =
504 to_mdp5_crtc_state(new_crtc_state);
505 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
506 struct mdp5_interface *intf;
507 bool new_mixer = false;
509 new_mixer = !pipeline->mixer;
511 if ((need_right_mixer && !pipeline->r_mixer) ||
512 (!need_right_mixer && pipeline->r_mixer))
516 struct mdp5_hw_mixer *old_mixer = pipeline->mixer;
517 struct mdp5_hw_mixer *old_r_mixer = pipeline->r_mixer;
521 caps = MDP_LM_CAP_DISPLAY;
522 if (need_right_mixer)
523 caps |= MDP_LM_CAP_PAIR;
525 ret = mdp5_mixer_assign(new_crtc_state->state, crtc, caps,
526 &pipeline->mixer, need_right_mixer ?
527 &pipeline->r_mixer : NULL);
531 mdp5_mixer_release(new_crtc_state->state, old_mixer);
533 mdp5_mixer_release(new_crtc_state->state, old_r_mixer);
534 if (!need_right_mixer)
535 pipeline->r_mixer = NULL;
540 * these should have been already set up in the encoder's atomic
541 * check (called by drm_atomic_helper_check_modeset)
543 intf = pipeline->intf;
545 mdp5_cstate->err_irqmask = intf2err(intf->num);
546 mdp5_cstate->vblank_irqmask = intf2vblank(pipeline->mixer, intf);
548 if ((intf->type == INTF_DSI) &&
549 (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) {
550 mdp5_cstate->pp_done_irqmask = lm2ppdone(pipeline->mixer);
551 mdp5_cstate->cmd_mode = true;
553 mdp5_cstate->pp_done_irqmask = 0;
554 mdp5_cstate->cmd_mode = false;
561 struct drm_plane *plane;
562 struct mdp5_plane_state *state;
565 static int pstate_cmp(const void *a, const void *b)
567 struct plane_state *pa = (struct plane_state *)a;
568 struct plane_state *pb = (struct plane_state *)b;
569 return pa->state->zpos - pb->state->zpos;
572 /* is there a helper for this? */
573 static bool is_fullscreen(struct drm_crtc_state *cstate,
574 struct drm_plane_state *pstate)
576 return (pstate->crtc_x <= 0) && (pstate->crtc_y <= 0) &&
577 ((pstate->crtc_x + pstate->crtc_w) >= cstate->mode.hdisplay) &&
578 ((pstate->crtc_y + pstate->crtc_h) >= cstate->mode.vdisplay);
581 static enum mdp_mixer_stage_id get_start_stage(struct drm_crtc *crtc,
582 struct drm_crtc_state *new_crtc_state,
583 struct drm_plane_state *bpstate)
585 struct mdp5_crtc_state *mdp5_cstate =
586 to_mdp5_crtc_state(new_crtc_state);
589 * if we're in source split mode, it's mandatory to have
590 * border out on the base stage
592 if (mdp5_cstate->pipeline.r_mixer)
595 /* if the bottom-most layer is not fullscreen, we need to use
596 * it for solid-color:
598 if (!is_fullscreen(new_crtc_state, bpstate))
604 static int mdp5_crtc_atomic_check(struct drm_crtc *crtc,
605 struct drm_crtc_state *state)
607 struct mdp5_kms *mdp5_kms = get_kms(crtc);
608 struct drm_plane *plane;
609 struct drm_device *dev = crtc->dev;
610 struct plane_state pstates[STAGE_MAX + 1];
611 const struct mdp5_cfg_hw *hw_cfg;
612 const struct drm_plane_state *pstate;
613 const struct drm_display_mode *mode = &state->adjusted_mode;
614 bool cursor_plane = false;
615 bool need_right_mixer = false;
618 enum mdp_mixer_stage_id start;
620 DBG("%s: check", crtc->name);
622 drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
623 if (!pstate->visible)
626 pstates[cnt].plane = plane;
627 pstates[cnt].state = to_mdp5_plane_state(pstate);
630 * if any plane on this crtc uses 2 hwpipes, then we need
631 * the crtc to have a right hwmixer.
633 if (pstates[cnt].state->r_hwpipe)
634 need_right_mixer = true;
637 if (plane->type == DRM_PLANE_TYPE_CURSOR)
641 /* bail out early if there aren't any planes */
645 hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
648 * we need a right hwmixer if the mode's width is greater than a single
651 if (mode->hdisplay > hw_cfg->lm.max_width)
652 need_right_mixer = true;
654 ret = mdp5_crtc_setup_pipeline(crtc, state, need_right_mixer);
656 dev_err(dev->dev, "couldn't assign mixers %d\n", ret);
660 /* assign a stage based on sorted zpos property */
661 sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
663 /* trigger a warning if cursor isn't the highest zorder */
664 WARN_ON(cursor_plane &&
665 (pstates[cnt - 1].plane->type != DRM_PLANE_TYPE_CURSOR));
667 start = get_start_stage(crtc, state, &pstates[0].state->base);
669 /* verify that there are not too many planes attached to crtc
670 * and that we don't have conflicting mixer stages:
672 if ((cnt + start - 1) >= hw_cfg->lm.nb_stages) {
673 dev_err(dev->dev, "too many planes! cnt=%d, start stage=%d\n",
678 for (i = 0; i < cnt; i++) {
679 if (cursor_plane && (i == (cnt - 1)))
680 pstates[i].state->stage = hw_cfg->lm.nb_stages;
682 pstates[i].state->stage = start + i;
683 DBG("%s: assign pipe %s on stage=%d", crtc->name,
684 pstates[i].plane->name,
685 pstates[i].state->stage);
691 static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc,
692 struct drm_crtc_state *old_crtc_state)
694 DBG("%s: begin", crtc->name);
697 static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc,
698 struct drm_crtc_state *old_crtc_state)
700 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
701 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
702 struct drm_device *dev = crtc->dev;
705 DBG("%s: event: %p", crtc->name, crtc->state->event);
707 WARN_ON(mdp5_crtc->event);
709 spin_lock_irqsave(&dev->event_lock, flags);
710 mdp5_crtc->event = crtc->state->event;
711 crtc->state->event = NULL;
712 spin_unlock_irqrestore(&dev->event_lock, flags);
715 * If no CTL has been allocated in mdp5_crtc_atomic_check(),
716 * it means we are trying to flush a CRTC whose state is disabled:
717 * nothing else needs to be done.
719 /* XXX: Can this happen now ? */
720 if (unlikely(!mdp5_cstate->ctl))
725 /* PP_DONE irq is only used by command mode for now.
726 * It is better to request pending before FLUSH and START trigger
727 * to make sure no pp_done irq missed.
728 * This is safe because no pp_done will happen before SW trigger
731 if (mdp5_cstate->cmd_mode)
732 request_pp_done_pending(crtc);
734 mdp5_crtc->flushed_mask = crtc_flush_all(crtc);
736 /* XXX are we leaking out state here? */
737 mdp5_crtc->vblank.irqmask = mdp5_cstate->vblank_irqmask;
738 mdp5_crtc->err.irqmask = mdp5_cstate->err_irqmask;
739 mdp5_crtc->pp_done.irqmask = mdp5_cstate->pp_done_irqmask;
741 request_pending(crtc, PENDING_FLIP);
744 static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h)
746 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
747 uint32_t xres = crtc->mode.hdisplay;
748 uint32_t yres = crtc->mode.vdisplay;
751 * Cursor Region Of Interest (ROI) is a plane read from cursor
752 * buffer to render. The ROI region is determined by the visibility of
753 * the cursor point. In the default Cursor image the cursor point will
754 * be at the top left of the cursor image, unless it is specified
755 * otherwise using hotspot feature.
757 * If the cursor point reaches the right (xres - x < cursor.width) or
758 * bottom (yres - y < cursor.height) boundary of the screen, then ROI
759 * width and ROI height need to be evaluated to crop the cursor image
761 * (xres-x) will be new cursor width when x > (xres - cursor.width)
762 * (yres-y) will be new cursor height when y > (yres - cursor.height)
764 *roi_w = min(mdp5_crtc->cursor.width, xres -
765 mdp5_crtc->cursor.x);
766 *roi_h = min(mdp5_crtc->cursor.height, yres -
767 mdp5_crtc->cursor.y);
770 static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc)
772 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
773 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
774 struct mdp5_kms *mdp5_kms = get_kms(crtc);
775 const enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL;
776 uint32_t blendcfg, stride;
777 uint32_t x, y, width, height;
778 uint32_t roi_w, roi_h;
781 assert_spin_locked(&mdp5_crtc->cursor.lock);
783 lm = mdp5_cstate->pipeline.mixer->lm;
785 x = mdp5_crtc->cursor.x;
786 y = mdp5_crtc->cursor.y;
787 width = mdp5_crtc->cursor.width;
788 height = mdp5_crtc->cursor.height;
790 stride = width * drm_format_plane_cpp(DRM_FORMAT_ARGB8888, 0);
792 get_roi(crtc, &roi_w, &roi_h);
794 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride);
795 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm),
796 MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888));
797 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm),
798 MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) |
799 MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width));
800 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm),
801 MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
802 MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
803 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(lm),
804 MDP5_LM_CURSOR_START_XY_Y_START(y) |
805 MDP5_LM_CURSOR_START_XY_X_START(x));
806 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm),
807 mdp5_crtc->cursor.iova);
809 blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN;
810 blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha);
811 mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg);
814 static int mdp5_crtc_cursor_set(struct drm_crtc *crtc,
815 struct drm_file *file, uint32_t handle,
816 uint32_t width, uint32_t height)
818 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
819 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
820 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
821 struct drm_device *dev = crtc->dev;
822 struct mdp5_kms *mdp5_kms = get_kms(crtc);
823 struct platform_device *pdev = mdp5_kms->pdev;
824 struct msm_kms *kms = &mdp5_kms->base.base;
825 struct drm_gem_object *cursor_bo, *old_bo = NULL;
826 struct mdp5_ctl *ctl;
828 uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
829 bool cursor_enable = true;
832 if (!mdp5_crtc->lm_cursor_enabled) {
834 "cursor_set is deprecated with cursor planes\n");
838 if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
839 dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height);
843 ctl = mdp5_cstate->ctl;
847 /* don't support LM cursors when we we have source split enabled */
848 if (mdp5_cstate->pipeline.r_mixer)
853 cursor_enable = false;
854 mdp5_crtc->cursor.iova = 0;
855 pm_runtime_get_sync(&pdev->dev);
859 cursor_bo = drm_gem_object_lookup(file, handle);
863 ret = msm_gem_get_iova(cursor_bo, kms->aspace,
864 &mdp5_crtc->cursor.iova);
868 pm_runtime_get_sync(&pdev->dev);
870 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
871 old_bo = mdp5_crtc->cursor.scanout_bo;
873 mdp5_crtc->cursor.scanout_bo = cursor_bo;
874 mdp5_crtc->cursor.width = width;
875 mdp5_crtc->cursor.height = height;
877 mdp5_crtc_restore_cursor(crtc);
879 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
882 ret = mdp5_ctl_set_cursor(ctl, pipeline, 0, cursor_enable);
884 dev_err(dev->dev, "failed to %sable cursor: %d\n",
885 cursor_enable ? "en" : "dis", ret);
889 crtc_flush(crtc, flush_mask);
892 pm_runtime_put_sync(&pdev->dev);
894 drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo);
895 /* enable vblank to complete cursor work: */
896 request_pending(crtc, PENDING_CURSOR);
901 static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
903 struct mdp5_kms *mdp5_kms = get_kms(crtc);
904 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
905 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
906 uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
907 struct drm_device *dev = crtc->dev;
912 if (!mdp5_crtc->lm_cursor_enabled) {
914 "cursor_move is deprecated with cursor planes\n");
918 /* don't support LM cursors when we we have source split enabled */
919 if (mdp5_cstate->pipeline.r_mixer)
922 /* In case the CRTC is disabled, just drop the cursor update */
923 if (unlikely(!crtc->state->enable))
926 mdp5_crtc->cursor.x = x = max(x, 0);
927 mdp5_crtc->cursor.y = y = max(y, 0);
929 get_roi(crtc, &roi_w, &roi_h);
931 pm_runtime_get_sync(&mdp5_kms->pdev->dev);
933 spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
934 mdp5_crtc_restore_cursor(crtc);
935 spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
937 crtc_flush(crtc, flush_mask);
939 pm_runtime_put_sync(&mdp5_kms->pdev->dev);
945 mdp5_crtc_atomic_print_state(struct drm_printer *p,
946 const struct drm_crtc_state *state)
948 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
949 struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
950 struct mdp5_kms *mdp5_kms = get_kms(state->crtc);
952 if (WARN_ON(!pipeline))
955 if (mdp5_cstate->ctl)
956 drm_printf(p, "\tctl=%d\n", mdp5_ctl_get_ctl_id(mdp5_cstate->ctl));
958 drm_printf(p, "\thwmixer=%s\n", pipeline->mixer ?
959 pipeline->mixer->name : "(null)");
961 if (mdp5_kms->caps & MDP_CAP_SRC_SPLIT)
962 drm_printf(p, "\tright hwmixer=%s\n", pipeline->r_mixer ?
963 pipeline->r_mixer->name : "(null)");
965 drm_printf(p, "\tcmd_mode=%d\n", mdp5_cstate->cmd_mode);
968 static void mdp5_crtc_reset(struct drm_crtc *crtc)
970 struct mdp5_crtc_state *mdp5_cstate;
973 __drm_atomic_helper_crtc_destroy_state(crtc->state);
974 kfree(to_mdp5_crtc_state(crtc->state));
977 mdp5_cstate = kzalloc(sizeof(*mdp5_cstate), GFP_KERNEL);
980 mdp5_cstate->base.crtc = crtc;
981 crtc->state = &mdp5_cstate->base;
985 static struct drm_crtc_state *
986 mdp5_crtc_duplicate_state(struct drm_crtc *crtc)
988 struct mdp5_crtc_state *mdp5_cstate;
990 if (WARN_ON(!crtc->state))
993 mdp5_cstate = kmemdup(to_mdp5_crtc_state(crtc->state),
994 sizeof(*mdp5_cstate), GFP_KERNEL);
998 __drm_atomic_helper_crtc_duplicate_state(crtc, &mdp5_cstate->base);
1000 return &mdp5_cstate->base;
1003 static void mdp5_crtc_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *state)
1005 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
1007 __drm_atomic_helper_crtc_destroy_state(state);
1012 static const struct drm_crtc_funcs mdp5_crtc_funcs = {
1013 .set_config = drm_atomic_helper_set_config,
1014 .destroy = mdp5_crtc_destroy,
1015 .page_flip = drm_atomic_helper_page_flip,
1016 .reset = mdp5_crtc_reset,
1017 .atomic_duplicate_state = mdp5_crtc_duplicate_state,
1018 .atomic_destroy_state = mdp5_crtc_destroy_state,
1019 .cursor_set = mdp5_crtc_cursor_set,
1020 .cursor_move = mdp5_crtc_cursor_move,
1021 .atomic_print_state = mdp5_crtc_atomic_print_state,
1024 static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = {
1025 .mode_set_nofb = mdp5_crtc_mode_set_nofb,
1026 .atomic_check = mdp5_crtc_atomic_check,
1027 .atomic_begin = mdp5_crtc_atomic_begin,
1028 .atomic_flush = mdp5_crtc_atomic_flush,
1029 .atomic_enable = mdp5_crtc_atomic_enable,
1030 .atomic_disable = mdp5_crtc_atomic_disable,
1033 static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
1035 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank);
1036 struct drm_crtc *crtc = &mdp5_crtc->base;
1037 struct msm_drm_private *priv = crtc->dev->dev_private;
1040 mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank);
1042 pending = atomic_xchg(&mdp5_crtc->pending, 0);
1044 if (pending & PENDING_FLIP) {
1045 complete_flip(crtc, NULL);
1048 if (pending & PENDING_CURSOR)
1049 drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq);
1052 static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
1054 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err);
1056 DBG("%s: error: %08x", mdp5_crtc->base.name, irqstatus);
1059 static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus)
1061 struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc,
1064 complete(&mdp5_crtc->pp_completion);
1067 static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc)
1069 struct drm_device *dev = crtc->dev;
1070 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
1071 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1074 ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion,
1075 msecs_to_jiffies(50));
1077 dev_warn(dev->dev, "pp done time out, lm=%d\n",
1078 mdp5_cstate->pipeline.mixer->lm);
1081 static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc)
1083 struct drm_device *dev = crtc->dev;
1084 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
1085 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1086 struct mdp5_ctl *ctl = mdp5_cstate->ctl;
1089 /* Should not call this function if crtc is disabled. */
1093 ret = drm_crtc_vblank_get(crtc);
1097 ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
1098 ((mdp5_ctl_get_commit_status(ctl) &
1099 mdp5_crtc->flushed_mask) == 0),
1100 msecs_to_jiffies(50));
1102 dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id);
1104 mdp5_crtc->flushed_mask = 0;
1106 drm_crtc_vblank_put(crtc);
1109 uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc)
1111 struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
1112 return mdp5_crtc->vblank.irqmask;
1115 void mdp5_crtc_set_pipeline(struct drm_crtc *crtc)
1117 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1118 struct mdp5_kms *mdp5_kms = get_kms(crtc);
1120 /* should this be done elsewhere ? */
1121 mdp_irq_update(&mdp5_kms->base);
1123 mdp5_ctl_set_pipeline(mdp5_cstate->ctl, &mdp5_cstate->pipeline);
1126 struct mdp5_ctl *mdp5_crtc_get_ctl(struct drm_crtc *crtc)
1128 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1130 return mdp5_cstate->ctl;
1133 struct mdp5_hw_mixer *mdp5_crtc_get_mixer(struct drm_crtc *crtc)
1135 struct mdp5_crtc_state *mdp5_cstate;
1138 return ERR_PTR(-EINVAL);
1140 mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1142 return WARN_ON(!mdp5_cstate->pipeline.mixer) ?
1143 ERR_PTR(-EINVAL) : mdp5_cstate->pipeline.mixer;
1146 struct mdp5_pipeline *mdp5_crtc_get_pipeline(struct drm_crtc *crtc)
1148 struct mdp5_crtc_state *mdp5_cstate;
1151 return ERR_PTR(-EINVAL);
1153 mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1155 return &mdp5_cstate->pipeline;
1158 void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc)
1160 struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
1162 if (mdp5_cstate->cmd_mode)
1163 mdp5_crtc_wait_for_pp_done(crtc);
1165 mdp5_crtc_wait_for_flush_done(crtc);
1168 /* initialize crtc */
1169 struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
1170 struct drm_plane *plane,
1171 struct drm_plane *cursor_plane, int id)
1173 struct drm_crtc *crtc = NULL;
1174 struct mdp5_crtc *mdp5_crtc;
1176 mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL);
1178 return ERR_PTR(-ENOMEM);
1180 crtc = &mdp5_crtc->base;
1184 spin_lock_init(&mdp5_crtc->lm_lock);
1185 spin_lock_init(&mdp5_crtc->cursor.lock);
1186 init_completion(&mdp5_crtc->pp_completion);
1188 mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq;
1189 mdp5_crtc->err.irq = mdp5_crtc_err_irq;
1190 mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq;
1192 mdp5_crtc->lm_cursor_enabled = cursor_plane ? false : true;
1194 drm_crtc_init_with_planes(dev, crtc, plane, cursor_plane,
1195 &mdp5_crtc_funcs, NULL);
1197 drm_flip_work_init(&mdp5_crtc->unref_cursor_work,
1198 "unref cursor", unref_cursor_worker);
1200 drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs);