Merge tag 'amlogic-dt-2' of https://git.kernel.org/pub/scm/linux/kernel/git/khilman...
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_lrc.c
1 /*
2  * Copyright © 2014 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21  * IN THE SOFTWARE.
22  *
23  * Authors:
24  *    Ben Widawsky <ben@bwidawsk.net>
25  *    Michel Thierry <michel.thierry@intel.com>
26  *    Thomas Daniel <thomas.daniel@intel.com>
27  *    Oscar Mateo <oscar.mateo@intel.com>
28  *
29  */
30
31 /**
32  * DOC: Logical Rings, Logical Ring Contexts and Execlists
33  *
34  * Motivation:
35  * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36  * These expanded contexts enable a number of new abilities, especially
37  * "Execlists" (also implemented in this file).
38  *
39  * One of the main differences with the legacy HW contexts is that logical
40  * ring contexts incorporate many more things to the context's state, like
41  * PDPs or ringbuffer control registers:
42  *
43  * The reason why PDPs are included in the context is straightforward: as
44  * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45  * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46  * instead, the GPU will do it for you on the context switch.
47  *
48  * But, what about the ringbuffer control registers (head, tail, etc..)?
49  * shouldn't we just need a set of those per engine command streamer? This is
50  * where the name "Logical Rings" starts to make sense: by virtualizing the
51  * rings, the engine cs shifts to a new "ring buffer" with every context
52  * switch. When you want to submit a workload to the GPU you: A) choose your
53  * context, B) find its appropriate virtualized ring, C) write commands to it
54  * and then, finally, D) tell the GPU to switch to that context.
55  *
56  * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57  * to a contexts is via a context execution list, ergo "Execlists".
58  *
59  * LRC implementation:
60  * Regarding the creation of contexts, we have:
61  *
62  * - One global default context.
63  * - One local default context for each opened fd.
64  * - One local extra context for each context create ioctl call.
65  *
66  * Now that ringbuffers belong per-context (and not per-engine, like before)
67  * and that contexts are uniquely tied to a given engine (and not reusable,
68  * like before) we need:
69  *
70  * - One ringbuffer per-engine inside each context.
71  * - One backing object per-engine inside each context.
72  *
73  * The global default context starts its life with these new objects fully
74  * allocated and populated. The local default context for each opened fd is
75  * more complex, because we don't know at creation time which engine is going
76  * to use them. To handle this, we have implemented a deferred creation of LR
77  * contexts:
78  *
79  * The local context starts its life as a hollow or blank holder, that only
80  * gets populated for a given engine once we receive an execbuffer. If later
81  * on we receive another execbuffer ioctl for the same context but a different
82  * engine, we allocate/populate a new ringbuffer and context backing object and
83  * so on.
84  *
85  * Finally, regarding local contexts created using the ioctl call: as they are
86  * only allowed with the render ring, we can allocate & populate them right
87  * away (no need to defer anything, at least for now).
88  *
89  * Execlists implementation:
90  * Execlists are the new method by which, on gen8+ hardware, workloads are
91  * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
92  * This method works as follows:
93  *
94  * When a request is committed, its commands (the BB start and any leading or
95  * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96  * for the appropriate context. The tail pointer in the hardware context is not
97  * updated at this time, but instead, kept by the driver in the ringbuffer
98  * structure. A structure representing this request is added to a request queue
99  * for the appropriate engine: this structure contains a copy of the context's
100  * tail after the request was written to the ring buffer and a pointer to the
101  * context itself.
102  *
103  * If the engine's request queue was empty before the request was added, the
104  * queue is processed immediately. Otherwise the queue will be processed during
105  * a context switch interrupt. In any case, elements on the queue will get sent
106  * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107  * globally unique 20-bits submission ID.
108  *
109  * When execution of a request completes, the GPU updates the context status
110  * buffer with a context complete event and generates a context switch interrupt.
111  * During the interrupt handling, the driver examines the events in the buffer:
112  * for each context complete event, if the announced ID matches that on the head
113  * of the request queue, then that request is retired and removed from the queue.
114  *
115  * After processing, if any requests were retired and the queue is not empty
116  * then a new execution list can be submitted. The two requests at the front of
117  * the queue are next to be submitted but since a context may not occur twice in
118  * an execution list, if subsequent requests have the same ID as the first then
119  * the two requests must be combined. This is done simply by discarding requests
120  * at the head of the queue until either only one requests is left (in which case
121  * we use a NULL second context) or the first two requests have unique IDs.
122  *
123  * By always executing the first two requests in the queue the driver ensures
124  * that the GPU is kept as busy as possible. In the case where a single context
125  * completes but a second context is still executing, the request for this second
126  * context will be at the head of the queue when we remove the first one. This
127  * request will then be resubmitted along with a new request for a different context,
128  * which will cause the hardware to continue executing the second request and queue
129  * the new request (the GPU detects the condition of a context getting preempted
130  * with the same context and optimizes the context switch flow by not doing
131  * preemption, but just sampling the new tail pointer).
132  *
133  */
134 #include <linux/interrupt.h>
135
136 #include <drm/drmP.h>
137 #include <drm/i915_drm.h>
138 #include "i915_drv.h"
139 #include "i915_gem_render_state.h"
140 #include "intel_lrc_reg.h"
141 #include "intel_mocs.h"
142
143 #define RING_EXECLIST_QFULL             (1 << 0x2)
144 #define RING_EXECLIST1_VALID            (1 << 0x3)
145 #define RING_EXECLIST0_VALID            (1 << 0x4)
146 #define RING_EXECLIST_ACTIVE_STATUS     (3 << 0xE)
147 #define RING_EXECLIST1_ACTIVE           (1 << 0x11)
148 #define RING_EXECLIST0_ACTIVE           (1 << 0x12)
149
150 #define GEN8_CTX_STATUS_IDLE_ACTIVE     (1 << 0)
151 #define GEN8_CTX_STATUS_PREEMPTED       (1 << 1)
152 #define GEN8_CTX_STATUS_ELEMENT_SWITCH  (1 << 2)
153 #define GEN8_CTX_STATUS_ACTIVE_IDLE     (1 << 3)
154 #define GEN8_CTX_STATUS_COMPLETE        (1 << 4)
155 #define GEN8_CTX_STATUS_LITE_RESTORE    (1 << 15)
156
157 #define GEN8_CTX_STATUS_COMPLETED_MASK \
158          (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
159
160 /* Typical size of the average request (2 pipecontrols and a MI_BB) */
161 #define EXECLISTS_REQUEST_SIZE 64 /* bytes */
162 #define WA_TAIL_DWORDS 2
163 #define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
164
165 static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
166                                             struct intel_engine_cs *engine);
167 static void execlists_init_reg_state(u32 *reg_state,
168                                      struct i915_gem_context *ctx,
169                                      struct intel_engine_cs *engine,
170                                      struct intel_ring *ring);
171
172 static inline struct i915_priolist *to_priolist(struct rb_node *rb)
173 {
174         return rb_entry(rb, struct i915_priolist, node);
175 }
176
177 static inline int rq_prio(const struct i915_request *rq)
178 {
179         return rq->priotree.priority;
180 }
181
182 static inline bool need_preempt(const struct intel_engine_cs *engine,
183                                 const struct i915_request *last,
184                                 int prio)
185 {
186         return engine->i915->preempt_context && prio > max(rq_prio(last), 0);
187 }
188
189 /**
190  * intel_lr_context_descriptor_update() - calculate & cache the descriptor
191  *                                        descriptor for a pinned context
192  * @ctx: Context to work on
193  * @engine: Engine the descriptor will be used with
194  *
195  * The context descriptor encodes various attributes of a context,
196  * including its GTT address and some flags. Because it's fairly
197  * expensive to calculate, we'll just do it once and cache the result,
198  * which remains valid until the context is unpinned.
199  *
200  * This is what a descriptor looks like, from LSB to MSB::
201  *
202  *      bits  0-11:    flags, GEN8_CTX_* (cached in ctx->desc_template)
203  *      bits 12-31:    LRCA, GTT address of (the HWSP of) this context
204  *      bits 32-52:    ctx ID, a globally unique tag
205  *      bits 53-54:    mbz, reserved for use by hardware
206  *      bits 55-63:    group ID, currently unused and set to 0
207  *
208  * Starting from Gen11, the upper dword of the descriptor has a new format:
209  *
210  *      bits 32-36:    reserved
211  *      bits 37-47:    SW context ID
212  *      bits 48:53:    engine instance
213  *      bit 54:        mbz, reserved for use by hardware
214  *      bits 55-60:    SW counter
215  *      bits 61-63:    engine class
216  *
217  * engine info, SW context ID and SW counter need to form a unique number
218  * (Context ID) per lrc.
219  */
220 static void
221 intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
222                                    struct intel_engine_cs *engine)
223 {
224         struct intel_context *ce = &ctx->engine[engine->id];
225         u64 desc;
226
227         BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228         BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
229
230         desc = ctx->desc_template;                              /* bits  0-11 */
231         GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
233         desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
234                                                                 /* bits 12-31 */
235         GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
237         if (INTEL_GEN(ctx->i915) >= 11) {
238                 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
239                 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
240                                                                 /* bits 37-47 */
241
242                 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
243                                                                 /* bits 48-53 */
244
245                 /* TODO: decide what to do with SW counter (bits 55-60) */
246
247                 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
248                                                                 /* bits 61-63 */
249         } else {
250                 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
251                 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT;   /* bits 32-52 */
252         }
253
254         ce->lrc_desc = desc;
255 }
256
257 static struct i915_priolist *
258 lookup_priolist(struct intel_engine_cs *engine,
259                 struct i915_priotree *pt,
260                 int prio)
261 {
262         struct intel_engine_execlists * const execlists = &engine->execlists;
263         struct i915_priolist *p;
264         struct rb_node **parent, *rb;
265         bool first = true;
266
267         if (unlikely(execlists->no_priolist))
268                 prio = I915_PRIORITY_NORMAL;
269
270 find_priolist:
271         /* most positive priority is scheduled first, equal priorities fifo */
272         rb = NULL;
273         parent = &execlists->queue.rb_node;
274         while (*parent) {
275                 rb = *parent;
276                 p = to_priolist(rb);
277                 if (prio > p->priority) {
278                         parent = &rb->rb_left;
279                 } else if (prio < p->priority) {
280                         parent = &rb->rb_right;
281                         first = false;
282                 } else {
283                         return p;
284                 }
285         }
286
287         if (prio == I915_PRIORITY_NORMAL) {
288                 p = &execlists->default_priolist;
289         } else {
290                 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
291                 /* Convert an allocation failure to a priority bump */
292                 if (unlikely(!p)) {
293                         prio = I915_PRIORITY_NORMAL; /* recurses just once */
294
295                         /* To maintain ordering with all rendering, after an
296                          * allocation failure we have to disable all scheduling.
297                          * Requests will then be executed in fifo, and schedule
298                          * will ensure that dependencies are emitted in fifo.
299                          * There will be still some reordering with existing
300                          * requests, so if userspace lied about their
301                          * dependencies that reordering may be visible.
302                          */
303                         execlists->no_priolist = true;
304                         goto find_priolist;
305                 }
306         }
307
308         p->priority = prio;
309         INIT_LIST_HEAD(&p->requests);
310         rb_link_node(&p->node, rb, parent);
311         rb_insert_color(&p->node, &execlists->queue);
312
313         if (first)
314                 execlists->first = &p->node;
315
316         return p;
317 }
318
319 static void unwind_wa_tail(struct i915_request *rq)
320 {
321         rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
322         assert_ring_tail_valid(rq->ring, rq->tail);
323 }
324
325 static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
326 {
327         struct i915_request *rq, *rn;
328         struct i915_priolist *uninitialized_var(p);
329         int last_prio = I915_PRIORITY_INVALID;
330
331         lockdep_assert_held(&engine->timeline->lock);
332
333         list_for_each_entry_safe_reverse(rq, rn,
334                                          &engine->timeline->requests,
335                                          link) {
336                 if (i915_request_completed(rq))
337                         return;
338
339                 __i915_request_unsubmit(rq);
340                 unwind_wa_tail(rq);
341
342                 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
343                 if (rq_prio(rq) != last_prio) {
344                         last_prio = rq_prio(rq);
345                         p = lookup_priolist(engine, &rq->priotree, last_prio);
346                 }
347
348                 list_add(&rq->priotree.link, &p->requests);
349         }
350 }
351
352 void
353 execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
354 {
355         struct intel_engine_cs *engine =
356                 container_of(execlists, typeof(*engine), execlists);
357
358         spin_lock_irq(&engine->timeline->lock);
359         __unwind_incomplete_requests(engine);
360         spin_unlock_irq(&engine->timeline->lock);
361 }
362
363 static inline void
364 execlists_context_status_change(struct i915_request *rq, unsigned long status)
365 {
366         /*
367          * Only used when GVT-g is enabled now. When GVT-g is disabled,
368          * The compiler should eliminate this function as dead-code.
369          */
370         if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
371                 return;
372
373         atomic_notifier_call_chain(&rq->engine->context_status_notifier,
374                                    status, rq);
375 }
376
377 static inline void
378 execlists_context_schedule_in(struct i915_request *rq)
379 {
380         execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
381         intel_engine_context_in(rq->engine);
382 }
383
384 static inline void
385 execlists_context_schedule_out(struct i915_request *rq)
386 {
387         intel_engine_context_out(rq->engine);
388         execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
389 }
390
391 static void
392 execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
393 {
394         ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
395         ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
396         ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
397         ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
398 }
399
400 static u64 execlists_update_context(struct i915_request *rq)
401 {
402         struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
403         struct i915_hw_ppgtt *ppgtt =
404                 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
405         u32 *reg_state = ce->lrc_reg_state;
406
407         reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
408
409         /* True 32b PPGTT with dynamic page allocation: update PDP
410          * registers and point the unallocated PDPs to scratch page.
411          * PML4 is allocated during ppgtt init, so this is not needed
412          * in 48-bit mode.
413          */
414         if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
415                 execlists_update_context_pdps(ppgtt, reg_state);
416
417         return ce->lrc_desc;
418 }
419
420 static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
421 {
422         if (execlists->ctrl_reg) {
423                 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
424                 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
425         } else {
426                 writel(upper_32_bits(desc), execlists->submit_reg);
427                 writel(lower_32_bits(desc), execlists->submit_reg);
428         }
429 }
430
431 static void execlists_submit_ports(struct intel_engine_cs *engine)
432 {
433         struct intel_engine_execlists *execlists = &engine->execlists;
434         struct execlist_port *port = execlists->port;
435         unsigned int n;
436
437         /*
438          * ELSQ note: the submit queue is not cleared after being submitted
439          * to the HW so we need to make sure we always clean it up. This is
440          * currently ensured by the fact that we always write the same number
441          * of elsq entries, keep this in mind before changing the loop below.
442          */
443         for (n = execlists_num_ports(execlists); n--; ) {
444                 struct i915_request *rq;
445                 unsigned int count;
446                 u64 desc;
447
448                 rq = port_unpack(&port[n], &count);
449                 if (rq) {
450                         GEM_BUG_ON(count > !n);
451                         if (!count++)
452                                 execlists_context_schedule_in(rq);
453                         port_set(&port[n], port_pack(rq, count));
454                         desc = execlists_update_context(rq);
455                         GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
456
457                         GEM_TRACE("%s in[%d]:  ctx=%d.%d, seqno=%x, prio=%d\n",
458                                   engine->name, n,
459                                   port[n].context_id, count,
460                                   rq->global_seqno,
461                                   rq_prio(rq));
462                 } else {
463                         GEM_BUG_ON(!n);
464                         desc = 0;
465                 }
466
467                 write_desc(execlists, desc, n);
468         }
469
470         /* we need to manually load the submit queue */
471         if (execlists->ctrl_reg)
472                 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
473
474         execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
475 }
476
477 static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
478 {
479         return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
480                 i915_gem_context_force_single_submission(ctx));
481 }
482
483 static bool can_merge_ctx(const struct i915_gem_context *prev,
484                           const struct i915_gem_context *next)
485 {
486         if (prev != next)
487                 return false;
488
489         if (ctx_single_port_submission(prev))
490                 return false;
491
492         return true;
493 }
494
495 static void port_assign(struct execlist_port *port, struct i915_request *rq)
496 {
497         GEM_BUG_ON(rq == port_request(port));
498
499         if (port_isset(port))
500                 i915_request_put(port_request(port));
501
502         port_set(port, port_pack(i915_request_get(rq), port_count(port)));
503 }
504
505 static void inject_preempt_context(struct intel_engine_cs *engine)
506 {
507         struct intel_engine_execlists *execlists = &engine->execlists;
508         struct intel_context *ce =
509                 &engine->i915->preempt_context->engine[engine->id];
510         unsigned int n;
511
512         GEM_BUG_ON(execlists->preempt_complete_status !=
513                    upper_32_bits(ce->lrc_desc));
514         GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
515                     _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
516                                        CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
517                    _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
518                                       CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
519
520         /*
521          * Switch to our empty preempt context so
522          * the state of the GPU is known (idle).
523          */
524         GEM_TRACE("%s\n", engine->name);
525         for (n = execlists_num_ports(execlists); --n; )
526                 write_desc(execlists, 0, n);
527
528         write_desc(execlists, ce->lrc_desc, n);
529
530         /* we need to manually load the submit queue */
531         if (execlists->ctrl_reg)
532                 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
533
534         execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
535         execlists_set_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT);
536 }
537
538 static void execlists_dequeue(struct intel_engine_cs *engine)
539 {
540         struct intel_engine_execlists * const execlists = &engine->execlists;
541         struct execlist_port *port = execlists->port;
542         const struct execlist_port * const last_port =
543                 &execlists->port[execlists->port_mask];
544         struct i915_request *last = port_request(port);
545         struct rb_node *rb;
546         bool submit = false;
547
548         /* Hardware submission is through 2 ports. Conceptually each port
549          * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
550          * static for a context, and unique to each, so we only execute
551          * requests belonging to a single context from each ring. RING_HEAD
552          * is maintained by the CS in the context image, it marks the place
553          * where it got up to last time, and through RING_TAIL we tell the CS
554          * where we want to execute up to this time.
555          *
556          * In this list the requests are in order of execution. Consecutive
557          * requests from the same context are adjacent in the ringbuffer. We
558          * can combine these requests into a single RING_TAIL update:
559          *
560          *              RING_HEAD...req1...req2
561          *                                    ^- RING_TAIL
562          * since to execute req2 the CS must first execute req1.
563          *
564          * Our goal then is to point each port to the end of a consecutive
565          * sequence of requests as being the most optimal (fewest wake ups
566          * and context switches) submission.
567          */
568
569         spin_lock_irq(&engine->timeline->lock);
570         rb = execlists->first;
571         GEM_BUG_ON(rb_first(&execlists->queue) != rb);
572
573         if (last) {
574                 /*
575                  * Don't resubmit or switch until all outstanding
576                  * preemptions (lite-restore) are seen. Then we
577                  * know the next preemption status we see corresponds
578                  * to this ELSP update.
579                  */
580                 GEM_BUG_ON(!execlists_is_active(execlists,
581                                                 EXECLISTS_ACTIVE_USER));
582                 GEM_BUG_ON(!port_count(&port[0]));
583                 if (port_count(&port[0]) > 1)
584                         goto unlock;
585
586                 /*
587                  * If we write to ELSP a second time before the HW has had
588                  * a chance to respond to the previous write, we can confuse
589                  * the HW and hit "undefined behaviour". After writing to ELSP,
590                  * we must then wait until we see a context-switch event from
591                  * the HW to indicate that it has had a chance to respond.
592                  */
593                 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
594                         goto unlock;
595
596                 if (need_preempt(engine, last, execlists->queue_priority)) {
597                         inject_preempt_context(engine);
598                         goto unlock;
599                 }
600
601                 /*
602                  * In theory, we could coalesce more requests onto
603                  * the second port (the first port is active, with
604                  * no preemptions pending). However, that means we
605                  * then have to deal with the possible lite-restore
606                  * of the second port (as we submit the ELSP, there
607                  * may be a context-switch) but also we may complete
608                  * the resubmission before the context-switch. Ergo,
609                  * coalescing onto the second port will cause a
610                  * preemption event, but we cannot predict whether
611                  * that will affect port[0] or port[1].
612                  *
613                  * If the second port is already active, we can wait
614                  * until the next context-switch before contemplating
615                  * new requests. The GPU will be busy and we should be
616                  * able to resubmit the new ELSP before it idles,
617                  * avoiding pipeline bubbles (momentary pauses where
618                  * the driver is unable to keep up the supply of new
619                  * work). However, we have to double check that the
620                  * priorities of the ports haven't been switch.
621                  */
622                 if (port_count(&port[1]))
623                         goto unlock;
624
625                 /*
626                  * WaIdleLiteRestore:bdw,skl
627                  * Apply the wa NOOPs to prevent
628                  * ring:HEAD == rq:TAIL as we resubmit the
629                  * request. See gen8_emit_breadcrumb() for
630                  * where we prepare the padding after the
631                  * end of the request.
632                  */
633                 last->tail = last->wa_tail;
634         }
635
636         while (rb) {
637                 struct i915_priolist *p = to_priolist(rb);
638                 struct i915_request *rq, *rn;
639
640                 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
641                         /*
642                          * Can we combine this request with the current port?
643                          * It has to be the same context/ringbuffer and not
644                          * have any exceptions (e.g. GVT saying never to
645                          * combine contexts).
646                          *
647                          * If we can combine the requests, we can execute both
648                          * by updating the RING_TAIL to point to the end of the
649                          * second request, and so we never need to tell the
650                          * hardware about the first.
651                          */
652                         if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
653                                 /*
654                                  * If we are on the second port and cannot
655                                  * combine this request with the last, then we
656                                  * are done.
657                                  */
658                                 if (port == last_port) {
659                                         __list_del_many(&p->requests,
660                                                         &rq->priotree.link);
661                                         goto done;
662                                 }
663
664                                 /*
665                                  * If GVT overrides us we only ever submit
666                                  * port[0], leaving port[1] empty. Note that we
667                                  * also have to be careful that we don't queue
668                                  * the same context (even though a different
669                                  * request) to the second port.
670                                  */
671                                 if (ctx_single_port_submission(last->ctx) ||
672                                     ctx_single_port_submission(rq->ctx)) {
673                                         __list_del_many(&p->requests,
674                                                         &rq->priotree.link);
675                                         goto done;
676                                 }
677
678                                 GEM_BUG_ON(last->ctx == rq->ctx);
679
680                                 if (submit)
681                                         port_assign(port, last);
682                                 port++;
683
684                                 GEM_BUG_ON(port_isset(port));
685                         }
686
687                         INIT_LIST_HEAD(&rq->priotree.link);
688                         __i915_request_submit(rq);
689                         trace_i915_request_in(rq, port_index(port, execlists));
690                         last = rq;
691                         submit = true;
692                 }
693
694                 rb = rb_next(rb);
695                 rb_erase(&p->node, &execlists->queue);
696                 INIT_LIST_HEAD(&p->requests);
697                 if (p->priority != I915_PRIORITY_NORMAL)
698                         kmem_cache_free(engine->i915->priorities, p);
699         }
700 done:
701         execlists->queue_priority = rb ? to_priolist(rb)->priority : INT_MIN;
702         execlists->first = rb;
703         if (submit)
704                 port_assign(port, last);
705
706         /* We must always keep the beast fed if we have work piled up */
707         GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
708
709 unlock:
710         spin_unlock_irq(&engine->timeline->lock);
711
712         if (submit) {
713                 execlists_set_active(execlists, EXECLISTS_ACTIVE_USER);
714                 execlists_submit_ports(engine);
715         }
716
717         GEM_BUG_ON(port_isset(execlists->port) &&
718                    !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
719 }
720
721 void
722 execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
723 {
724         struct execlist_port *port = execlists->port;
725         unsigned int num_ports = execlists_num_ports(execlists);
726
727         while (num_ports-- && port_isset(port)) {
728                 struct i915_request *rq = port_request(port);
729
730                 GEM_BUG_ON(!execlists->active);
731                 intel_engine_context_out(rq->engine);
732
733                 execlists_context_status_change(rq,
734                                                 i915_request_completed(rq) ?
735                                                 INTEL_CONTEXT_SCHEDULE_OUT :
736                                                 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
737
738                 i915_request_put(rq);
739
740                 memset(port, 0, sizeof(*port));
741                 port++;
742         }
743
744         execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
745 }
746
747 static void execlists_cancel_requests(struct intel_engine_cs *engine)
748 {
749         struct intel_engine_execlists * const execlists = &engine->execlists;
750         struct i915_request *rq, *rn;
751         struct rb_node *rb;
752         unsigned long flags;
753
754         GEM_TRACE("%s\n", engine->name);
755
756         /*
757          * Before we call engine->cancel_requests(), we should have exclusive
758          * access to the submission state. This is arranged for us by the
759          * caller disabling the interrupt generation, the tasklet and other
760          * threads that may then access the same state, giving us a free hand
761          * to reset state. However, we still need to let lockdep be aware that
762          * we know this state may be accessed in hardirq context, so we
763          * disable the irq around this manipulation and we want to keep
764          * the spinlock focused on its duties and not accidentally conflate
765          * coverage to the submission's irq state. (Similarly, although we
766          * shouldn't need to disable irq around the manipulation of the
767          * submission's irq state, we also wish to remind ourselves that
768          * it is irq state.)
769          */
770         local_irq_save(flags);
771
772         /* Cancel the requests on the HW and clear the ELSP tracker. */
773         execlists_cancel_port_requests(execlists);
774
775         spin_lock(&engine->timeline->lock);
776
777         /* Mark all executing requests as skipped. */
778         list_for_each_entry(rq, &engine->timeline->requests, link) {
779                 GEM_BUG_ON(!rq->global_seqno);
780                 if (!i915_request_completed(rq))
781                         dma_fence_set_error(&rq->fence, -EIO);
782         }
783
784         /* Flush the queued requests to the timeline list (for retiring). */
785         rb = execlists->first;
786         while (rb) {
787                 struct i915_priolist *p = to_priolist(rb);
788
789                 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
790                         INIT_LIST_HEAD(&rq->priotree.link);
791
792                         dma_fence_set_error(&rq->fence, -EIO);
793                         __i915_request_submit(rq);
794                 }
795
796                 rb = rb_next(rb);
797                 rb_erase(&p->node, &execlists->queue);
798                 INIT_LIST_HEAD(&p->requests);
799                 if (p->priority != I915_PRIORITY_NORMAL)
800                         kmem_cache_free(engine->i915->priorities, p);
801         }
802
803         /* Remaining _unready_ requests will be nop'ed when submitted */
804
805         execlists->queue_priority = INT_MIN;
806         execlists->queue = RB_ROOT;
807         execlists->first = NULL;
808         GEM_BUG_ON(port_isset(execlists->port));
809
810         spin_unlock(&engine->timeline->lock);
811
812         /*
813          * The port is checked prior to scheduling a tasklet, but
814          * just in case we have suspended the tasklet to do the
815          * wedging make sure that when it wakes, it decides there
816          * is no work to do by clearing the irq_posted bit.
817          */
818         clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
819
820         /* Mark all CS interrupts as complete */
821         execlists->active = 0;
822
823         local_irq_restore(flags);
824 }
825
826 /*
827  * Check the unread Context Status Buffers and manage the submission of new
828  * contexts to the ELSP accordingly.
829  */
830 static void execlists_submission_tasklet(unsigned long data)
831 {
832         struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
833         struct intel_engine_execlists * const execlists = &engine->execlists;
834         struct execlist_port * const port = execlists->port;
835         struct drm_i915_private *dev_priv = engine->i915;
836         bool fw = false;
837
838         /*
839          * We can skip acquiring intel_runtime_pm_get() here as it was taken
840          * on our behalf by the request (see i915_gem_mark_busy()) and it will
841          * not be relinquished until the device is idle (see
842          * i915_gem_idle_work_handler()). As a precaution, we make sure
843          * that all ELSP are drained i.e. we have processed the CSB,
844          * before allowing ourselves to idle and calling intel_runtime_pm_put().
845          */
846         GEM_BUG_ON(!dev_priv->gt.awake);
847
848         /*
849          * Prefer doing test_and_clear_bit() as a two stage operation to avoid
850          * imposing the cost of a locked atomic transaction when submitting a
851          * new request (outside of the context-switch interrupt).
852          */
853         while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
854                 /* The HWSP contains a (cacheable) mirror of the CSB */
855                 const u32 *buf =
856                         &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
857                 unsigned int head, tail;
858
859                 if (unlikely(execlists->csb_use_mmio)) {
860                         buf = (u32 * __force)
861                                 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
862                         execlists->csb_head = -1; /* force mmio read of CSB ptrs */
863                 }
864
865                 /* Clear before reading to catch new interrupts */
866                 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
867                 smp_mb__after_atomic();
868
869                 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
870                         if (!fw) {
871                                 intel_uncore_forcewake_get(dev_priv,
872                                                            execlists->fw_domains);
873                                 fw = true;
874                         }
875
876                         head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
877                         tail = GEN8_CSB_WRITE_PTR(head);
878                         head = GEN8_CSB_READ_PTR(head);
879                         execlists->csb_head = head;
880                 } else {
881                         const int write_idx =
882                                 intel_hws_csb_write_index(dev_priv) -
883                                 I915_HWS_CSB_BUF0_INDEX;
884
885                         head = execlists->csb_head;
886                         tail = READ_ONCE(buf[write_idx]);
887                 }
888                 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
889                           engine->name,
890                           head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
891                           tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
892
893                 while (head != tail) {
894                         struct i915_request *rq;
895                         unsigned int status;
896                         unsigned int count;
897
898                         if (++head == GEN8_CSB_ENTRIES)
899                                 head = 0;
900
901                         /* We are flying near dragons again.
902                          *
903                          * We hold a reference to the request in execlist_port[]
904                          * but no more than that. We are operating in softirq
905                          * context and so cannot hold any mutex or sleep. That
906                          * prevents us stopping the requests we are processing
907                          * in port[] from being retired simultaneously (the
908                          * breadcrumb will be complete before we see the
909                          * context-switch). As we only hold the reference to the
910                          * request, any pointer chasing underneath the request
911                          * is subject to a potential use-after-free. Thus we
912                          * store all of the bookkeeping within port[] as
913                          * required, and avoid using unguarded pointers beneath
914                          * request itself. The same applies to the atomic
915                          * status notifier.
916                          */
917
918                         status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
919                         GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
920                                   engine->name, head,
921                                   status, buf[2*head + 1],
922                                   execlists->active);
923
924                         if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
925                                       GEN8_CTX_STATUS_PREEMPTED))
926                                 execlists_set_active(execlists,
927                                                      EXECLISTS_ACTIVE_HWACK);
928                         if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
929                                 execlists_clear_active(execlists,
930                                                        EXECLISTS_ACTIVE_HWACK);
931
932                         if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
933                                 continue;
934
935                         /* We should never get a COMPLETED | IDLE_ACTIVE! */
936                         GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
937
938                         if (status & GEN8_CTX_STATUS_COMPLETE &&
939                             buf[2*head + 1] == execlists->preempt_complete_status) {
940                                 GEM_TRACE("%s preempt-idle\n", engine->name);
941
942                                 execlists_cancel_port_requests(execlists);
943                                 execlists_unwind_incomplete_requests(execlists);
944
945                                 GEM_BUG_ON(!execlists_is_active(execlists,
946                                                                 EXECLISTS_ACTIVE_PREEMPT));
947                                 execlists_clear_active(execlists,
948                                                        EXECLISTS_ACTIVE_PREEMPT);
949                                 continue;
950                         }
951
952                         if (status & GEN8_CTX_STATUS_PREEMPTED &&
953                             execlists_is_active(execlists,
954                                                 EXECLISTS_ACTIVE_PREEMPT))
955                                 continue;
956
957                         GEM_BUG_ON(!execlists_is_active(execlists,
958                                                         EXECLISTS_ACTIVE_USER));
959
960                         rq = port_unpack(port, &count);
961                         GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%x, prio=%d\n",
962                                   engine->name,
963                                   port->context_id, count,
964                                   rq ? rq->global_seqno : 0,
965                                   rq ? rq_prio(rq) : 0);
966
967                         /* Check the context/desc id for this event matches */
968                         GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
969
970                         GEM_BUG_ON(count == 0);
971                         if (--count == 0) {
972                                 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
973                                 GEM_BUG_ON(port_isset(&port[1]) &&
974                                            !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
975                                 GEM_BUG_ON(!i915_request_completed(rq));
976                                 execlists_context_schedule_out(rq);
977                                 trace_i915_request_out(rq);
978                                 i915_request_put(rq);
979
980                                 GEM_TRACE("%s completed ctx=%d\n",
981                                           engine->name, port->context_id);
982
983                                 execlists_port_complete(execlists, port);
984                         } else {
985                                 port_set(port, port_pack(rq, count));
986                         }
987
988                         /* After the final element, the hw should be idle */
989                         GEM_BUG_ON(port_count(port) == 0 &&
990                                    !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
991                         if (port_count(port) == 0)
992                                 execlists_clear_active(execlists,
993                                                        EXECLISTS_ACTIVE_USER);
994                 }
995
996                 if (head != execlists->csb_head) {
997                         execlists->csb_head = head;
998                         writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
999                                dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1000                 }
1001         }
1002
1003         if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
1004                 execlists_dequeue(engine);
1005
1006         if (fw)
1007                 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
1008
1009         /* If the engine is now idle, so should be the flag; and vice versa. */
1010         GEM_BUG_ON(execlists_is_active(&engine->execlists,
1011                                        EXECLISTS_ACTIVE_USER) ==
1012                    !port_isset(engine->execlists.port));
1013 }
1014
1015 static void queue_request(struct intel_engine_cs *engine,
1016                           struct i915_priotree *pt,
1017                           int prio)
1018 {
1019         list_add_tail(&pt->link, &lookup_priolist(engine, pt, prio)->requests);
1020 }
1021
1022 static void submit_queue(struct intel_engine_cs *engine, int prio)
1023 {
1024         if (prio > engine->execlists.queue_priority) {
1025                 engine->execlists.queue_priority = prio;
1026                 tasklet_hi_schedule(&engine->execlists.tasklet);
1027         }
1028 }
1029
1030 static void execlists_submit_request(struct i915_request *request)
1031 {
1032         struct intel_engine_cs *engine = request->engine;
1033         unsigned long flags;
1034
1035         /* Will be called from irq-context when using foreign fences. */
1036         spin_lock_irqsave(&engine->timeline->lock, flags);
1037
1038         queue_request(engine, &request->priotree, rq_prio(request));
1039         submit_queue(engine, rq_prio(request));
1040
1041         GEM_BUG_ON(!engine->execlists.first);
1042         GEM_BUG_ON(list_empty(&request->priotree.link));
1043
1044         spin_unlock_irqrestore(&engine->timeline->lock, flags);
1045 }
1046
1047 static struct i915_request *pt_to_request(struct i915_priotree *pt)
1048 {
1049         return container_of(pt, struct i915_request, priotree);
1050 }
1051
1052 static struct intel_engine_cs *
1053 pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
1054 {
1055         struct intel_engine_cs *engine = pt_to_request(pt)->engine;
1056
1057         GEM_BUG_ON(!locked);
1058
1059         if (engine != locked) {
1060                 spin_unlock(&locked->timeline->lock);
1061                 spin_lock(&engine->timeline->lock);
1062         }
1063
1064         return engine;
1065 }
1066
1067 static void execlists_schedule(struct i915_request *request, int prio)
1068 {
1069         struct intel_engine_cs *engine;
1070         struct i915_dependency *dep, *p;
1071         struct i915_dependency stack;
1072         LIST_HEAD(dfs);
1073
1074         GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1075
1076         if (i915_request_completed(request))
1077                 return;
1078
1079         if (prio <= READ_ONCE(request->priotree.priority))
1080                 return;
1081
1082         /* Need BKL in order to use the temporary link inside i915_dependency */
1083         lockdep_assert_held(&request->i915->drm.struct_mutex);
1084
1085         stack.signaler = &request->priotree;
1086         list_add(&stack.dfs_link, &dfs);
1087
1088         /*
1089          * Recursively bump all dependent priorities to match the new request.
1090          *
1091          * A naive approach would be to use recursion:
1092          * static void update_priorities(struct i915_priotree *pt, prio) {
1093          *      list_for_each_entry(dep, &pt->signalers_list, signal_link)
1094          *              update_priorities(dep->signal, prio)
1095          *      queue_request(pt);
1096          * }
1097          * but that may have unlimited recursion depth and so runs a very
1098          * real risk of overunning the kernel stack. Instead, we build
1099          * a flat list of all dependencies starting with the current request.
1100          * As we walk the list of dependencies, we add all of its dependencies
1101          * to the end of the list (this may include an already visited
1102          * request) and continue to walk onwards onto the new dependencies. The
1103          * end result is a topological list of requests in reverse order, the
1104          * last element in the list is the request we must execute first.
1105          */
1106         list_for_each_entry(dep, &dfs, dfs_link) {
1107                 struct i915_priotree *pt = dep->signaler;
1108
1109                 /*
1110                  * Within an engine, there can be no cycle, but we may
1111                  * refer to the same dependency chain multiple times
1112                  * (redundant dependencies are not eliminated) and across
1113                  * engines.
1114                  */
1115                 list_for_each_entry(p, &pt->signalers_list, signal_link) {
1116                         GEM_BUG_ON(p == dep); /* no cycles! */
1117
1118                         if (i915_priotree_signaled(p->signaler))
1119                                 continue;
1120
1121                         GEM_BUG_ON(p->signaler->priority < pt->priority);
1122                         if (prio > READ_ONCE(p->signaler->priority))
1123                                 list_move_tail(&p->dfs_link, &dfs);
1124                 }
1125         }
1126
1127         /*
1128          * If we didn't need to bump any existing priorities, and we haven't
1129          * yet submitted this request (i.e. there is no potential race with
1130          * execlists_submit_request()), we can set our own priority and skip
1131          * acquiring the engine locks.
1132          */
1133         if (request->priotree.priority == I915_PRIORITY_INVALID) {
1134                 GEM_BUG_ON(!list_empty(&request->priotree.link));
1135                 request->priotree.priority = prio;
1136                 if (stack.dfs_link.next == stack.dfs_link.prev)
1137                         return;
1138                 __list_del_entry(&stack.dfs_link);
1139         }
1140
1141         engine = request->engine;
1142         spin_lock_irq(&engine->timeline->lock);
1143
1144         /* Fifo and depth-first replacement ensure our deps execute before us */
1145         list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1146                 struct i915_priotree *pt = dep->signaler;
1147
1148                 INIT_LIST_HEAD(&dep->dfs_link);
1149
1150                 engine = pt_lock_engine(pt, engine);
1151
1152                 if (prio <= pt->priority)
1153                         continue;
1154
1155                 pt->priority = prio;
1156                 if (!list_empty(&pt->link)) {
1157                         __list_del_entry(&pt->link);
1158                         queue_request(engine, pt, prio);
1159                 }
1160                 submit_queue(engine, prio);
1161         }
1162
1163         spin_unlock_irq(&engine->timeline->lock);
1164 }
1165
1166 static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1167 {
1168         unsigned int flags;
1169         int err;
1170
1171         /*
1172          * Clear this page out of any CPU caches for coherent swap-in/out.
1173          * We only want to do this on the first bind so that we do not stall
1174          * on an active context (which by nature is already on the GPU).
1175          */
1176         if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1177                 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1178                 if (err)
1179                         return err;
1180         }
1181
1182         flags = PIN_GLOBAL | PIN_HIGH;
1183         if (ctx->ggtt_offset_bias)
1184                 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1185
1186         return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1187 }
1188
1189 static struct intel_ring *
1190 execlists_context_pin(struct intel_engine_cs *engine,
1191                       struct i915_gem_context *ctx)
1192 {
1193         struct intel_context *ce = &ctx->engine[engine->id];
1194         void *vaddr;
1195         int ret;
1196
1197         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1198
1199         if (likely(ce->pin_count++))
1200                 goto out;
1201         GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
1202
1203         ret = execlists_context_deferred_alloc(ctx, engine);
1204         if (ret)
1205                 goto err;
1206         GEM_BUG_ON(!ce->state);
1207
1208         ret = __context_pin(ctx, ce->state);
1209         if (ret)
1210                 goto err;
1211
1212         vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
1213         if (IS_ERR(vaddr)) {
1214                 ret = PTR_ERR(vaddr);
1215                 goto unpin_vma;
1216         }
1217
1218         ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
1219         if (ret)
1220                 goto unpin_map;
1221
1222         intel_lr_context_descriptor_update(ctx, engine);
1223
1224         ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1225         ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1226                 i915_ggtt_offset(ce->ring->vma);
1227
1228         ce->state->obj->pin_global++;
1229         i915_gem_context_get(ctx);
1230 out:
1231         return ce->ring;
1232
1233 unpin_map:
1234         i915_gem_object_unpin_map(ce->state->obj);
1235 unpin_vma:
1236         __i915_vma_unpin(ce->state);
1237 err:
1238         ce->pin_count = 0;
1239         return ERR_PTR(ret);
1240 }
1241
1242 static void execlists_context_unpin(struct intel_engine_cs *engine,
1243                                     struct i915_gem_context *ctx)
1244 {
1245         struct intel_context *ce = &ctx->engine[engine->id];
1246
1247         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
1248         GEM_BUG_ON(ce->pin_count == 0);
1249
1250         if (--ce->pin_count)
1251                 return;
1252
1253         intel_ring_unpin(ce->ring);
1254
1255         ce->state->obj->pin_global--;
1256         i915_gem_object_unpin_map(ce->state->obj);
1257         i915_vma_unpin(ce->state);
1258
1259         i915_gem_context_put(ctx);
1260 }
1261
1262 static int execlists_request_alloc(struct i915_request *request)
1263 {
1264         struct intel_engine_cs *engine = request->engine;
1265         struct intel_context *ce = &request->ctx->engine[engine->id];
1266         int ret;
1267
1268         GEM_BUG_ON(!ce->pin_count);
1269
1270         /* Flush enough space to reduce the likelihood of waiting after
1271          * we start building the request - in which case we will just
1272          * have to repeat work.
1273          */
1274         request->reserved_space += EXECLISTS_REQUEST_SIZE;
1275
1276         ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1277         if (ret)
1278                 return ret;
1279
1280         /* Note that after this point, we have committed to using
1281          * this request as it is being used to both track the
1282          * state of engine initialisation and liveness of the
1283          * golden renderstate above. Think twice before you try
1284          * to cancel/unwind this request now.
1285          */
1286
1287         request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1288         return 0;
1289 }
1290
1291 /*
1292  * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1293  * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1294  * but there is a slight complication as this is applied in WA batch where the
1295  * values are only initialized once so we cannot take register value at the
1296  * beginning and reuse it further; hence we save its value to memory, upload a
1297  * constant value with bit21 set and then we restore it back with the saved value.
1298  * To simplify the WA, a constant value is formed by using the default value
1299  * of this register. This shouldn't be a problem because we are only modifying
1300  * it for a short period and this batch in non-premptible. We can ofcourse
1301  * use additional instructions that read the actual value of the register
1302  * at that time and set our bit of interest but it makes the WA complicated.
1303  *
1304  * This WA is also required for Gen9 so extracting as a function avoids
1305  * code duplication.
1306  */
1307 static u32 *
1308 gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
1309 {
1310         *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1311         *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1312         *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1313         *batch++ = 0;
1314
1315         *batch++ = MI_LOAD_REGISTER_IMM(1);
1316         *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1317         *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
1318
1319         batch = gen8_emit_pipe_control(batch,
1320                                        PIPE_CONTROL_CS_STALL |
1321                                        PIPE_CONTROL_DC_FLUSH_ENABLE,
1322                                        0);
1323
1324         *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1325         *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1326         *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1327         *batch++ = 0;
1328
1329         return batch;
1330 }
1331
1332 /*
1333  * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1334  * initialized at the beginning and shared across all contexts but this field
1335  * helps us to have multiple batches at different offsets and select them based
1336  * on a criteria. At the moment this batch always start at the beginning of the page
1337  * and at this point we don't have multiple wa_ctx batch buffers.
1338  *
1339  * The number of WA applied are not known at the beginning; we use this field
1340  * to return the no of DWORDS written.
1341  *
1342  * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1343  * so it adds NOOPs as padding to make it cacheline aligned.
1344  * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1345  * makes a complete batch buffer.
1346  */
1347 static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1348 {
1349         /* WaDisableCtxRestoreArbitration:bdw,chv */
1350         *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1351
1352         /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
1353         if (IS_BROADWELL(engine->i915))
1354                 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
1355
1356         /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1357         /* Actual scratch location is at 128 bytes offset */
1358         batch = gen8_emit_pipe_control(batch,
1359                                        PIPE_CONTROL_FLUSH_L3 |
1360                                        PIPE_CONTROL_GLOBAL_GTT_IVB |
1361                                        PIPE_CONTROL_CS_STALL |
1362                                        PIPE_CONTROL_QW_WRITE,
1363                                        i915_ggtt_offset(engine->scratch) +
1364                                        2 * CACHELINE_BYTES);
1365
1366         *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1367
1368         /* Pad to end of cacheline */
1369         while ((unsigned long)batch % CACHELINE_BYTES)
1370                 *batch++ = MI_NOOP;
1371
1372         /*
1373          * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1374          * execution depends on the length specified in terms of cache lines
1375          * in the register CTX_RCS_INDIRECT_CTX
1376          */
1377
1378         return batch;
1379 }
1380
1381 static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1382 {
1383         *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1384
1385         /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
1386         batch = gen8_emit_flush_coherentl3_wa(engine, batch);
1387
1388         /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
1389         *batch++ = MI_LOAD_REGISTER_IMM(1);
1390         *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1391         *batch++ = _MASKED_BIT_DISABLE(
1392                         GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1393         *batch++ = MI_NOOP;
1394
1395         /* WaClearSlmSpaceAtContextSwitch:kbl */
1396         /* Actual scratch location is at 128 bytes offset */
1397         if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
1398                 batch = gen8_emit_pipe_control(batch,
1399                                                PIPE_CONTROL_FLUSH_L3 |
1400                                                PIPE_CONTROL_GLOBAL_GTT_IVB |
1401                                                PIPE_CONTROL_CS_STALL |
1402                                                PIPE_CONTROL_QW_WRITE,
1403                                                i915_ggtt_offset(engine->scratch)
1404                                                + 2 * CACHELINE_BYTES);
1405         }
1406
1407         /* WaMediaPoolStateCmdInWABB:bxt,glk */
1408         if (HAS_POOLED_EU(engine->i915)) {
1409                 /*
1410                  * EU pool configuration is setup along with golden context
1411                  * during context initialization. This value depends on
1412                  * device type (2x6 or 3x6) and needs to be updated based
1413                  * on which subslice is disabled especially for 2x6
1414                  * devices, however it is safe to load default
1415                  * configuration of 3x6 device instead of masking off
1416                  * corresponding bits because HW ignores bits of a disabled
1417                  * subslice and drops down to appropriate config. Please
1418                  * see render_state_setup() in i915_gem_render_state.c for
1419                  * possible configurations, to avoid duplication they are
1420                  * not shown here again.
1421                  */
1422                 *batch++ = GEN9_MEDIA_POOL_STATE;
1423                 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1424                 *batch++ = 0x00777000;
1425                 *batch++ = 0;
1426                 *batch++ = 0;
1427                 *batch++ = 0;
1428         }
1429
1430         *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1431
1432         /* Pad to end of cacheline */
1433         while ((unsigned long)batch % CACHELINE_BYTES)
1434                 *batch++ = MI_NOOP;
1435
1436         return batch;
1437 }
1438
1439 static u32 *
1440 gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1441 {
1442         int i;
1443
1444         /*
1445          * WaPipeControlBefore3DStateSamplePattern: cnl
1446          *
1447          * Ensure the engine is idle prior to programming a
1448          * 3DSTATE_SAMPLE_PATTERN during a context restore.
1449          */
1450         batch = gen8_emit_pipe_control(batch,
1451                                        PIPE_CONTROL_CS_STALL,
1452                                        0);
1453         /*
1454          * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1455          * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1456          * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1457          * confusing. Since gen8_emit_pipe_control() already advances the
1458          * batch by 6 dwords, we advance the other 10 here, completing a
1459          * cacheline. It's not clear if the workaround requires this padding
1460          * before other commands, or if it's just the regular padding we would
1461          * already have for the workaround bb, so leave it here for now.
1462          */
1463         for (i = 0; i < 10; i++)
1464                 *batch++ = MI_NOOP;
1465
1466         /* Pad to end of cacheline */
1467         while ((unsigned long)batch % CACHELINE_BYTES)
1468                 *batch++ = MI_NOOP;
1469
1470         return batch;
1471 }
1472
1473 #define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1474
1475 static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
1476 {
1477         struct drm_i915_gem_object *obj;
1478         struct i915_vma *vma;
1479         int err;
1480
1481         obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
1482         if (IS_ERR(obj))
1483                 return PTR_ERR(obj);
1484
1485         vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
1486         if (IS_ERR(vma)) {
1487                 err = PTR_ERR(vma);
1488                 goto err;
1489         }
1490
1491         err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1492         if (err)
1493                 goto err;
1494
1495         engine->wa_ctx.vma = vma;
1496         return 0;
1497
1498 err:
1499         i915_gem_object_put(obj);
1500         return err;
1501 }
1502
1503 static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
1504 {
1505         i915_vma_unpin_and_release(&engine->wa_ctx.vma);
1506 }
1507
1508 typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1509
1510 static int intel_init_workaround_bb(struct intel_engine_cs *engine)
1511 {
1512         struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
1513         struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1514                                             &wa_ctx->per_ctx };
1515         wa_bb_func_t wa_bb_fn[2];
1516         struct page *page;
1517         void *batch, *batch_ptr;
1518         unsigned int i;
1519         int ret;
1520
1521         if (GEM_WARN_ON(engine->id != RCS))
1522                 return -EINVAL;
1523
1524         switch (INTEL_GEN(engine->i915)) {
1525         case 10:
1526                 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1527                 wa_bb_fn[1] = NULL;
1528                 break;
1529         case 9:
1530                 wa_bb_fn[0] = gen9_init_indirectctx_bb;
1531                 wa_bb_fn[1] = NULL;
1532                 break;
1533         case 8:
1534                 wa_bb_fn[0] = gen8_init_indirectctx_bb;
1535                 wa_bb_fn[1] = NULL;
1536                 break;
1537         default:
1538                 MISSING_CASE(INTEL_GEN(engine->i915));
1539                 return 0;
1540         }
1541
1542         ret = lrc_setup_wa_ctx(engine);
1543         if (ret) {
1544                 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1545                 return ret;
1546         }
1547
1548         page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
1549         batch = batch_ptr = kmap_atomic(page);
1550
1551         /*
1552          * Emit the two workaround batch buffers, recording the offset from the
1553          * start of the workaround batch buffer object for each and their
1554          * respective sizes.
1555          */
1556         for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1557                 wa_bb[i]->offset = batch_ptr - batch;
1558                 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1559                                             CACHELINE_BYTES))) {
1560                         ret = -EINVAL;
1561                         break;
1562                 }
1563                 if (wa_bb_fn[i])
1564                         batch_ptr = wa_bb_fn[i](engine, batch_ptr);
1565                 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
1566         }
1567
1568         BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1569
1570         kunmap_atomic(batch);
1571         if (ret)
1572                 lrc_destroy_wa_ctx(engine);
1573
1574         return ret;
1575 }
1576
1577 static u8 gtiir[] = {
1578         [RCS] = 0,
1579         [BCS] = 0,
1580         [VCS] = 1,
1581         [VCS2] = 1,
1582         [VECS] = 3,
1583 };
1584
1585 static void enable_execlists(struct intel_engine_cs *engine)
1586 {
1587         struct drm_i915_private *dev_priv = engine->i915;
1588
1589         I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
1590
1591         /*
1592          * Make sure we're not enabling the new 12-deep CSB
1593          * FIFO as that requires a slightly updated handling
1594          * in the ctx switch irq. Since we're currently only
1595          * using only 2 elements of the enhanced execlists the
1596          * deeper FIFO it's not needed and it's not worth adding
1597          * more statements to the irq handler to support it.
1598          */
1599         if (INTEL_GEN(dev_priv) >= 11)
1600                 I915_WRITE(RING_MODE_GEN7(engine),
1601                            _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1602         else
1603                 I915_WRITE(RING_MODE_GEN7(engine),
1604                            _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1605
1606         I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1607                    engine->status_page.ggtt_offset);
1608         POSTING_READ(RING_HWS_PGA(engine->mmio_base));
1609
1610         /* Following the reset, we need to reload the CSB read/write pointers */
1611         engine->execlists.csb_head = -1;
1612 }
1613
1614 static int gen8_init_common_ring(struct intel_engine_cs *engine)
1615 {
1616         struct intel_engine_execlists * const execlists = &engine->execlists;
1617         int ret;
1618
1619         ret = intel_mocs_init_engine(engine);
1620         if (ret)
1621                 return ret;
1622
1623         intel_engine_reset_breadcrumbs(engine);
1624         intel_engine_init_hangcheck(engine);
1625
1626         enable_execlists(engine);
1627
1628         /* After a GPU reset, we may have requests to replay */
1629         if (execlists->first)
1630                 tasklet_schedule(&execlists->tasklet);
1631
1632         return 0;
1633 }
1634
1635 static int gen8_init_render_ring(struct intel_engine_cs *engine)
1636 {
1637         struct drm_i915_private *dev_priv = engine->i915;
1638         int ret;
1639
1640         ret = gen8_init_common_ring(engine);
1641         if (ret)
1642                 return ret;
1643
1644         /* We need to disable the AsyncFlip performance optimisations in order
1645          * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1646          * programmed to '1' on all products.
1647          *
1648          * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1649          */
1650         I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1651
1652         I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1653
1654         return init_workarounds_ring(engine);
1655 }
1656
1657 static int gen9_init_render_ring(struct intel_engine_cs *engine)
1658 {
1659         int ret;
1660
1661         ret = gen8_init_common_ring(engine);
1662         if (ret)
1663                 return ret;
1664
1665         return init_workarounds_ring(engine);
1666 }
1667
1668 static void reset_irq(struct intel_engine_cs *engine)
1669 {
1670         struct drm_i915_private *dev_priv = engine->i915;
1671         int i;
1672
1673         GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
1674
1675         /*
1676          * Clear any pending interrupt state.
1677          *
1678          * We do it twice out of paranoia that some of the IIR are double
1679          * buffered, and if we only reset it once there may still be
1680          * an interrupt pending.
1681          */
1682         for (i = 0; i < 2; i++) {
1683                 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
1684                            GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift);
1685                 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
1686         }
1687         GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
1688                    (GT_CONTEXT_SWITCH_INTERRUPT << engine->irq_shift));
1689
1690         clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1691 }
1692
1693 static void reset_common_ring(struct intel_engine_cs *engine,
1694                               struct i915_request *request)
1695 {
1696         struct intel_engine_execlists * const execlists = &engine->execlists;
1697         struct intel_context *ce;
1698         unsigned long flags;
1699
1700         GEM_TRACE("%s seqno=%x\n",
1701                   engine->name, request ? request->global_seqno : 0);
1702
1703         /* See execlists_cancel_requests() for the irq/spinlock split. */
1704         local_irq_save(flags);
1705
1706         reset_irq(engine);
1707
1708         /*
1709          * Catch up with any missed context-switch interrupts.
1710          *
1711          * Ideally we would just read the remaining CSB entries now that we
1712          * know the gpu is idle. However, the CSB registers are sometimes^W
1713          * often trashed across a GPU reset! Instead we have to rely on
1714          * guessing the missed context-switch events by looking at what
1715          * requests were completed.
1716          */
1717         execlists_cancel_port_requests(execlists);
1718
1719         /* Push back any incomplete requests for replay after the reset. */
1720         spin_lock(&engine->timeline->lock);
1721         __unwind_incomplete_requests(engine);
1722         spin_unlock(&engine->timeline->lock);
1723
1724         /* Mark all CS interrupts as complete */
1725         execlists->active = 0;
1726
1727         local_irq_restore(flags);
1728
1729         /*
1730          * If the request was innocent, we leave the request in the ELSP
1731          * and will try to replay it on restarting. The context image may
1732          * have been corrupted by the reset, in which case we may have
1733          * to service a new GPU hang, but more likely we can continue on
1734          * without impact.
1735          *
1736          * If the request was guilty, we presume the context is corrupt
1737          * and have to at least restore the RING register in the context
1738          * image back to the expected values to skip over the guilty request.
1739          */
1740         if (!request || request->fence.error != -EIO)
1741                 return;
1742
1743         /*
1744          * We want a simple context + ring to execute the breadcrumb update.
1745          * We cannot rely on the context being intact across the GPU hang,
1746          * so clear it and rebuild just what we need for the breadcrumb.
1747          * All pending requests for this context will be zapped, and any
1748          * future request will be after userspace has had the opportunity
1749          * to recreate its own state.
1750          */
1751         ce = &request->ctx->engine[engine->id];
1752         execlists_init_reg_state(ce->lrc_reg_state,
1753                                  request->ctx, engine, ce->ring);
1754
1755         /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
1756         ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1757                 i915_ggtt_offset(ce->ring->vma);
1758         ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
1759
1760         request->ring->head = request->postfix;
1761         intel_ring_update_space(request->ring);
1762
1763         /* Reset WaIdleLiteRestore:bdw,skl as well */
1764         unwind_wa_tail(request);
1765 }
1766
1767 static int intel_logical_ring_emit_pdps(struct i915_request *rq)
1768 {
1769         struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1770         struct intel_engine_cs *engine = rq->engine;
1771         const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
1772         u32 *cs;
1773         int i;
1774
1775         cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
1776         if (IS_ERR(cs))
1777                 return PTR_ERR(cs);
1778
1779         *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
1780         for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
1781                 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1782
1783                 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1784                 *cs++ = upper_32_bits(pd_daddr);
1785                 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1786                 *cs++ = lower_32_bits(pd_daddr);
1787         }
1788
1789         *cs++ = MI_NOOP;
1790         intel_ring_advance(rq, cs);
1791
1792         return 0;
1793 }
1794
1795 static int gen8_emit_bb_start(struct i915_request *rq,
1796                               u64 offset, u32 len,
1797                               const unsigned int flags)
1798 {
1799         u32 *cs;
1800         int ret;
1801
1802         /* Don't rely in hw updating PDPs, specially in lite-restore.
1803          * Ideally, we should set Force PD Restore in ctx descriptor,
1804          * but we can't. Force Restore would be a second option, but
1805          * it is unsafe in case of lite-restore (because the ctx is
1806          * not idle). PML4 is allocated during ppgtt init so this is
1807          * not needed in 48-bit.*/
1808         if (rq->ctx->ppgtt &&
1809             (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1810             !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1811             !intel_vgpu_active(rq->i915)) {
1812                 ret = intel_logical_ring_emit_pdps(rq);
1813                 if (ret)
1814                         return ret;
1815
1816                 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
1817         }
1818
1819         cs = intel_ring_begin(rq, 4);
1820         if (IS_ERR(cs))
1821                 return PTR_ERR(cs);
1822
1823         /*
1824          * WaDisableCtxRestoreArbitration:bdw,chv
1825          *
1826          * We don't need to perform MI_ARB_ENABLE as often as we do (in
1827          * particular all the gen that do not need the w/a at all!), if we
1828          * took care to make sure that on every switch into this context
1829          * (both ordinary and for preemption) that arbitrartion was enabled
1830          * we would be fine. However, there doesn't seem to be a downside to
1831          * being paranoid and making sure it is set before each batch and
1832          * every context-switch.
1833          *
1834          * Note that if we fail to enable arbitration before the request
1835          * is complete, then we do not see the context-switch interrupt and
1836          * the engine hangs (with RING_HEAD == RING_TAIL).
1837          *
1838          * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1839          */
1840         *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1841
1842         /* FIXME(BDW): Address space and security selectors. */
1843         *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1844                 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1845                 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
1846         *cs++ = lower_32_bits(offset);
1847         *cs++ = upper_32_bits(offset);
1848         intel_ring_advance(rq, cs);
1849
1850         return 0;
1851 }
1852
1853 static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
1854 {
1855         struct drm_i915_private *dev_priv = engine->i915;
1856         I915_WRITE_IMR(engine,
1857                        ~(engine->irq_enable_mask | engine->irq_keep_mask));
1858         POSTING_READ_FW(RING_IMR(engine->mmio_base));
1859 }
1860
1861 static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
1862 {
1863         struct drm_i915_private *dev_priv = engine->i915;
1864         I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
1865 }
1866
1867 static int gen8_emit_flush(struct i915_request *request, u32 mode)
1868 {
1869         u32 cmd, *cs;
1870
1871         cs = intel_ring_begin(request, 4);
1872         if (IS_ERR(cs))
1873                 return PTR_ERR(cs);
1874
1875         cmd = MI_FLUSH_DW + 1;
1876
1877         /* We always require a command barrier so that subsequent
1878          * commands, such as breadcrumb interrupts, are strictly ordered
1879          * wrt the contents of the write cache being flushed to memory
1880          * (and thus being coherent from the CPU).
1881          */
1882         cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1883
1884         if (mode & EMIT_INVALIDATE) {
1885                 cmd |= MI_INVALIDATE_TLB;
1886                 if (request->engine->id == VCS)
1887                         cmd |= MI_INVALIDATE_BSD;
1888         }
1889
1890         *cs++ = cmd;
1891         *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1892         *cs++ = 0; /* upper addr */
1893         *cs++ = 0; /* value */
1894         intel_ring_advance(request, cs);
1895
1896         return 0;
1897 }
1898
1899 static int gen8_emit_flush_render(struct i915_request *request,
1900                                   u32 mode)
1901 {
1902         struct intel_engine_cs *engine = request->engine;
1903         u32 scratch_addr =
1904                 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
1905         bool vf_flush_wa = false, dc_flush_wa = false;
1906         u32 *cs, flags = 0;
1907         int len;
1908
1909         flags |= PIPE_CONTROL_CS_STALL;
1910
1911         if (mode & EMIT_FLUSH) {
1912                 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1913                 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1914                 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
1915                 flags |= PIPE_CONTROL_FLUSH_ENABLE;
1916         }
1917
1918         if (mode & EMIT_INVALIDATE) {
1919                 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1920                 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1921                 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1922                 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1923                 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1924                 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1925                 flags |= PIPE_CONTROL_QW_WRITE;
1926                 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1927
1928                 /*
1929                  * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1930                  * pipe control.
1931                  */
1932                 if (IS_GEN9(request->i915))
1933                         vf_flush_wa = true;
1934
1935                 /* WaForGAMHang:kbl */
1936                 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1937                         dc_flush_wa = true;
1938         }
1939
1940         len = 6;
1941
1942         if (vf_flush_wa)
1943                 len += 6;
1944
1945         if (dc_flush_wa)
1946                 len += 12;
1947
1948         cs = intel_ring_begin(request, len);
1949         if (IS_ERR(cs))
1950                 return PTR_ERR(cs);
1951
1952         if (vf_flush_wa)
1953                 cs = gen8_emit_pipe_control(cs, 0, 0);
1954
1955         if (dc_flush_wa)
1956                 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1957                                             0);
1958
1959         cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
1960
1961         if (dc_flush_wa)
1962                 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
1963
1964         intel_ring_advance(request, cs);
1965
1966         return 0;
1967 }
1968
1969 /*
1970  * Reserve space for 2 NOOPs at the end of each request to be
1971  * used as a workaround for not being allowed to do lite
1972  * restore with HEAD==TAIL (WaIdleLiteRestore).
1973  */
1974 static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
1975 {
1976         /* Ensure there's always at least one preemption point per-request. */
1977         *cs++ = MI_ARB_CHECK;
1978         *cs++ = MI_NOOP;
1979         request->wa_tail = intel_ring_offset(request, cs);
1980 }
1981
1982 static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
1983 {
1984         /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1985         BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
1986
1987         cs = gen8_emit_ggtt_write(cs, request->global_seqno,
1988                                   intel_hws_seqno_address(request->engine));
1989         *cs++ = MI_USER_INTERRUPT;
1990         *cs++ = MI_NOOP;
1991         request->tail = intel_ring_offset(request, cs);
1992         assert_ring_tail_valid(request->ring, request->tail);
1993
1994         gen8_emit_wa_tail(request, cs);
1995 }
1996 static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
1997
1998 static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
1999 {
2000         /* We're using qword write, seqno should be aligned to 8 bytes. */
2001         BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2002
2003         cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2004                                       intel_hws_seqno_address(request->engine));
2005         *cs++ = MI_USER_INTERRUPT;
2006         *cs++ = MI_NOOP;
2007         request->tail = intel_ring_offset(request, cs);
2008         assert_ring_tail_valid(request->ring, request->tail);
2009
2010         gen8_emit_wa_tail(request, cs);
2011 }
2012 static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
2013
2014 static int gen8_init_rcs_context(struct i915_request *rq)
2015 {
2016         int ret;
2017
2018         ret = intel_ring_workarounds_emit(rq);
2019         if (ret)
2020                 return ret;
2021
2022         ret = intel_rcs_context_init_mocs(rq);
2023         /*
2024          * Failing to program the MOCS is non-fatal.The system will not
2025          * run at peak performance. So generate an error and carry on.
2026          */
2027         if (ret)
2028                 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2029
2030         return i915_gem_render_state_emit(rq);
2031 }
2032
2033 /**
2034  * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
2035  * @engine: Engine Command Streamer.
2036  */
2037 void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
2038 {
2039         struct drm_i915_private *dev_priv;
2040
2041         /*
2042          * Tasklet cannot be active at this point due intel_mark_active/idle
2043          * so this is just for documentation.
2044          */
2045         if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2046                              &engine->execlists.tasklet.state)))
2047                 tasklet_kill(&engine->execlists.tasklet);
2048
2049         dev_priv = engine->i915;
2050
2051         if (engine->buffer) {
2052                 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
2053         }
2054
2055         if (engine->cleanup)
2056                 engine->cleanup(engine);
2057
2058         intel_engine_cleanup_common(engine);
2059
2060         lrc_destroy_wa_ctx(engine);
2061
2062         engine->i915 = NULL;
2063         dev_priv->engine[engine->id] = NULL;
2064         kfree(engine);
2065 }
2066
2067 static void execlists_set_default_submission(struct intel_engine_cs *engine)
2068 {
2069         engine->submit_request = execlists_submit_request;
2070         engine->cancel_requests = execlists_cancel_requests;
2071         engine->schedule = execlists_schedule;
2072         engine->execlists.tasklet.func = execlists_submission_tasklet;
2073
2074         engine->park = NULL;
2075         engine->unpark = NULL;
2076
2077         engine->flags |= I915_ENGINE_SUPPORTS_STATS;
2078
2079         engine->i915->caps.scheduler =
2080                 I915_SCHEDULER_CAP_ENABLED |
2081                 I915_SCHEDULER_CAP_PRIORITY;
2082         if (engine->i915->preempt_context)
2083                 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
2084 }
2085
2086 static void
2087 logical_ring_default_vfuncs(struct intel_engine_cs *engine)
2088 {
2089         /* Default vfuncs which can be overriden by each engine. */
2090         engine->init_hw = gen8_init_common_ring;
2091         engine->reset_hw = reset_common_ring;
2092
2093         engine->context_pin = execlists_context_pin;
2094         engine->context_unpin = execlists_context_unpin;
2095
2096         engine->request_alloc = execlists_request_alloc;
2097
2098         engine->emit_flush = gen8_emit_flush;
2099         engine->emit_breadcrumb = gen8_emit_breadcrumb;
2100         engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
2101
2102         engine->set_default_submission = execlists_set_default_submission;
2103
2104         if (INTEL_GEN(engine->i915) < 11) {
2105                 engine->irq_enable = gen8_logical_ring_enable_irq;
2106                 engine->irq_disable = gen8_logical_ring_disable_irq;
2107         } else {
2108                 /*
2109                  * TODO: On Gen11 interrupt masks need to be clear
2110                  * to allow C6 entry. Keep interrupts enabled at
2111                  * and take the hit of generating extra interrupts
2112                  * until a more refined solution exists.
2113                  */
2114         }
2115         engine->emit_bb_start = gen8_emit_bb_start;
2116 }
2117
2118 static inline void
2119 logical_ring_default_irqs(struct intel_engine_cs *engine)
2120 {
2121         unsigned shift = engine->irq_shift;
2122         engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2123         engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
2124 }
2125
2126 static void
2127 logical_ring_setup(struct intel_engine_cs *engine)
2128 {
2129         struct drm_i915_private *dev_priv = engine->i915;
2130         enum forcewake_domains fw_domains;
2131
2132         intel_engine_setup_common(engine);
2133
2134         /* Intentionally left blank. */
2135         engine->buffer = NULL;
2136
2137         fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2138                                                     RING_ELSP(engine),
2139                                                     FW_REG_WRITE);
2140
2141         fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2142                                                      RING_CONTEXT_STATUS_PTR(engine),
2143                                                      FW_REG_READ | FW_REG_WRITE);
2144
2145         fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2146                                                      RING_CONTEXT_STATUS_BUF_BASE(engine),
2147                                                      FW_REG_READ);
2148
2149         engine->execlists.fw_domains = fw_domains;
2150
2151         tasklet_init(&engine->execlists.tasklet,
2152                      execlists_submission_tasklet, (unsigned long)engine);
2153
2154         logical_ring_default_vfuncs(engine);
2155         logical_ring_default_irqs(engine);
2156 }
2157
2158 static int logical_ring_init(struct intel_engine_cs *engine)
2159 {
2160         int ret;
2161
2162         ret = intel_engine_init_common(engine);
2163         if (ret)
2164                 goto error;
2165
2166         if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2167                 engine->execlists.submit_reg = engine->i915->regs +
2168                         i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2169                 engine->execlists.ctrl_reg = engine->i915->regs +
2170                         i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2171         } else {
2172                 engine->execlists.submit_reg = engine->i915->regs +
2173                         i915_mmio_reg_offset(RING_ELSP(engine));
2174         }
2175
2176         engine->execlists.preempt_complete_status = ~0u;
2177         if (engine->i915->preempt_context)
2178                 engine->execlists.preempt_complete_status =
2179                         upper_32_bits(engine->i915->preempt_context->engine[engine->id].lrc_desc);
2180
2181         return 0;
2182
2183 error:
2184         intel_logical_ring_cleanup(engine);
2185         return ret;
2186 }
2187
2188 int logical_render_ring_init(struct intel_engine_cs *engine)
2189 {
2190         struct drm_i915_private *dev_priv = engine->i915;
2191         int ret;
2192
2193         logical_ring_setup(engine);
2194
2195         if (HAS_L3_DPF(dev_priv))
2196                 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2197
2198         /* Override some for render ring. */
2199         if (INTEL_GEN(dev_priv) >= 9)
2200                 engine->init_hw = gen9_init_render_ring;
2201         else
2202                 engine->init_hw = gen8_init_render_ring;
2203         engine->init_context = gen8_init_rcs_context;
2204         engine->emit_flush = gen8_emit_flush_render;
2205         engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2206         engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
2207
2208         ret = intel_engine_create_scratch(engine, PAGE_SIZE);
2209         if (ret)
2210                 return ret;
2211
2212         ret = intel_init_workaround_bb(engine);
2213         if (ret) {
2214                 /*
2215                  * We continue even if we fail to initialize WA batch
2216                  * because we only expect rare glitches but nothing
2217                  * critical to prevent us from using GPU
2218                  */
2219                 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2220                           ret);
2221         }
2222
2223         return logical_ring_init(engine);
2224 }
2225
2226 int logical_xcs_ring_init(struct intel_engine_cs *engine)
2227 {
2228         logical_ring_setup(engine);
2229
2230         return logical_ring_init(engine);
2231 }
2232
2233 static u32
2234 make_rpcs(struct drm_i915_private *dev_priv)
2235 {
2236         u32 rpcs = 0;
2237
2238         /*
2239          * No explicit RPCS request is needed to ensure full
2240          * slice/subslice/EU enablement prior to Gen9.
2241         */
2242         if (INTEL_GEN(dev_priv) < 9)
2243                 return 0;
2244
2245         /*
2246          * Starting in Gen9, render power gating can leave
2247          * slice/subslice/EU in a partially enabled state. We
2248          * must make an explicit request through RPCS for full
2249          * enablement.
2250         */
2251         if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
2252                 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
2253                 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
2254                         GEN8_RPCS_S_CNT_SHIFT;
2255                 rpcs |= GEN8_RPCS_ENABLE;
2256         }
2257
2258         if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
2259                 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
2260                 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
2261                         GEN8_RPCS_SS_CNT_SHIFT;
2262                 rpcs |= GEN8_RPCS_ENABLE;
2263         }
2264
2265         if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2266                 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2267                         GEN8_RPCS_EU_MIN_SHIFT;
2268                 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
2269                         GEN8_RPCS_EU_MAX_SHIFT;
2270                 rpcs |= GEN8_RPCS_ENABLE;
2271         }
2272
2273         return rpcs;
2274 }
2275
2276 static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
2277 {
2278         u32 indirect_ctx_offset;
2279
2280         switch (INTEL_GEN(engine->i915)) {
2281         default:
2282                 MISSING_CASE(INTEL_GEN(engine->i915));
2283                 /* fall through */
2284         case 11:
2285                 indirect_ctx_offset =
2286                         GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2287                 break;
2288         case 10:
2289                 indirect_ctx_offset =
2290                         GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2291                 break;
2292         case 9:
2293                 indirect_ctx_offset =
2294                         GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2295                 break;
2296         case 8:
2297                 indirect_ctx_offset =
2298                         GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2299                 break;
2300         }
2301
2302         return indirect_ctx_offset;
2303 }
2304
2305 static void execlists_init_reg_state(u32 *regs,
2306                                      struct i915_gem_context *ctx,
2307                                      struct intel_engine_cs *engine,
2308                                      struct intel_ring *ring)
2309 {
2310         struct drm_i915_private *dev_priv = engine->i915;
2311         struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
2312         u32 base = engine->mmio_base;
2313         bool rcs = engine->id == RCS;
2314
2315         /* A context is actually a big batch buffer with several
2316          * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2317          * values we are setting here are only for the first context restore:
2318          * on a subsequent save, the GPU will recreate this batchbuffer with new
2319          * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2320          * we are not initializing here).
2321          */
2322         regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2323                                  MI_LRI_FORCE_POSTED;
2324
2325         CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
2326                 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2327                                     CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
2328                 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
2329                                    (HAS_RESOURCE_STREAMER(dev_priv) ?
2330                                    CTX_CTRL_RS_CTX_ENABLE : 0)));
2331         CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2332         CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2333         CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2334         CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2335                 RING_CTL_SIZE(ring->size) | RING_VALID);
2336         CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2337         CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2338         CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2339         CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2340         CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2341         CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2342         if (rcs) {
2343                 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2344
2345                 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2346                 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2347                         RING_INDIRECT_CTX_OFFSET(base), 0);
2348                 if (wa_ctx->indirect_ctx.size) {
2349                         u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
2350
2351                         regs[CTX_RCS_INDIRECT_CTX + 1] =
2352                                 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2353                                 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
2354
2355                         regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
2356                                 intel_lr_indirect_ctx_offset(engine) << 6;
2357                 }
2358
2359                 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2360                 if (wa_ctx->per_ctx.size) {
2361                         u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
2362
2363                         regs[CTX_BB_PER_CTX_PTR + 1] =
2364                                 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
2365                 }
2366         }
2367
2368         regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2369
2370         CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
2371         /* PDP values well be assigned later if needed */
2372         CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2373         CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2374         CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2375         CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2376         CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2377         CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2378         CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2379         CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
2380
2381         if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
2382                 /* 64b PPGTT (48bit canonical)
2383                  * PDP0_DESCRIPTOR contains the base address to PML4 and
2384                  * other PDP Descriptors are ignored.
2385                  */
2386                 ASSIGN_CTX_PML4(ppgtt, regs);
2387         }
2388
2389         if (rcs) {
2390                 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2391                 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2392                         make_rpcs(dev_priv));
2393
2394                 i915_oa_init_reg_state(engine, ctx, regs);
2395         }
2396 }
2397
2398 static int
2399 populate_lr_context(struct i915_gem_context *ctx,
2400                     struct drm_i915_gem_object *ctx_obj,
2401                     struct intel_engine_cs *engine,
2402                     struct intel_ring *ring)
2403 {
2404         void *vaddr;
2405         u32 *regs;
2406         int ret;
2407
2408         ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2409         if (ret) {
2410                 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2411                 return ret;
2412         }
2413
2414         vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2415         if (IS_ERR(vaddr)) {
2416                 ret = PTR_ERR(vaddr);
2417                 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2418                 return ret;
2419         }
2420         ctx_obj->mm.dirty = true;
2421
2422         if (engine->default_state) {
2423                 /*
2424                  * We only want to copy over the template context state;
2425                  * skipping over the headers reserved for GuC communication,
2426                  * leaving those as zero.
2427                  */
2428                 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2429                 void *defaults;
2430
2431                 defaults = i915_gem_object_pin_map(engine->default_state,
2432                                                    I915_MAP_WB);
2433                 if (IS_ERR(defaults))
2434                         return PTR_ERR(defaults);
2435
2436                 memcpy(vaddr + start, defaults + start, engine->context_size);
2437                 i915_gem_object_unpin_map(engine->default_state);
2438         }
2439
2440         /* The second page of the context object contains some fields which must
2441          * be set up prior to the first execution. */
2442         regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2443         execlists_init_reg_state(regs, ctx, engine, ring);
2444         if (!engine->default_state)
2445                 regs[CTX_CONTEXT_CONTROL + 1] |=
2446                         _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
2447         if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
2448                 regs[CTX_CONTEXT_CONTROL + 1] |=
2449                         _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2450                                            CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
2451
2452         i915_gem_object_unpin_map(ctx_obj);
2453
2454         return 0;
2455 }
2456
2457 static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
2458                                             struct intel_engine_cs *engine)
2459 {
2460         struct drm_i915_gem_object *ctx_obj;
2461         struct intel_context *ce = &ctx->engine[engine->id];
2462         struct i915_vma *vma;
2463         uint32_t context_size;
2464         struct intel_ring *ring;
2465         int ret;
2466
2467         if (ce->state)
2468                 return 0;
2469
2470         context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
2471
2472         /*
2473          * Before the actual start of the context image, we insert a few pages
2474          * for our own use and for sharing with the GuC.
2475          */
2476         context_size += LRC_HEADER_PAGES * PAGE_SIZE;
2477
2478         ctx_obj = i915_gem_object_create(ctx->i915, context_size);
2479         if (IS_ERR(ctx_obj)) {
2480                 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2481                 return PTR_ERR(ctx_obj);
2482         }
2483
2484         vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
2485         if (IS_ERR(vma)) {
2486                 ret = PTR_ERR(vma);
2487                 goto error_deref_obj;
2488         }
2489
2490         ring = intel_engine_create_ring(engine, ctx->ring_size);
2491         if (IS_ERR(ring)) {
2492                 ret = PTR_ERR(ring);
2493                 goto error_deref_obj;
2494         }
2495
2496         ret = populate_lr_context(ctx, ctx_obj, engine, ring);
2497         if (ret) {
2498                 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
2499                 goto error_ring_free;
2500         }
2501
2502         ce->ring = ring;
2503         ce->state = vma;
2504
2505         return 0;
2506
2507 error_ring_free:
2508         intel_ring_free(ring);
2509 error_deref_obj:
2510         i915_gem_object_put(ctx_obj);
2511         return ret;
2512 }
2513
2514 void intel_lr_context_resume(struct drm_i915_private *dev_priv)
2515 {
2516         struct intel_engine_cs *engine;
2517         struct i915_gem_context *ctx;
2518         enum intel_engine_id id;
2519
2520         /* Because we emit WA_TAIL_DWORDS there may be a disparity
2521          * between our bookkeeping in ce->ring->head and ce->ring->tail and
2522          * that stored in context. As we only write new commands from
2523          * ce->ring->tail onwards, everything before that is junk. If the GPU
2524          * starts reading from its RING_HEAD from the context, it may try to
2525          * execute that junk and die.
2526          *
2527          * So to avoid that we reset the context images upon resume. For
2528          * simplicity, we just zero everything out.
2529          */
2530         list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
2531                 for_each_engine(engine, dev_priv, id) {
2532                         struct intel_context *ce = &ctx->engine[engine->id];
2533                         u32 *reg;
2534
2535                         if (!ce->state)
2536                                 continue;
2537
2538                         reg = i915_gem_object_pin_map(ce->state->obj,
2539                                                       I915_MAP_WB);
2540                         if (WARN_ON(IS_ERR(reg)))
2541                                 continue;
2542
2543                         reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2544                         reg[CTX_RING_HEAD+1] = 0;
2545                         reg[CTX_RING_TAIL+1] = 0;
2546
2547                         ce->state->obj->mm.dirty = true;
2548                         i915_gem_object_unpin_map(ce->state->obj);
2549
2550                         intel_ring_reset(ce->ring, 0);
2551                 }
2552         }
2553 }