drm/i915: fix misalignment in HDCP register def
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2  * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3  * Copyright (c) 2007-2008 Intel Corporation
4  *   Jesse Barnes <jesse.barnes@intel.com>
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the next
14  * paragraph) shall be included in all copies or substantial portions of the
15  * Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23  * IN THE SOFTWARE.
24  */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <linux/sched/clock.h>
32 #include <drm/i915_drm.h>
33 #include "i915_drv.h"
34 #include <drm/drm_crtc.h>
35 #include <drm/drm_crtc_helper.h>
36 #include <drm/drm_encoder.h>
37 #include <drm/drm_fb_helper.h>
38 #include <drm/drm_dp_dual_mode_helper.h>
39 #include <drm/drm_dp_mst_helper.h>
40 #include <drm/drm_rect.h>
41 #include <drm/drm_atomic.h>
42
43 /**
44  * __wait_for - magic wait macro
45  *
46  * Macro to help avoid open coding check/wait/timeout patterns. Note that it's
47  * important that we check the condition again after having timed out, since the
48  * timeout could be due to preemption or similar and we've never had a chance to
49  * check the condition before the timeout.
50  */
51 #define __wait_for(OP, COND, US, Wmin, Wmax) ({ \
52         unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1;   \
53         long wait__ = (Wmin); /* recommended min for usleep is 10 us */ \
54         int ret__;                                                      \
55         might_sleep();                                                  \
56         for (;;) {                                                      \
57                 bool expired__ = time_after(jiffies, timeout__);        \
58                 OP;                                                     \
59                 if (COND) {                                             \
60                         ret__ = 0;                                      \
61                         break;                                          \
62                 }                                                       \
63                 if (expired__) {                                        \
64                         ret__ = -ETIMEDOUT;                             \
65                         break;                                          \
66                 }                                                       \
67                 usleep_range(wait__, wait__ * 2);                       \
68                 if (wait__ < (Wmax))                                    \
69                         wait__ <<= 1;                                   \
70         }                                                               \
71         ret__;                                                          \
72 })
73
74 #define _wait_for(COND, US, Wmin, Wmax) __wait_for(, (COND), (US), (Wmin), \
75                                                    (Wmax))
76 #define wait_for(COND, MS)              _wait_for((COND), (MS) * 1000, 10, 1000)
77
78 /* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
79 #if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
80 # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) WARN_ON_ONCE((ATOMIC) && !in_atomic())
81 #else
82 # define _WAIT_FOR_ATOMIC_CHECK(ATOMIC) do { } while (0)
83 #endif
84
85 #define _wait_for_atomic(COND, US, ATOMIC) \
86 ({ \
87         int cpu, ret, timeout = (US) * 1000; \
88         u64 base; \
89         _WAIT_FOR_ATOMIC_CHECK(ATOMIC); \
90         if (!(ATOMIC)) { \
91                 preempt_disable(); \
92                 cpu = smp_processor_id(); \
93         } \
94         base = local_clock(); \
95         for (;;) { \
96                 u64 now = local_clock(); \
97                 if (!(ATOMIC)) \
98                         preempt_enable(); \
99                 if (COND) { \
100                         ret = 0; \
101                         break; \
102                 } \
103                 if (now - base >= timeout) { \
104                         ret = -ETIMEDOUT; \
105                         break; \
106                 } \
107                 cpu_relax(); \
108                 if (!(ATOMIC)) { \
109                         preempt_disable(); \
110                         if (unlikely(cpu != smp_processor_id())) { \
111                                 timeout -= now - base; \
112                                 cpu = smp_processor_id(); \
113                                 base = local_clock(); \
114                         } \
115                 } \
116         } \
117         ret; \
118 })
119
120 #define wait_for_us(COND, US) \
121 ({ \
122         int ret__; \
123         BUILD_BUG_ON(!__builtin_constant_p(US)); \
124         if ((US) > 10) \
125                 ret__ = _wait_for((COND), (US), 10, 10); \
126         else \
127                 ret__ = _wait_for_atomic((COND), (US), 0); \
128         ret__; \
129 })
130
131 #define wait_for_atomic_us(COND, US) \
132 ({ \
133         BUILD_BUG_ON(!__builtin_constant_p(US)); \
134         BUILD_BUG_ON((US) > 50000); \
135         _wait_for_atomic((COND), (US), 1); \
136 })
137
138 #define wait_for_atomic(COND, MS) wait_for_atomic_us((COND), (MS) * 1000)
139
140 #define KHz(x) (1000 * (x))
141 #define MHz(x) KHz(1000 * (x))
142
143 /*
144  * Display related stuff
145  */
146
147 /* store information about an Ixxx DVO */
148 /* The i830->i865 use multiple DVOs with multiple i2cs */
149 /* the i915, i945 have a single sDVO i2c bus - which is different */
150 #define MAX_OUTPUTS 6
151 /* maximum connectors per crtcs in the mode set */
152
153 /* Maximum cursor sizes */
154 #define GEN2_CURSOR_WIDTH 64
155 #define GEN2_CURSOR_HEIGHT 64
156 #define MAX_CURSOR_WIDTH 256
157 #define MAX_CURSOR_HEIGHT 256
158
159 #define INTEL_I2C_BUS_DVO 1
160 #define INTEL_I2C_BUS_SDVO 2
161
162 /* these are outputs from the chip - integrated only
163    external chips are via DVO or SDVO output */
164 enum intel_output_type {
165         INTEL_OUTPUT_UNUSED = 0,
166         INTEL_OUTPUT_ANALOG = 1,
167         INTEL_OUTPUT_DVO = 2,
168         INTEL_OUTPUT_SDVO = 3,
169         INTEL_OUTPUT_LVDS = 4,
170         INTEL_OUTPUT_TVOUT = 5,
171         INTEL_OUTPUT_HDMI = 6,
172         INTEL_OUTPUT_DP = 7,
173         INTEL_OUTPUT_EDP = 8,
174         INTEL_OUTPUT_DSI = 9,
175         INTEL_OUTPUT_DDI = 10,
176         INTEL_OUTPUT_DP_MST = 11,
177 };
178
179 #define INTEL_DVO_CHIP_NONE 0
180 #define INTEL_DVO_CHIP_LVDS 1
181 #define INTEL_DVO_CHIP_TMDS 2
182 #define INTEL_DVO_CHIP_TVOUT 4
183
184 #define INTEL_DSI_VIDEO_MODE    0
185 #define INTEL_DSI_COMMAND_MODE  1
186
187 struct intel_framebuffer {
188         struct drm_framebuffer base;
189         struct drm_i915_gem_object *obj;
190         struct intel_rotation_info rot_info;
191
192         /* for each plane in the normal GTT view */
193         struct {
194                 unsigned int x, y;
195         } normal[2];
196         /* for each plane in the rotated GTT view */
197         struct {
198                 unsigned int x, y;
199                 unsigned int pitch; /* pixels */
200         } rotated[2];
201 };
202
203 struct intel_fbdev {
204         struct drm_fb_helper helper;
205         struct intel_framebuffer *fb;
206         struct i915_vma *vma;
207         async_cookie_t cookie;
208         int preferred_bpp;
209 };
210
211 struct intel_encoder {
212         struct drm_encoder base;
213
214         enum intel_output_type type;
215         enum port port;
216         unsigned int cloneable;
217         void (*hot_plug)(struct intel_encoder *);
218         enum intel_output_type (*compute_output_type)(struct intel_encoder *,
219                                                       struct intel_crtc_state *,
220                                                       struct drm_connector_state *);
221         bool (*compute_config)(struct intel_encoder *,
222                                struct intel_crtc_state *,
223                                struct drm_connector_state *);
224         void (*pre_pll_enable)(struct intel_encoder *,
225                                const struct intel_crtc_state *,
226                                const struct drm_connector_state *);
227         void (*pre_enable)(struct intel_encoder *,
228                            const struct intel_crtc_state *,
229                            const struct drm_connector_state *);
230         void (*enable)(struct intel_encoder *,
231                        const struct intel_crtc_state *,
232                        const struct drm_connector_state *);
233         void (*disable)(struct intel_encoder *,
234                         const struct intel_crtc_state *,
235                         const struct drm_connector_state *);
236         void (*post_disable)(struct intel_encoder *,
237                              const struct intel_crtc_state *,
238                              const struct drm_connector_state *);
239         void (*post_pll_disable)(struct intel_encoder *,
240                                  const struct intel_crtc_state *,
241                                  const struct drm_connector_state *);
242         /* Read out the current hw state of this connector, returning true if
243          * the encoder is active. If the encoder is enabled it also set the pipe
244          * it is connected to in the pipe parameter. */
245         bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
246         /* Reconstructs the equivalent mode flags for the current hardware
247          * state. This must be called _after_ display->get_pipe_config has
248          * pre-filled the pipe config. Note that intel_encoder->base.crtc must
249          * be set correctly before calling this function. */
250         void (*get_config)(struct intel_encoder *,
251                            struct intel_crtc_state *pipe_config);
252         /* Returns a mask of power domains that need to be referenced as part
253          * of the hardware state readout code. */
254         u64 (*get_power_domains)(struct intel_encoder *encoder);
255         /*
256          * Called during system suspend after all pending requests for the
257          * encoder are flushed (for example for DP AUX transactions) and
258          * device interrupts are disabled.
259          */
260         void (*suspend)(struct intel_encoder *);
261         int crtc_mask;
262         enum hpd_pin hpd_pin;
263         enum intel_display_power_domain power_domain;
264         /* for communication with audio component; protected by av_mutex */
265         const struct drm_connector *audio_connector;
266 };
267
268 struct intel_panel {
269         struct drm_display_mode *fixed_mode;
270         struct drm_display_mode *alt_fixed_mode;
271         struct drm_display_mode *downclock_mode;
272
273         /* backlight */
274         struct {
275                 bool present;
276                 u32 level;
277                 u32 min;
278                 u32 max;
279                 bool enabled;
280                 bool combination_mode;  /* gen 2/4 only */
281                 bool active_low_pwm;
282                 bool alternate_pwm_increment;   /* lpt+ */
283
284                 /* PWM chip */
285                 bool util_pin_active_low;       /* bxt+ */
286                 u8 controller;          /* bxt+ only */
287                 struct pwm_device *pwm;
288
289                 struct backlight_device *device;
290
291                 /* Connector and platform specific backlight functions */
292                 int (*setup)(struct intel_connector *connector, enum pipe pipe);
293                 uint32_t (*get)(struct intel_connector *connector);
294                 void (*set)(const struct drm_connector_state *conn_state, uint32_t level);
295                 void (*disable)(const struct drm_connector_state *conn_state);
296                 void (*enable)(const struct intel_crtc_state *crtc_state,
297                                const struct drm_connector_state *conn_state);
298                 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
299                                       uint32_t hz);
300                 void (*power)(struct intel_connector *, bool enable);
301         } backlight;
302 };
303
304 /*
305  * This structure serves as a translation layer between the generic HDCP code
306  * and the bus-specific code. What that means is that HDCP over HDMI differs
307  * from HDCP over DP, so to account for these differences, we need to
308  * communicate with the receiver through this shim.
309  *
310  * For completeness, the 2 buses differ in the following ways:
311  *      - DP AUX vs. DDC
312  *              HDCP registers on the receiver are set via DP AUX for DP, and
313  *              they are set via DDC for HDMI.
314  *      - Receiver register offsets
315  *              The offsets of the registers are different for DP vs. HDMI
316  *      - Receiver register masks/offsets
317  *              For instance, the ready bit for the KSV fifo is in a different
318  *              place on DP vs HDMI
319  *      - Receiver register names
320  *              Seriously. In the DP spec, the 16-bit register containing
321  *              downstream information is called BINFO, on HDMI it's called
322  *              BSTATUS. To confuse matters further, DP has a BSTATUS register
323  *              with a completely different definition.
324  *      - KSV FIFO
325  *              On HDMI, the ksv fifo is read all at once, whereas on DP it must
326  *              be read 3 keys at a time
327  *      - Aksv output
328  *              Since Aksv is hidden in hardware, there's different procedures
329  *              to send it over DP AUX vs DDC
330  */
331 struct intel_hdcp_shim {
332         /* Outputs the transmitter's An and Aksv values to the receiver. */
333         int (*write_an_aksv)(struct intel_digital_port *intel_dig_port, u8 *an);
334
335         /* Reads the receiver's key selection vector */
336         int (*read_bksv)(struct intel_digital_port *intel_dig_port, u8 *bksv);
337
338         /*
339          * Reads BINFO from DP receivers and BSTATUS from HDMI receivers. The
340          * definitions are the same in the respective specs, but the names are
341          * different. Call it BSTATUS since that's the name the HDMI spec
342          * uses and it was there first.
343          */
344         int (*read_bstatus)(struct intel_digital_port *intel_dig_port,
345                             u8 *bstatus);
346
347         /* Determines whether a repeater is present downstream */
348         int (*repeater_present)(struct intel_digital_port *intel_dig_port,
349                                 bool *repeater_present);
350
351         /* Reads the receiver's Ri' value */
352         int (*read_ri_prime)(struct intel_digital_port *intel_dig_port, u8 *ri);
353
354         /* Determines if the receiver's KSV FIFO is ready for consumption */
355         int (*read_ksv_ready)(struct intel_digital_port *intel_dig_port,
356                               bool *ksv_ready);
357
358         /* Reads the ksv fifo for num_downstream devices */
359         int (*read_ksv_fifo)(struct intel_digital_port *intel_dig_port,
360                              int num_downstream, u8 *ksv_fifo);
361
362         /* Reads a 32-bit part of V' from the receiver */
363         int (*read_v_prime_part)(struct intel_digital_port *intel_dig_port,
364                                  int i, u32 *part);
365
366         /* Enables HDCP signalling on the port */
367         int (*toggle_signalling)(struct intel_digital_port *intel_dig_port,
368                                  bool enable);
369
370         /* Ensures the link is still protected */
371         bool (*check_link)(struct intel_digital_port *intel_dig_port);
372
373         /* Detects panel's hdcp capability. This is optional for HDMI. */
374         int (*hdcp_capable)(struct intel_digital_port *intel_dig_port,
375                             bool *hdcp_capable);
376 };
377
378 struct intel_connector {
379         struct drm_connector base;
380         /*
381          * The fixed encoder this connector is connected to.
382          */
383         struct intel_encoder *encoder;
384
385         /* ACPI device id for ACPI and driver cooperation */
386         u32 acpi_device_id;
387
388         /* Reads out the current hw, returning true if the connector is enabled
389          * and active (i.e. dpms ON state). */
390         bool (*get_hw_state)(struct intel_connector *);
391
392         /* Panel info for eDP and LVDS */
393         struct intel_panel panel;
394
395         /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
396         struct edid *edid;
397         struct edid *detect_edid;
398
399         /* since POLL and HPD connectors may use the same HPD line keep the native
400            state of connector->polled in case hotplug storm detection changes it */
401         u8 polled;
402
403         void *port; /* store this opaque as its illegal to dereference it */
404
405         struct intel_dp *mst_port;
406
407         /* Work struct to schedule a uevent on link train failure */
408         struct work_struct modeset_retry_work;
409
410         const struct intel_hdcp_shim *hdcp_shim;
411         struct mutex hdcp_mutex;
412         uint64_t hdcp_value; /* protected by hdcp_mutex */
413         struct delayed_work hdcp_check_work;
414         struct work_struct hdcp_prop_work;
415 };
416
417 struct intel_digital_connector_state {
418         struct drm_connector_state base;
419
420         enum hdmi_force_audio force_audio;
421         int broadcast_rgb;
422 };
423
424 #define to_intel_digital_connector_state(x) container_of(x, struct intel_digital_connector_state, base)
425
426 struct dpll {
427         /* given values */
428         int n;
429         int m1, m2;
430         int p1, p2;
431         /* derived values */
432         int     dot;
433         int     vco;
434         int     m;
435         int     p;
436 };
437
438 struct intel_atomic_state {
439         struct drm_atomic_state base;
440
441         struct {
442                 /*
443                  * Logical state of cdclk (used for all scaling, watermark,
444                  * etc. calculations and checks). This is computed as if all
445                  * enabled crtcs were active.
446                  */
447                 struct intel_cdclk_state logical;
448
449                 /*
450                  * Actual state of cdclk, can be different from the logical
451                  * state only when all crtc's are DPMS off.
452                  */
453                 struct intel_cdclk_state actual;
454         } cdclk;
455
456         bool dpll_set, modeset;
457
458         /*
459          * Does this transaction change the pipes that are active?  This mask
460          * tracks which CRTC's have changed their active state at the end of
461          * the transaction (not counting the temporary disable during modesets).
462          * This mask should only be non-zero when intel_state->modeset is true,
463          * but the converse is not necessarily true; simply changing a mode may
464          * not flip the final active status of any CRTC's
465          */
466         unsigned int active_pipe_changes;
467
468         unsigned int active_crtcs;
469         /* minimum acceptable cdclk for each pipe */
470         int min_cdclk[I915_MAX_PIPES];
471         /* minimum acceptable voltage level for each pipe */
472         u8 min_voltage_level[I915_MAX_PIPES];
473
474         struct intel_shared_dpll_state shared_dpll[I915_NUM_PLLS];
475
476         /*
477          * Current watermarks can't be trusted during hardware readout, so
478          * don't bother calculating intermediate watermarks.
479          */
480         bool skip_intermediate_wm;
481
482         /* Gen9+ only */
483         struct skl_wm_values wm_results;
484
485         struct i915_sw_fence commit_ready;
486
487         struct llist_node freed;
488 };
489
490 struct intel_plane_state {
491         struct drm_plane_state base;
492         struct drm_rect clip;
493         struct i915_vma *vma;
494
495         struct {
496                 u32 offset;
497                 int x, y;
498         } main;
499         struct {
500                 u32 offset;
501                 int x, y;
502         } aux;
503
504         /* plane control register */
505         u32 ctl;
506
507         /* plane color control register */
508         u32 color_ctl;
509
510         /*
511          * scaler_id
512          *    = -1 : not using a scaler
513          *    >=  0 : using a scalers
514          *
515          * plane requiring a scaler:
516          *   - During check_plane, its bit is set in
517          *     crtc_state->scaler_state.scaler_users by calling helper function
518          *     update_scaler_plane.
519          *   - scaler_id indicates the scaler it got assigned.
520          *
521          * plane doesn't require a scaler:
522          *   - this can happen when scaling is no more required or plane simply
523          *     got disabled.
524          *   - During check_plane, corresponding bit is reset in
525          *     crtc_state->scaler_state.scaler_users by calling helper function
526          *     update_scaler_plane.
527          */
528         int scaler_id;
529
530         struct drm_intel_sprite_colorkey ckey;
531 };
532
533 struct intel_initial_plane_config {
534         struct intel_framebuffer *fb;
535         unsigned int tiling;
536         int size;
537         u32 base;
538 };
539
540 #define SKL_MIN_SRC_W 8
541 #define SKL_MAX_SRC_W 4096
542 #define SKL_MIN_SRC_H 8
543 #define SKL_MAX_SRC_H 4096
544 #define SKL_MIN_DST_W 8
545 #define SKL_MAX_DST_W 4096
546 #define SKL_MIN_DST_H 8
547 #define SKL_MAX_DST_H 4096
548
549 struct intel_scaler {
550         int in_use;
551         uint32_t mode;
552 };
553
554 struct intel_crtc_scaler_state {
555 #define SKL_NUM_SCALERS 2
556         struct intel_scaler scalers[SKL_NUM_SCALERS];
557
558         /*
559          * scaler_users: keeps track of users requesting scalers on this crtc.
560          *
561          *     If a bit is set, a user is using a scaler.
562          *     Here user can be a plane or crtc as defined below:
563          *       bits 0-30 - plane (bit position is index from drm_plane_index)
564          *       bit 31    - crtc
565          *
566          * Instead of creating a new index to cover planes and crtc, using
567          * existing drm_plane_index for planes which is well less than 31
568          * planes and bit 31 for crtc. This should be fine to cover all
569          * our platforms.
570          *
571          * intel_atomic_setup_scalers will setup available scalers to users
572          * requesting scalers. It will gracefully fail if request exceeds
573          * avilability.
574          */
575 #define SKL_CRTC_INDEX 31
576         unsigned scaler_users;
577
578         /* scaler used by crtc for panel fitting purpose */
579         int scaler_id;
580 };
581
582 /* drm_mode->private_flags */
583 #define I915_MODE_FLAG_INHERITED 1
584 /* Flag to get scanline using frame time stamps */
585 #define I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP (1<<1)
586
587 struct intel_pipe_wm {
588         struct intel_wm_level wm[5];
589         uint32_t linetime;
590         bool fbc_wm_enabled;
591         bool pipe_enabled;
592         bool sprites_enabled;
593         bool sprites_scaled;
594 };
595
596 struct skl_plane_wm {
597         struct skl_wm_level wm[8];
598         struct skl_wm_level trans_wm;
599 };
600
601 struct skl_pipe_wm {
602         struct skl_plane_wm planes[I915_MAX_PLANES];
603         uint32_t linetime;
604 };
605
606 enum vlv_wm_level {
607         VLV_WM_LEVEL_PM2,
608         VLV_WM_LEVEL_PM5,
609         VLV_WM_LEVEL_DDR_DVFS,
610         NUM_VLV_WM_LEVELS,
611 };
612
613 struct vlv_wm_state {
614         struct g4x_pipe_wm wm[NUM_VLV_WM_LEVELS];
615         struct g4x_sr_wm sr[NUM_VLV_WM_LEVELS];
616         uint8_t num_levels;
617         bool cxsr;
618 };
619
620 struct vlv_fifo_state {
621         u16 plane[I915_MAX_PLANES];
622 };
623
624 enum g4x_wm_level {
625         G4X_WM_LEVEL_NORMAL,
626         G4X_WM_LEVEL_SR,
627         G4X_WM_LEVEL_HPLL,
628         NUM_G4X_WM_LEVELS,
629 };
630
631 struct g4x_wm_state {
632         struct g4x_pipe_wm wm;
633         struct g4x_sr_wm sr;
634         struct g4x_sr_wm hpll;
635         bool cxsr;
636         bool hpll_en;
637         bool fbc_en;
638 };
639
640 struct intel_crtc_wm_state {
641         union {
642                 struct {
643                         /*
644                          * Intermediate watermarks; these can be
645                          * programmed immediately since they satisfy
646                          * both the current configuration we're
647                          * switching away from and the new
648                          * configuration we're switching to.
649                          */
650                         struct intel_pipe_wm intermediate;
651
652                         /*
653                          * Optimal watermarks, programmed post-vblank
654                          * when this state is committed.
655                          */
656                         struct intel_pipe_wm optimal;
657                 } ilk;
658
659                 struct {
660                         /* gen9+ only needs 1-step wm programming */
661                         struct skl_pipe_wm optimal;
662                         struct skl_ddb_entry ddb;
663                 } skl;
664
665                 struct {
666                         /* "raw" watermarks (not inverted) */
667                         struct g4x_pipe_wm raw[NUM_VLV_WM_LEVELS];
668                         /* intermediate watermarks (inverted) */
669                         struct vlv_wm_state intermediate;
670                         /* optimal watermarks (inverted) */
671                         struct vlv_wm_state optimal;
672                         /* display FIFO split */
673                         struct vlv_fifo_state fifo_state;
674                 } vlv;
675
676                 struct {
677                         /* "raw" watermarks */
678                         struct g4x_pipe_wm raw[NUM_G4X_WM_LEVELS];
679                         /* intermediate watermarks */
680                         struct g4x_wm_state intermediate;
681                         /* optimal watermarks */
682                         struct g4x_wm_state optimal;
683                 } g4x;
684         };
685
686         /*
687          * Platforms with two-step watermark programming will need to
688          * update watermark programming post-vblank to switch from the
689          * safe intermediate watermarks to the optimal final
690          * watermarks.
691          */
692         bool need_postvbl_update;
693 };
694
695 struct intel_crtc_state {
696         struct drm_crtc_state base;
697
698         /**
699          * quirks - bitfield with hw state readout quirks
700          *
701          * For various reasons the hw state readout code might not be able to
702          * completely faithfully read out the current state. These cases are
703          * tracked with quirk flags so that fastboot and state checker can act
704          * accordingly.
705          */
706 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS       (1<<0) /* unreliable sync mode.flags */
707         unsigned long quirks;
708
709         unsigned fb_bits; /* framebuffers to flip */
710         bool update_pipe; /* can a fast modeset be performed? */
711         bool disable_cxsr;
712         bool update_wm_pre, update_wm_post; /* watermarks are updated */
713         bool fb_changed; /* fb on any of the planes is changed */
714         bool fifo_changed; /* FIFO split is changed */
715
716         /* Pipe source size (ie. panel fitter input size)
717          * All planes will be positioned inside this space,
718          * and get clipped at the edges. */
719         int pipe_src_w, pipe_src_h;
720
721         /*
722          * Pipe pixel rate, adjusted for
723          * panel fitter/pipe scaler downscaling.
724          */
725         unsigned int pixel_rate;
726
727         /* Whether to set up the PCH/FDI. Note that we never allow sharing
728          * between pch encoders and cpu encoders. */
729         bool has_pch_encoder;
730
731         /* Are we sending infoframes on the attached port */
732         bool has_infoframe;
733
734         /* CPU Transcoder for the pipe. Currently this can only differ from the
735          * pipe on Haswell and later (where we have a special eDP transcoder)
736          * and Broxton (where we have special DSI transcoders). */
737         enum transcoder cpu_transcoder;
738
739         /*
740          * Use reduced/limited/broadcast rbg range, compressing from the full
741          * range fed into the crtcs.
742          */
743         bool limited_color_range;
744
745         /* Bitmask of encoder types (enum intel_output_type)
746          * driven by the pipe.
747          */
748         unsigned int output_types;
749
750         /* Whether we should send NULL infoframes. Required for audio. */
751         bool has_hdmi_sink;
752
753         /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
754          * has_dp_encoder is set. */
755         bool has_audio;
756
757         /*
758          * Enable dithering, used when the selected pipe bpp doesn't match the
759          * plane bpp.
760          */
761         bool dither;
762
763         /*
764          * Dither gets enabled for 18bpp which causes CRC mismatch errors for
765          * compliance video pattern tests.
766          * Disable dither only if it is a compliance test request for
767          * 18bpp.
768          */
769         bool dither_force_disable;
770
771         /* Controls for the clock computation, to override various stages. */
772         bool clock_set;
773
774         /* SDVO TV has a bunch of special case. To make multifunction encoders
775          * work correctly, we need to track this at runtime.*/
776         bool sdvo_tv_clock;
777
778         /*
779          * crtc bandwidth limit, don't increase pipe bpp or clock if not really
780          * required. This is set in the 2nd loop of calling encoder's
781          * ->compute_config if the first pick doesn't work out.
782          */
783         bool bw_constrained;
784
785         /* Settings for the intel dpll used on pretty much everything but
786          * haswell. */
787         struct dpll dpll;
788
789         /* Selected dpll when shared or NULL. */
790         struct intel_shared_dpll *shared_dpll;
791
792         /* Actual register state of the dpll, for shared dpll cross-checking. */
793         struct intel_dpll_hw_state dpll_hw_state;
794
795         /* DSI PLL registers */
796         struct {
797                 u32 ctrl, div;
798         } dsi_pll;
799
800         int pipe_bpp;
801         struct intel_link_m_n dp_m_n;
802
803         /* m2_n2 for eDP downclock */
804         struct intel_link_m_n dp_m2_n2;
805         bool has_drrs;
806
807         bool has_psr;
808         bool has_psr2;
809
810         /*
811          * Frequence the dpll for the port should run at. Differs from the
812          * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
813          * already multiplied by pixel_multiplier.
814          */
815         int port_clock;
816
817         /* Used by SDVO (and if we ever fix it, HDMI). */
818         unsigned pixel_multiplier;
819
820         uint8_t lane_count;
821
822         /*
823          * Used by platforms having DP/HDMI PHY with programmable lane
824          * latency optimization.
825          */
826         uint8_t lane_lat_optim_mask;
827
828         /* minimum acceptable voltage level */
829         u8 min_voltage_level;
830
831         /* Panel fitter controls for gen2-gen4 + VLV */
832         struct {
833                 u32 control;
834                 u32 pgm_ratios;
835                 u32 lvds_border_bits;
836         } gmch_pfit;
837
838         /* Panel fitter placement and size for Ironlake+ */
839         struct {
840                 u32 pos;
841                 u32 size;
842                 bool enabled;
843                 bool force_thru;
844         } pch_pfit;
845
846         /* FDI configuration, only valid if has_pch_encoder is set. */
847         int fdi_lanes;
848         struct intel_link_m_n fdi_m_n;
849
850         bool ips_enabled;
851         bool ips_force_disable;
852
853         bool enable_fbc;
854
855         bool double_wide;
856
857         int pbn;
858
859         struct intel_crtc_scaler_state scaler_state;
860
861         /* w/a for waiting 2 vblanks during crtc enable */
862         enum pipe hsw_workaround_pipe;
863
864         /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
865         bool disable_lp_wm;
866
867         struct intel_crtc_wm_state wm;
868
869         /* Gamma mode programmed on the pipe */
870         uint32_t gamma_mode;
871
872         /* bitmask of visible planes (enum plane_id) */
873         u8 active_planes;
874
875         /* HDMI scrambling status */
876         bool hdmi_scrambling;
877
878         /* HDMI High TMDS char rate ratio */
879         bool hdmi_high_tmds_clock_ratio;
880
881         /* output format is YCBCR 4:2:0 */
882         bool ycbcr420;
883 };
884
885 struct intel_crtc {
886         struct drm_crtc base;
887         enum pipe pipe;
888         /*
889          * Whether the crtc and the connected output pipeline is active. Implies
890          * that crtc->enabled is set, i.e. the current mode configuration has
891          * some outputs connected to this crtc.
892          */
893         bool active;
894         u8 plane_ids_mask;
895         unsigned long long enabled_power_domains;
896         struct intel_overlay *overlay;
897
898         struct intel_crtc_state *config;
899
900         /* global reset count when the last flip was submitted */
901         unsigned int reset_count;
902
903         /* Access to these should be protected by dev_priv->irq_lock. */
904         bool cpu_fifo_underrun_disabled;
905         bool pch_fifo_underrun_disabled;
906
907         /* per-pipe watermark state */
908         struct {
909                 /* watermarks currently being used  */
910                 union {
911                         struct intel_pipe_wm ilk;
912                         struct vlv_wm_state vlv;
913                         struct g4x_wm_state g4x;
914                 } active;
915         } wm;
916
917         int scanline_offset;
918
919         struct {
920                 unsigned start_vbl_count;
921                 ktime_t start_vbl_time;
922                 int min_vbl, max_vbl;
923                 int scanline_start;
924         } debug;
925
926         /* scalers available on this crtc */
927         int num_scalers;
928 };
929
930 struct intel_plane {
931         struct drm_plane base;
932         enum i9xx_plane_id i9xx_plane;
933         enum plane_id id;
934         enum pipe pipe;
935         bool can_scale;
936         int max_downscale;
937         uint32_t frontbuffer_bit;
938
939         struct {
940                 u32 base, cntl, size;
941         } cursor;
942
943         /*
944          * NOTE: Do not place new plane state fields here (e.g., when adding
945          * new plane properties).  New runtime state should now be placed in
946          * the intel_plane_state structure and accessed via plane_state.
947          */
948
949         void (*update_plane)(struct intel_plane *plane,
950                              const struct intel_crtc_state *crtc_state,
951                              const struct intel_plane_state *plane_state);
952         void (*disable_plane)(struct intel_plane *plane,
953                               struct intel_crtc *crtc);
954         bool (*get_hw_state)(struct intel_plane *plane);
955         int (*check_plane)(struct intel_plane *plane,
956                            struct intel_crtc_state *crtc_state,
957                            struct intel_plane_state *state);
958 };
959
960 struct intel_watermark_params {
961         u16 fifo_size;
962         u16 max_wm;
963         u8 default_wm;
964         u8 guard_size;
965         u8 cacheline_size;
966 };
967
968 struct cxsr_latency {
969         bool is_desktop : 1;
970         bool is_ddr3 : 1;
971         u16 fsb_freq;
972         u16 mem_freq;
973         u16 display_sr;
974         u16 display_hpll_disable;
975         u16 cursor_sr;
976         u16 cursor_hpll_disable;
977 };
978
979 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
980 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
981 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
982 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
983 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
984 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
985 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
986 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
987 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
988
989 struct intel_hdmi {
990         i915_reg_t hdmi_reg;
991         int ddc_bus;
992         struct {
993                 enum drm_dp_dual_mode_type type;
994                 int max_tmds_clock;
995         } dp_dual_mode;
996         bool has_hdmi_sink;
997         bool has_audio;
998         bool rgb_quant_range_selectable;
999         struct intel_connector *attached_connector;
1000 };
1001
1002 struct intel_dp_mst_encoder;
1003 #define DP_MAX_DOWNSTREAM_PORTS         0x10
1004
1005 /*
1006  * enum link_m_n_set:
1007  *      When platform provides two set of M_N registers for dp, we can
1008  *      program them and switch between them incase of DRRS.
1009  *      But When only one such register is provided, we have to program the
1010  *      required divider value on that registers itself based on the DRRS state.
1011  *
1012  * M1_N1        : Program dp_m_n on M1_N1 registers
1013  *                        dp_m2_n2 on M2_N2 registers (If supported)
1014  *
1015  * M2_N2        : Program dp_m2_n2 on M1_N1 registers
1016  *                        M2_N2 registers are not supported
1017  */
1018
1019 enum link_m_n_set {
1020         /* Sets the m1_n1 and m2_n2 */
1021         M1_N1 = 0,
1022         M2_N2
1023 };
1024
1025 struct intel_dp_compliance_data {
1026         unsigned long edid;
1027         uint8_t video_pattern;
1028         uint16_t hdisplay, vdisplay;
1029         uint8_t bpc;
1030 };
1031
1032 struct intel_dp_compliance {
1033         unsigned long test_type;
1034         struct intel_dp_compliance_data test_data;
1035         bool test_active;
1036         int test_link_rate;
1037         u8 test_lane_count;
1038 };
1039
1040 struct intel_dp {
1041         i915_reg_t output_reg;
1042         i915_reg_t aux_ch_ctl_reg;
1043         i915_reg_t aux_ch_data_reg[5];
1044         uint32_t DP;
1045         int link_rate;
1046         uint8_t lane_count;
1047         uint8_t sink_count;
1048         bool link_mst;
1049         bool has_audio;
1050         bool detect_done;
1051         bool channel_eq_status;
1052         bool reset_link_params;
1053         uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
1054         uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
1055         uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
1056         uint8_t edp_dpcd[EDP_DISPLAY_CTL_CAP_SIZE];
1057         /* source rates */
1058         int num_source_rates;
1059         const int *source_rates;
1060         /* sink rates as reported by DP_MAX_LINK_RATE/DP_SUPPORTED_LINK_RATES */
1061         int num_sink_rates;
1062         int sink_rates[DP_MAX_SUPPORTED_RATES];
1063         bool use_rate_select;
1064         /* intersection of source and sink rates */
1065         int num_common_rates;
1066         int common_rates[DP_MAX_SUPPORTED_RATES];
1067         /* Max lane count for the current link */
1068         int max_link_lane_count;
1069         /* Max rate for the current link */
1070         int max_link_rate;
1071         /* sink or branch descriptor */
1072         struct drm_dp_desc desc;
1073         struct drm_dp_aux aux;
1074         enum intel_display_power_domain aux_power_domain;
1075         uint8_t train_set[4];
1076         int panel_power_up_delay;
1077         int panel_power_down_delay;
1078         int panel_power_cycle_delay;
1079         int backlight_on_delay;
1080         int backlight_off_delay;
1081         struct delayed_work panel_vdd_work;
1082         bool want_panel_vdd;
1083         unsigned long last_power_on;
1084         unsigned long last_backlight_off;
1085         ktime_t panel_power_off_time;
1086
1087         struct notifier_block edp_notifier;
1088
1089         /*
1090          * Pipe whose power sequencer is currently locked into
1091          * this port. Only relevant on VLV/CHV.
1092          */
1093         enum pipe pps_pipe;
1094         /*
1095          * Pipe currently driving the port. Used for preventing
1096          * the use of the PPS for any pipe currentrly driving
1097          * external DP as that will mess things up on VLV.
1098          */
1099         enum pipe active_pipe;
1100         /*
1101          * Set if the sequencer may be reset due to a power transition,
1102          * requiring a reinitialization. Only relevant on BXT.
1103          */
1104         bool pps_reset;
1105         struct edp_power_seq pps_delays;
1106
1107         bool can_mst; /* this port supports mst */
1108         bool is_mst;
1109         int active_mst_links;
1110         /* connector directly attached - won't be use for modeset in mst world */
1111         struct intel_connector *attached_connector;
1112
1113         /* mst connector list */
1114         struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
1115         struct drm_dp_mst_topology_mgr mst_mgr;
1116
1117         uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
1118         /*
1119          * This function returns the value we have to program the AUX_CTL
1120          * register with to kick off an AUX transaction.
1121          */
1122         uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
1123                                      bool has_aux_irq,
1124                                      int send_bytes,
1125                                      uint32_t aux_clock_divider);
1126
1127         /* This is called before a link training is starterd */
1128         void (*prepare_link_retrain)(struct intel_dp *intel_dp);
1129
1130         /* Displayport compliance testing */
1131         struct intel_dp_compliance compliance;
1132 };
1133
1134 struct intel_lspcon {
1135         bool active;
1136         enum drm_lspcon_mode mode;
1137 };
1138
1139 struct intel_digital_port {
1140         struct intel_encoder base;
1141         u32 saved_port_bits;
1142         struct intel_dp dp;
1143         struct intel_hdmi hdmi;
1144         struct intel_lspcon lspcon;
1145         enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
1146         bool release_cl2_override;
1147         uint8_t max_lanes;
1148         enum intel_display_power_domain ddi_io_power_domain;
1149
1150         void (*write_infoframe)(struct drm_encoder *encoder,
1151                                 const struct intel_crtc_state *crtc_state,
1152                                 unsigned int type,
1153                                 const void *frame, ssize_t len);
1154         void (*set_infoframes)(struct drm_encoder *encoder,
1155                                bool enable,
1156                                const struct intel_crtc_state *crtc_state,
1157                                const struct drm_connector_state *conn_state);
1158         bool (*infoframe_enabled)(struct drm_encoder *encoder,
1159                                   const struct intel_crtc_state *pipe_config);
1160 };
1161
1162 struct intel_dp_mst_encoder {
1163         struct intel_encoder base;
1164         enum pipe pipe;
1165         struct intel_digital_port *primary;
1166         struct intel_connector *connector;
1167 };
1168
1169 static inline enum dpio_channel
1170 vlv_dport_to_channel(struct intel_digital_port *dport)
1171 {
1172         switch (dport->base.port) {
1173         case PORT_B:
1174         case PORT_D:
1175                 return DPIO_CH0;
1176         case PORT_C:
1177                 return DPIO_CH1;
1178         default:
1179                 BUG();
1180         }
1181 }
1182
1183 static inline enum dpio_phy
1184 vlv_dport_to_phy(struct intel_digital_port *dport)
1185 {
1186         switch (dport->base.port) {
1187         case PORT_B:
1188         case PORT_C:
1189                 return DPIO_PHY0;
1190         case PORT_D:
1191                 return DPIO_PHY1;
1192         default:
1193                 BUG();
1194         }
1195 }
1196
1197 static inline enum dpio_channel
1198 vlv_pipe_to_channel(enum pipe pipe)
1199 {
1200         switch (pipe) {
1201         case PIPE_A:
1202         case PIPE_C:
1203                 return DPIO_CH0;
1204         case PIPE_B:
1205                 return DPIO_CH1;
1206         default:
1207                 BUG();
1208         }
1209 }
1210
1211 static inline struct intel_crtc *
1212 intel_get_crtc_for_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
1213 {
1214         return dev_priv->pipe_to_crtc_mapping[pipe];
1215 }
1216
1217 static inline struct intel_crtc *
1218 intel_get_crtc_for_plane(struct drm_i915_private *dev_priv, enum i9xx_plane_id plane)
1219 {
1220         return dev_priv->plane_to_crtc_mapping[plane];
1221 }
1222
1223 struct intel_load_detect_pipe {
1224         struct drm_atomic_state *restore_state;
1225 };
1226
1227 static inline struct intel_encoder *
1228 intel_attached_encoder(struct drm_connector *connector)
1229 {
1230         return to_intel_connector(connector)->encoder;
1231 }
1232
1233 static inline struct intel_digital_port *
1234 enc_to_dig_port(struct drm_encoder *encoder)
1235 {
1236         struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
1237
1238         switch (intel_encoder->type) {
1239         case INTEL_OUTPUT_DDI:
1240                 WARN_ON(!HAS_DDI(to_i915(encoder->dev)));
1241         case INTEL_OUTPUT_DP:
1242         case INTEL_OUTPUT_EDP:
1243         case INTEL_OUTPUT_HDMI:
1244                 return container_of(encoder, struct intel_digital_port,
1245                                     base.base);
1246         default:
1247                 return NULL;
1248         }
1249 }
1250
1251 static inline struct intel_dp_mst_encoder *
1252 enc_to_mst(struct drm_encoder *encoder)
1253 {
1254         return container_of(encoder, struct intel_dp_mst_encoder, base.base);
1255 }
1256
1257 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
1258 {
1259         return &enc_to_dig_port(encoder)->dp;
1260 }
1261
1262 static inline struct intel_digital_port *
1263 dp_to_dig_port(struct intel_dp *intel_dp)
1264 {
1265         return container_of(intel_dp, struct intel_digital_port, dp);
1266 }
1267
1268 static inline struct intel_lspcon *
1269 dp_to_lspcon(struct intel_dp *intel_dp)
1270 {
1271         return &dp_to_dig_port(intel_dp)->lspcon;
1272 }
1273
1274 static inline struct intel_digital_port *
1275 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1276 {
1277         return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1278 }
1279
1280 static inline struct intel_plane_state *
1281 intel_atomic_get_new_plane_state(struct intel_atomic_state *state,
1282                                  struct intel_plane *plane)
1283 {
1284         return to_intel_plane_state(drm_atomic_get_new_plane_state(&state->base,
1285                                                                    &plane->base));
1286 }
1287
1288 static inline struct intel_crtc_state *
1289 intel_atomic_get_old_crtc_state(struct intel_atomic_state *state,
1290                                 struct intel_crtc *crtc)
1291 {
1292         return to_intel_crtc_state(drm_atomic_get_old_crtc_state(&state->base,
1293                                                                  &crtc->base));
1294 }
1295
1296 static inline struct intel_crtc_state *
1297 intel_atomic_get_new_crtc_state(struct intel_atomic_state *state,
1298                                 struct intel_crtc *crtc)
1299 {
1300         return to_intel_crtc_state(drm_atomic_get_new_crtc_state(&state->base,
1301                                                                  &crtc->base));
1302 }
1303
1304 /* intel_fifo_underrun.c */
1305 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1306                                            enum pipe pipe, bool enable);
1307 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1308                                            enum pipe pch_transcoder,
1309                                            bool enable);
1310 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1311                                          enum pipe pipe);
1312 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1313                                          enum pipe pch_transcoder);
1314 void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1315 void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1316
1317 /* i915_irq.c */
1318 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1319 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1320 void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1321 void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask);
1322 void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
1323 void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
1324 void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
1325
1326 static inline u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915,
1327                                             u32 mask)
1328 {
1329         return mask & ~i915->gt_pm.rps.pm_intrmsk_mbz;
1330 }
1331
1332 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1333 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1334 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1335 {
1336         /*
1337          * We only use drm_irq_uninstall() at unload and VT switch, so
1338          * this is the only thing we need to check.
1339          */
1340         return dev_priv->runtime_pm.irqs_enabled;
1341 }
1342
1343 int intel_get_crtc_scanline(struct intel_crtc *crtc);
1344 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1345                                      u8 pipe_mask);
1346 void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1347                                      u8 pipe_mask);
1348 void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv);
1349 void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv);
1350 void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv);
1351
1352 /* intel_crt.c */
1353 void intel_crt_init(struct drm_i915_private *dev_priv);
1354 void intel_crt_reset(struct drm_encoder *encoder);
1355
1356 /* intel_ddi.c */
1357 void intel_ddi_fdi_post_disable(struct intel_encoder *intel_encoder,
1358                                 const struct intel_crtc_state *old_crtc_state,
1359                                 const struct drm_connector_state *old_conn_state);
1360 void hsw_fdi_link_train(struct intel_crtc *crtc,
1361                         const struct intel_crtc_state *crtc_state);
1362 void intel_ddi_init(struct drm_i915_private *dev_priv, enum port port);
1363 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1364 void intel_ddi_enable_transcoder_func(const struct intel_crtc_state *crtc_state);
1365 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1366                                        enum transcoder cpu_transcoder);
1367 void intel_ddi_enable_pipe_clock(const struct intel_crtc_state *crtc_state);
1368 void intel_ddi_disable_pipe_clock(const  struct intel_crtc_state *crtc_state);
1369 struct intel_encoder *
1370 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1371 void intel_ddi_set_pipe_settings(const struct intel_crtc_state *crtc_state);
1372 void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1373 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1374 void intel_ddi_get_config(struct intel_encoder *encoder,
1375                           struct intel_crtc_state *pipe_config);
1376
1377 void intel_ddi_set_vc_payload_alloc(const struct intel_crtc_state *crtc_state,
1378                                     bool state);
1379 void intel_ddi_compute_min_voltage_level(struct drm_i915_private *dev_priv,
1380                                          struct intel_crtc_state *crtc_state);
1381 u32 bxt_signal_levels(struct intel_dp *intel_dp);
1382 uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1383 u8 intel_ddi_dp_voltage_max(struct intel_encoder *encoder);
1384 int intel_ddi_toggle_hdcp_signalling(struct intel_encoder *intel_encoder,
1385                                      bool enable);
1386
1387 unsigned int intel_fb_align_height(const struct drm_framebuffer *fb,
1388                                    int plane, unsigned int height);
1389
1390 /* intel_audio.c */
1391 void intel_init_audio_hooks(struct drm_i915_private *dev_priv);
1392 void intel_audio_codec_enable(struct intel_encoder *encoder,
1393                               const struct intel_crtc_state *crtc_state,
1394                               const struct drm_connector_state *conn_state);
1395 void intel_audio_codec_disable(struct intel_encoder *encoder,
1396                                const struct intel_crtc_state *old_crtc_state,
1397                                const struct drm_connector_state *old_conn_state);
1398 void i915_audio_component_init(struct drm_i915_private *dev_priv);
1399 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1400 void intel_audio_init(struct drm_i915_private *dev_priv);
1401 void intel_audio_deinit(struct drm_i915_private *dev_priv);
1402
1403 /* intel_cdclk.c */
1404 int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state);
1405 void skl_init_cdclk(struct drm_i915_private *dev_priv);
1406 void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1407 void cnl_init_cdclk(struct drm_i915_private *dev_priv);
1408 void cnl_uninit_cdclk(struct drm_i915_private *dev_priv);
1409 void bxt_init_cdclk(struct drm_i915_private *dev_priv);
1410 void bxt_uninit_cdclk(struct drm_i915_private *dev_priv);
1411 void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv);
1412 void intel_update_max_cdclk(struct drm_i915_private *dev_priv);
1413 void intel_update_cdclk(struct drm_i915_private *dev_priv);
1414 void intel_update_rawclk(struct drm_i915_private *dev_priv);
1415 bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
1416                                const struct intel_cdclk_state *b);
1417 bool intel_cdclk_changed(const struct intel_cdclk_state *a,
1418                          const struct intel_cdclk_state *b);
1419 void intel_set_cdclk(struct drm_i915_private *dev_priv,
1420                      const struct intel_cdclk_state *cdclk_state);
1421 void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
1422                             const char *context);
1423
1424 /* intel_display.c */
1425 void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1426 void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe);
1427 enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc);
1428 void intel_update_rawclk(struct drm_i915_private *dev_priv);
1429 int vlv_get_hpll_vco(struct drm_i915_private *dev_priv);
1430 int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
1431                       const char *name, u32 reg, int ref_freq);
1432 int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
1433                            const char *name, u32 reg);
1434 void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv);
1435 void lpt_disable_iclkip(struct drm_i915_private *dev_priv);
1436 void intel_init_display_hooks(struct drm_i915_private *dev_priv);
1437 unsigned int intel_fb_xy_to_linear(int x, int y,
1438                                    const struct intel_plane_state *state,
1439                                    int plane);
1440 void intel_add_fb_offsets(int *x, int *y,
1441                           const struct intel_plane_state *state, int plane);
1442 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1443 bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv);
1444 void intel_mark_busy(struct drm_i915_private *dev_priv);
1445 void intel_mark_idle(struct drm_i915_private *dev_priv);
1446 int intel_display_suspend(struct drm_device *dev);
1447 void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv);
1448 void intel_encoder_destroy(struct drm_encoder *encoder);
1449 int intel_connector_init(struct intel_connector *);
1450 struct intel_connector *intel_connector_alloc(void);
1451 void intel_connector_free(struct intel_connector *connector);
1452 bool intel_connector_get_hw_state(struct intel_connector *connector);
1453 void intel_connector_attach_encoder(struct intel_connector *connector,
1454                                     struct intel_encoder *encoder);
1455 struct drm_display_mode *
1456 intel_encoder_current_mode(struct intel_encoder *encoder);
1457
1458 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1459 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1460                                 struct drm_file *file_priv);
1461 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1462                                              enum pipe pipe);
1463 static inline bool
1464 intel_crtc_has_type(const struct intel_crtc_state *crtc_state,
1465                     enum intel_output_type type)
1466 {
1467         return crtc_state->output_types & (1 << type);
1468 }
1469 static inline bool
1470 intel_crtc_has_dp_encoder(const struct intel_crtc_state *crtc_state)
1471 {
1472         return crtc_state->output_types &
1473                 ((1 << INTEL_OUTPUT_DP) |
1474                  (1 << INTEL_OUTPUT_DP_MST) |
1475                  (1 << INTEL_OUTPUT_EDP));
1476 }
1477 static inline void
1478 intel_wait_for_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
1479 {
1480         drm_wait_one_vblank(&dev_priv->drm, pipe);
1481 }
1482 static inline void
1483 intel_wait_for_vblank_if_active(struct drm_i915_private *dev_priv, int pipe)
1484 {
1485         const struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1486
1487         if (crtc->active)
1488                 intel_wait_for_vblank(dev_priv, pipe);
1489 }
1490
1491 u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc);
1492
1493 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1494 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1495                          struct intel_digital_port *dport,
1496                          unsigned int expected_mask);
1497 int intel_get_load_detect_pipe(struct drm_connector *connector,
1498                                const struct drm_display_mode *mode,
1499                                struct intel_load_detect_pipe *old,
1500                                struct drm_modeset_acquire_ctx *ctx);
1501 void intel_release_load_detect_pipe(struct drm_connector *connector,
1502                                     struct intel_load_detect_pipe *old,
1503                                     struct drm_modeset_acquire_ctx *ctx);
1504 struct i915_vma *
1505 intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation);
1506 void intel_unpin_fb_vma(struct i915_vma *vma);
1507 struct drm_framebuffer *
1508 intel_framebuffer_create(struct drm_i915_gem_object *obj,
1509                          struct drm_mode_fb_cmd2 *mode_cmd);
1510 int intel_prepare_plane_fb(struct drm_plane *plane,
1511                            struct drm_plane_state *new_state);
1512 void intel_cleanup_plane_fb(struct drm_plane *plane,
1513                             struct drm_plane_state *old_state);
1514 int intel_plane_atomic_get_property(struct drm_plane *plane,
1515                                     const struct drm_plane_state *state,
1516                                     struct drm_property *property,
1517                                     uint64_t *val);
1518 int intel_plane_atomic_set_property(struct drm_plane *plane,
1519                                     struct drm_plane_state *state,
1520                                     struct drm_property *property,
1521                                     uint64_t val);
1522 int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
1523                                     struct drm_crtc_state *crtc_state,
1524                                     const struct intel_plane_state *old_plane_state,
1525                                     struct drm_plane_state *plane_state);
1526
1527 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1528                                     enum pipe pipe);
1529
1530 int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
1531                      const struct dpll *dpll);
1532 void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe);
1533 int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1534
1535 /* modesetting asserts */
1536 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1537                            enum pipe pipe);
1538 void assert_pll(struct drm_i915_private *dev_priv,
1539                 enum pipe pipe, bool state);
1540 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1541 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1542 void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state);
1543 #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1544 #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1545 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1546                        enum pipe pipe, bool state);
1547 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1548 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1549 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1550 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1551 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1552 u32 intel_compute_tile_offset(int *x, int *y,
1553                               const struct intel_plane_state *state, int plane);
1554 void intel_prepare_reset(struct drm_i915_private *dev_priv);
1555 void intel_finish_reset(struct drm_i915_private *dev_priv);
1556 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1557 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1558 void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv);
1559 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1560 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1561 void gen9_enable_dc5(struct drm_i915_private *dev_priv);
1562 unsigned int skl_cdclk_get_vco(unsigned int freq);
1563 void skl_enable_dc6(struct drm_i915_private *dev_priv);
1564 void skl_disable_dc6(struct drm_i915_private *dev_priv);
1565 void intel_dp_get_m_n(struct intel_crtc *crtc,
1566                       struct intel_crtc_state *pipe_config);
1567 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1568 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1569 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1570                         struct dpll *best_clock);
1571 int chv_calc_dpll_params(int refclk, struct dpll *pll_clock);
1572
1573 bool intel_crtc_active(struct intel_crtc *crtc);
1574 bool hsw_crtc_state_ips_capable(const struct intel_crtc_state *crtc_state);
1575 void hsw_enable_ips(const struct intel_crtc_state *crtc_state);
1576 void hsw_disable_ips(const struct intel_crtc_state *crtc_state);
1577 enum intel_display_power_domain intel_port_to_power_domain(enum port port);
1578 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1579                                  struct intel_crtc_state *pipe_config);
1580
1581 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1582 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1583
1584 static inline u32 intel_plane_ggtt_offset(const struct intel_plane_state *state)
1585 {
1586         return i915_ggtt_offset(state->vma);
1587 }
1588
1589 u32 glk_plane_color_ctl(const struct intel_crtc_state *crtc_state,
1590                         const struct intel_plane_state *plane_state);
1591 u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
1592                   const struct intel_plane_state *plane_state);
1593 u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
1594                      unsigned int rotation);
1595 int skl_check_plane_surface(struct intel_plane_state *plane_state);
1596 int i9xx_check_plane_surface(struct intel_plane_state *plane_state);
1597
1598 /* intel_csr.c */
1599 void intel_csr_ucode_init(struct drm_i915_private *);
1600 void intel_csr_load_program(struct drm_i915_private *);
1601 void intel_csr_ucode_fini(struct drm_i915_private *);
1602 void intel_csr_ucode_suspend(struct drm_i915_private *);
1603 void intel_csr_ucode_resume(struct drm_i915_private *);
1604
1605 /* intel_dp.c */
1606 bool intel_dp_init(struct drm_i915_private *dev_priv, i915_reg_t output_reg,
1607                    enum port port);
1608 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1609                              struct intel_connector *intel_connector);
1610 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1611                               int link_rate, uint8_t lane_count,
1612                               bool link_mst);
1613 int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
1614                                             int link_rate, uint8_t lane_count);
1615 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1616 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1617 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1618 void intel_dp_encoder_reset(struct drm_encoder *encoder);
1619 void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder);
1620 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1621 int intel_dp_sink_crc(struct intel_dp *intel_dp,
1622                       struct intel_crtc_state *crtc_state, u8 *crc);
1623 bool intel_dp_compute_config(struct intel_encoder *encoder,
1624                              struct intel_crtc_state *pipe_config,
1625                              struct drm_connector_state *conn_state);
1626 bool intel_dp_is_edp(struct intel_dp *intel_dp);
1627 bool intel_dp_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
1628 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1629                                   bool long_hpd);
1630 void intel_edp_backlight_on(const struct intel_crtc_state *crtc_state,
1631                             const struct drm_connector_state *conn_state);
1632 void intel_edp_backlight_off(const struct drm_connector_state *conn_state);
1633 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1634 void intel_edp_panel_on(struct intel_dp *intel_dp);
1635 void intel_edp_panel_off(struct intel_dp *intel_dp);
1636 void intel_dp_mst_suspend(struct drm_device *dev);
1637 void intel_dp_mst_resume(struct drm_device *dev);
1638 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1639 int intel_dp_max_lane_count(struct intel_dp *intel_dp);
1640 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1641 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1642 void intel_power_sequencer_reset(struct drm_i915_private *dev_priv);
1643 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1644 void intel_plane_destroy(struct drm_plane *plane);
1645 void intel_edp_drrs_enable(struct intel_dp *intel_dp,
1646                            const struct intel_crtc_state *crtc_state);
1647 void intel_edp_drrs_disable(struct intel_dp *intel_dp,
1648                             const struct intel_crtc_state *crtc_state);
1649 void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
1650                                unsigned int frontbuffer_bits);
1651 void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
1652                           unsigned int frontbuffer_bits);
1653
1654 void
1655 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1656                                        uint8_t dp_train_pat);
1657 void
1658 intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1659 void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1660 uint8_t
1661 intel_dp_voltage_max(struct intel_dp *intel_dp);
1662 uint8_t
1663 intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1664 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1665                            uint8_t *link_bw, uint8_t *rate_select);
1666 bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1667 bool
1668 intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1669
1670 static inline unsigned int intel_dp_unused_lane_mask(int lane_count)
1671 {
1672         return ~((1 << lane_count) - 1) & 0xf;
1673 }
1674
1675 bool intel_dp_read_dpcd(struct intel_dp *intel_dp);
1676 int intel_dp_link_required(int pixel_clock, int bpp);
1677 int intel_dp_max_data_rate(int max_link_clock, int max_lanes);
1678 bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1679                                   struct intel_digital_port *port);
1680
1681 /* intel_dp_aux_backlight.c */
1682 int intel_dp_aux_init_backlight_funcs(struct intel_connector *intel_connector);
1683
1684 /* intel_dp_mst.c */
1685 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1686 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1687 /* intel_dsi.c */
1688 void intel_dsi_init(struct drm_i915_private *dev_priv);
1689
1690 /* intel_dsi_dcs_backlight.c */
1691 int intel_dsi_dcs_init_backlight_funcs(struct intel_connector *intel_connector);
1692
1693 /* intel_dvo.c */
1694 void intel_dvo_init(struct drm_i915_private *dev_priv);
1695 /* intel_hotplug.c */
1696 void intel_hpd_poll_init(struct drm_i915_private *dev_priv);
1697
1698
1699 /* legacy fbdev emulation in intel_fbdev.c */
1700 #ifdef CONFIG_DRM_FBDEV_EMULATION
1701 extern int intel_fbdev_init(struct drm_device *dev);
1702 extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1703 extern void intel_fbdev_unregister(struct drm_i915_private *dev_priv);
1704 extern void intel_fbdev_fini(struct drm_i915_private *dev_priv);
1705 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1706 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1707 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1708 #else
1709 static inline int intel_fbdev_init(struct drm_device *dev)
1710 {
1711         return 0;
1712 }
1713
1714 static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1715 {
1716 }
1717
1718 static inline void intel_fbdev_unregister(struct drm_i915_private *dev_priv)
1719 {
1720 }
1721
1722 static inline void intel_fbdev_fini(struct drm_i915_private *dev_priv)
1723 {
1724 }
1725
1726 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1727 {
1728 }
1729
1730 static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
1731 {
1732 }
1733
1734 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1735 {
1736 }
1737 #endif
1738
1739 /* intel_fbc.c */
1740 void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1741                            struct intel_atomic_state *state);
1742 bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1743 void intel_fbc_pre_update(struct intel_crtc *crtc,
1744                           struct intel_crtc_state *crtc_state,
1745                           struct intel_plane_state *plane_state);
1746 void intel_fbc_post_update(struct intel_crtc *crtc);
1747 void intel_fbc_init(struct drm_i915_private *dev_priv);
1748 void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1749 void intel_fbc_enable(struct intel_crtc *crtc,
1750                       struct intel_crtc_state *crtc_state,
1751                       struct intel_plane_state *plane_state);
1752 void intel_fbc_disable(struct intel_crtc *crtc);
1753 void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1754 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1755                           unsigned int frontbuffer_bits,
1756                           enum fb_op_origin origin);
1757 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1758                      unsigned int frontbuffer_bits, enum fb_op_origin origin);
1759 void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1760 void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv);
1761
1762 /* intel_hdmi.c */
1763 void intel_hdmi_init(struct drm_i915_private *dev_priv, i915_reg_t hdmi_reg,
1764                      enum port port);
1765 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1766                                struct intel_connector *intel_connector);
1767 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1768 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1769                                struct intel_crtc_state *pipe_config,
1770                                struct drm_connector_state *conn_state);
1771 void intel_hdmi_handle_sink_scrambling(struct intel_encoder *intel_encoder,
1772                                        struct drm_connector *connector,
1773                                        bool high_tmds_clock_ratio,
1774                                        bool scrambling);
1775 void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable);
1776 void intel_infoframe_init(struct intel_digital_port *intel_dig_port);
1777
1778
1779 /* intel_lvds.c */
1780 void intel_lvds_init(struct drm_i915_private *dev_priv);
1781 struct intel_encoder *intel_get_lvds_encoder(struct drm_device *dev);
1782 bool intel_is_dual_link_lvds(struct drm_device *dev);
1783
1784
1785 /* intel_modes.c */
1786 int intel_connector_update_modes(struct drm_connector *connector,
1787                                  struct edid *edid);
1788 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1789 void intel_attach_force_audio_property(struct drm_connector *connector);
1790 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1791 void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1792
1793
1794 /* intel_overlay.c */
1795 void intel_setup_overlay(struct drm_i915_private *dev_priv);
1796 void intel_cleanup_overlay(struct drm_i915_private *dev_priv);
1797 int intel_overlay_switch_off(struct intel_overlay *overlay);
1798 int intel_overlay_put_image_ioctl(struct drm_device *dev, void *data,
1799                                   struct drm_file *file_priv);
1800 int intel_overlay_attrs_ioctl(struct drm_device *dev, void *data,
1801                               struct drm_file *file_priv);
1802 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1803
1804
1805 /* intel_panel.c */
1806 int intel_panel_init(struct intel_panel *panel,
1807                      struct drm_display_mode *fixed_mode,
1808                      struct drm_display_mode *alt_fixed_mode,
1809                      struct drm_display_mode *downclock_mode);
1810 void intel_panel_fini(struct intel_panel *panel);
1811 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1812                             struct drm_display_mode *adjusted_mode);
1813 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1814                              struct intel_crtc_state *pipe_config,
1815                              int fitting_mode);
1816 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1817                               struct intel_crtc_state *pipe_config,
1818                               int fitting_mode);
1819 void intel_panel_set_backlight_acpi(const struct drm_connector_state *conn_state,
1820                                     u32 level, u32 max);
1821 int intel_panel_setup_backlight(struct drm_connector *connector,
1822                                 enum pipe pipe);
1823 void intel_panel_enable_backlight(const struct intel_crtc_state *crtc_state,
1824                                   const struct drm_connector_state *conn_state);
1825 void intel_panel_disable_backlight(const struct drm_connector_state *old_conn_state);
1826 void intel_panel_destroy_backlight(struct drm_connector *connector);
1827 enum drm_connector_status intel_panel_detect(struct drm_i915_private *dev_priv);
1828 extern struct drm_display_mode *intel_find_panel_downclock(
1829                                 struct drm_i915_private *dev_priv,
1830                                 struct drm_display_mode *fixed_mode,
1831                                 struct drm_connector *connector);
1832
1833 #if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
1834 int intel_backlight_device_register(struct intel_connector *connector);
1835 void intel_backlight_device_unregister(struct intel_connector *connector);
1836 #else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1837 static inline int intel_backlight_device_register(struct intel_connector *connector)
1838 {
1839         return 0;
1840 }
1841 static inline void intel_backlight_device_unregister(struct intel_connector *connector)
1842 {
1843 }
1844 #endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1845
1846 /* intel_hdcp.c */
1847 void intel_hdcp_atomic_check(struct drm_connector *connector,
1848                              struct drm_connector_state *old_state,
1849                              struct drm_connector_state *new_state);
1850 int intel_hdcp_init(struct intel_connector *connector,
1851                     const struct intel_hdcp_shim *hdcp_shim);
1852 int intel_hdcp_enable(struct intel_connector *connector);
1853 int intel_hdcp_disable(struct intel_connector *connector);
1854 int intel_hdcp_check_link(struct intel_connector *connector);
1855 bool is_hdcp_supported(struct drm_i915_private *dev_priv, enum port port);
1856
1857 /* intel_psr.c */
1858 void intel_psr_enable(struct intel_dp *intel_dp,
1859                       const struct intel_crtc_state *crtc_state);
1860 void intel_psr_disable(struct intel_dp *intel_dp,
1861                       const struct intel_crtc_state *old_crtc_state);
1862 void intel_psr_invalidate(struct drm_i915_private *dev_priv,
1863                           unsigned frontbuffer_bits);
1864 void intel_psr_flush(struct drm_i915_private *dev_priv,
1865                      unsigned frontbuffer_bits,
1866                      enum fb_op_origin origin);
1867 void intel_psr_init(struct drm_i915_private *dev_priv);
1868 void intel_psr_single_frame_update(struct drm_i915_private *dev_priv,
1869                                    unsigned frontbuffer_bits);
1870 void intel_psr_compute_config(struct intel_dp *intel_dp,
1871                               struct intel_crtc_state *crtc_state);
1872
1873 /* intel_runtime_pm.c */
1874 int intel_power_domains_init(struct drm_i915_private *);
1875 void intel_power_domains_fini(struct drm_i915_private *);
1876 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1877 void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1878 void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
1879 void bxt_display_core_init(struct drm_i915_private *dev_priv, bool resume);
1880 void bxt_display_core_uninit(struct drm_i915_private *dev_priv);
1881 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1882 const char *
1883 intel_display_power_domain_str(enum intel_display_power_domain domain);
1884
1885 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1886                                     enum intel_display_power_domain domain);
1887 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1888                                       enum intel_display_power_domain domain);
1889 void intel_display_power_get(struct drm_i915_private *dev_priv,
1890                              enum intel_display_power_domain domain);
1891 bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1892                                         enum intel_display_power_domain domain);
1893 void intel_display_power_put(struct drm_i915_private *dev_priv,
1894                              enum intel_display_power_domain domain);
1895
1896 static inline void
1897 assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1898 {
1899         WARN_ONCE(dev_priv->runtime_pm.suspended,
1900                   "Device suspended during HW access\n");
1901 }
1902
1903 static inline void
1904 assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1905 {
1906         assert_rpm_device_not_suspended(dev_priv);
1907         WARN_ONCE(!atomic_read(&dev_priv->runtime_pm.wakeref_count),
1908                   "RPM wakelock ref not held during HW access");
1909 }
1910
1911 /**
1912  * disable_rpm_wakeref_asserts - disable the RPM assert checks
1913  * @dev_priv: i915 device instance
1914  *
1915  * This function disable asserts that check if we hold an RPM wakelock
1916  * reference, while keeping the device-not-suspended checks still enabled.
1917  * It's meant to be used only in special circumstances where our rule about
1918  * the wakelock refcount wrt. the device power state doesn't hold. According
1919  * to this rule at any point where we access the HW or want to keep the HW in
1920  * an active state we must hold an RPM wakelock reference acquired via one of
1921  * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1922  * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1923  * forcewake release timer, and the GPU RPS and hangcheck works. All other
1924  * users should avoid using this function.
1925  *
1926  * Any calls to this function must have a symmetric call to
1927  * enable_rpm_wakeref_asserts().
1928  */
1929 static inline void
1930 disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1931 {
1932         atomic_inc(&dev_priv->runtime_pm.wakeref_count);
1933 }
1934
1935 /**
1936  * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1937  * @dev_priv: i915 device instance
1938  *
1939  * This function re-enables the RPM assert checks after disabling them with
1940  * disable_rpm_wakeref_asserts. It's meant to be used only in special
1941  * circumstances otherwise its use should be avoided.
1942  *
1943  * Any calls to this function must have a symmetric call to
1944  * disable_rpm_wakeref_asserts().
1945  */
1946 static inline void
1947 enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1948 {
1949         atomic_dec(&dev_priv->runtime_pm.wakeref_count);
1950 }
1951
1952 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1953 bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1954 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1955 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1956
1957 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1958
1959 void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1960                              bool override, unsigned int mask);
1961 bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1962                           enum dpio_channel ch, bool override);
1963
1964
1965 /* intel_pm.c */
1966 void intel_init_clock_gating(struct drm_i915_private *dev_priv);
1967 void intel_suspend_hw(struct drm_i915_private *dev_priv);
1968 int ilk_wm_max_level(const struct drm_i915_private *dev_priv);
1969 void intel_update_watermarks(struct intel_crtc *crtc);
1970 void intel_init_pm(struct drm_i915_private *dev_priv);
1971 void intel_init_clock_gating_hooks(struct drm_i915_private *dev_priv);
1972 void intel_pm_setup(struct drm_i915_private *dev_priv);
1973 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1974 void intel_gpu_ips_teardown(void);
1975 void intel_init_gt_powersave(struct drm_i915_private *dev_priv);
1976 void intel_cleanup_gt_powersave(struct drm_i915_private *dev_priv);
1977 void intel_sanitize_gt_powersave(struct drm_i915_private *dev_priv);
1978 void intel_enable_gt_powersave(struct drm_i915_private *dev_priv);
1979 void intel_disable_gt_powersave(struct drm_i915_private *dev_priv);
1980 void intel_suspend_gt_powersave(struct drm_i915_private *dev_priv);
1981 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1982 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1983 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1984 void gen6_rps_boost(struct drm_i915_gem_request *rq,
1985                     struct intel_rps_client *rps);
1986 void g4x_wm_get_hw_state(struct drm_device *dev);
1987 void vlv_wm_get_hw_state(struct drm_device *dev);
1988 void ilk_wm_get_hw_state(struct drm_device *dev);
1989 void skl_wm_get_hw_state(struct drm_device *dev);
1990 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1991                           struct skl_ddb_allocation *ddb /* out */);
1992 void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc,
1993                               struct skl_pipe_wm *out);
1994 void g4x_wm_sanitize(struct drm_i915_private *dev_priv);
1995 void vlv_wm_sanitize(struct drm_i915_private *dev_priv);
1996 bool intel_can_enable_sagv(struct drm_atomic_state *state);
1997 int intel_enable_sagv(struct drm_i915_private *dev_priv);
1998 int intel_disable_sagv(struct drm_i915_private *dev_priv);
1999 bool skl_wm_level_equals(const struct skl_wm_level *l1,
2000                          const struct skl_wm_level *l2);
2001 bool skl_ddb_allocation_overlaps(struct drm_i915_private *dev_priv,
2002                                  const struct skl_ddb_entry **entries,
2003                                  const struct skl_ddb_entry *ddb,
2004                                  int ignore);
2005 bool ilk_disable_lp_wm(struct drm_device *dev);
2006 int skl_check_pipe_max_pixel_rate(struct intel_crtc *intel_crtc,
2007                                   struct intel_crtc_state *cstate);
2008 void intel_init_ipc(struct drm_i915_private *dev_priv);
2009 void intel_enable_ipc(struct drm_i915_private *dev_priv);
2010
2011 /* intel_sdvo.c */
2012 bool intel_sdvo_init(struct drm_i915_private *dev_priv,
2013                      i915_reg_t reg, enum port port);
2014
2015
2016 /* intel_sprite.c */
2017 int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
2018                              int usecs);
2019 struct intel_plane *intel_sprite_plane_create(struct drm_i915_private *dev_priv,
2020                                               enum pipe pipe, int plane);
2021 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
2022                               struct drm_file *file_priv);
2023 void intel_pipe_update_start(const struct intel_crtc_state *new_crtc_state);
2024 void intel_pipe_update_end(struct intel_crtc_state *new_crtc_state);
2025 void skl_update_plane(struct intel_plane *plane,
2026                       const struct intel_crtc_state *crtc_state,
2027                       const struct intel_plane_state *plane_state);
2028 void skl_disable_plane(struct intel_plane *plane, struct intel_crtc *crtc);
2029 bool skl_plane_get_hw_state(struct intel_plane *plane);
2030
2031 /* intel_tv.c */
2032 void intel_tv_init(struct drm_i915_private *dev_priv);
2033
2034 /* intel_atomic.c */
2035 int intel_digital_connector_atomic_get_property(struct drm_connector *connector,
2036                                                 const struct drm_connector_state *state,
2037                                                 struct drm_property *property,
2038                                                 uint64_t *val);
2039 int intel_digital_connector_atomic_set_property(struct drm_connector *connector,
2040                                                 struct drm_connector_state *state,
2041                                                 struct drm_property *property,
2042                                                 uint64_t val);
2043 int intel_digital_connector_atomic_check(struct drm_connector *conn,
2044                                          struct drm_connector_state *new_state);
2045 struct drm_connector_state *
2046 intel_digital_connector_duplicate_state(struct drm_connector *connector);
2047
2048 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
2049 void intel_crtc_destroy_state(struct drm_crtc *crtc,
2050                                struct drm_crtc_state *state);
2051 struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
2052 void intel_atomic_state_clear(struct drm_atomic_state *);
2053
2054 static inline struct intel_crtc_state *
2055 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
2056                             struct intel_crtc *crtc)
2057 {
2058         struct drm_crtc_state *crtc_state;
2059         crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
2060         if (IS_ERR(crtc_state))
2061                 return ERR_CAST(crtc_state);
2062
2063         return to_intel_crtc_state(crtc_state);
2064 }
2065
2066 static inline struct intel_crtc_state *
2067 intel_atomic_get_existing_crtc_state(struct drm_atomic_state *state,
2068                                      struct intel_crtc *crtc)
2069 {
2070         struct drm_crtc_state *crtc_state;
2071
2072         crtc_state = drm_atomic_get_existing_crtc_state(state, &crtc->base);
2073
2074         if (crtc_state)
2075                 return to_intel_crtc_state(crtc_state);
2076         else
2077                 return NULL;
2078 }
2079
2080 static inline struct intel_plane_state *
2081 intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
2082                                       struct intel_plane *plane)
2083 {
2084         struct drm_plane_state *plane_state;
2085
2086         plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
2087
2088         return to_intel_plane_state(plane_state);
2089 }
2090
2091 int intel_atomic_setup_scalers(struct drm_i915_private *dev_priv,
2092                                struct intel_crtc *intel_crtc,
2093                                struct intel_crtc_state *crtc_state);
2094
2095 /* intel_atomic_plane.c */
2096 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
2097 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
2098 void intel_plane_destroy_state(struct drm_plane *plane,
2099                                struct drm_plane_state *state);
2100 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
2101 int intel_plane_atomic_check_with_state(const struct intel_crtc_state *old_crtc_state,
2102                                         struct intel_crtc_state *crtc_state,
2103                                         const struct intel_plane_state *old_plane_state,
2104                                         struct intel_plane_state *intel_state);
2105
2106 /* intel_color.c */
2107 void intel_color_init(struct drm_crtc *crtc);
2108 int intel_color_check(struct drm_crtc *crtc, struct drm_crtc_state *state);
2109 void intel_color_set_csc(struct drm_crtc_state *crtc_state);
2110 void intel_color_load_luts(struct drm_crtc_state *crtc_state);
2111
2112 /* intel_lspcon.c */
2113 bool lspcon_init(struct intel_digital_port *intel_dig_port);
2114 void lspcon_resume(struct intel_lspcon *lspcon);
2115 void lspcon_wait_pcon_mode(struct intel_lspcon *lspcon);
2116
2117 /* intel_pipe_crc.c */
2118 int intel_pipe_crc_create(struct drm_minor *minor);
2119 #ifdef CONFIG_DEBUG_FS
2120 int intel_crtc_set_crc_source(struct drm_crtc *crtc, const char *source_name,
2121                               size_t *values_cnt);
2122 #else
2123 #define intel_crtc_set_crc_source NULL
2124 #endif
2125 extern const struct file_operations i915_display_crc_ctl_fops;
2126 #endif /* __INTEL_DRV_H__ */