2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Keith Packard <keithp@keithp.com>
28 #include <linux/i2c.h>
32 #include "drm_crtc_helper.h"
33 #include "intel_drv.h"
39 #define DP_LINK_STATUS_SIZE 6
40 #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42 #define DP_LINK_CONFIGURATION_SIZE 9
44 #define IS_eDP(i) ((i)->type == INTEL_OUTPUT_EDP)
46 struct intel_dp_priv {
49 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
51 uint8_t save_link_configuration[DP_LINK_CONFIGURATION_SIZE];
57 struct intel_output *intel_output;
58 struct i2c_adapter adapter;
59 struct i2c_algo_dp_aux_data algo;
63 intel_dp_link_train(struct intel_output *intel_output, uint32_t DP,
64 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE]);
67 intel_dp_link_down(struct intel_output *intel_output, uint32_t DP);
70 intel_edp_link_config (struct intel_output *intel_output,
71 int *lane_num, int *link_bw)
73 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
75 *lane_num = dp_priv->lane_count;
76 if (dp_priv->link_bw == DP_LINK_BW_1_62)
78 else if (dp_priv->link_bw == DP_LINK_BW_2_7)
83 intel_dp_max_lane_count(struct intel_output *intel_output)
85 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
86 int max_lane_count = 4;
88 if (dp_priv->dpcd[0] >= 0x11) {
89 max_lane_count = dp_priv->dpcd[2] & 0x1f;
90 switch (max_lane_count) {
91 case 1: case 2: case 4:
97 return max_lane_count;
101 intel_dp_max_link_bw(struct intel_output *intel_output)
103 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
104 int max_link_bw = dp_priv->dpcd[1];
106 switch (max_link_bw) {
107 case DP_LINK_BW_1_62:
111 max_link_bw = DP_LINK_BW_1_62;
118 intel_dp_link_clock(uint8_t link_bw)
120 if (link_bw == DP_LINK_BW_2_7)
126 /* I think this is a fiction */
128 intel_dp_link_required(int pixel_clock)
130 return pixel_clock * 3;
134 intel_dp_mode_valid(struct drm_connector *connector,
135 struct drm_display_mode *mode)
137 struct intel_output *intel_output = to_intel_output(connector);
138 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_output));
139 int max_lanes = intel_dp_max_lane_count(intel_output);
141 if (intel_dp_link_required(mode->clock) > max_link_clock * max_lanes)
142 return MODE_CLOCK_HIGH;
144 if (mode->clock < 10000)
145 return MODE_CLOCK_LOW;
151 pack_aux(uint8_t *src, int src_bytes)
158 for (i = 0; i < src_bytes; i++)
159 v |= ((uint32_t) src[i]) << ((3-i) * 8);
164 unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
169 for (i = 0; i < dst_bytes; i++)
170 dst[i] = src >> ((3-i) * 8);
173 /* hrawclock is 1/4 the FSB frequency */
175 intel_hrawclk(struct drm_device *dev)
177 struct drm_i915_private *dev_priv = dev->dev_private;
180 clkcfg = I915_READ(CLKCFG);
181 switch (clkcfg & CLKCFG_FSB_MASK) {
190 case CLKCFG_FSB_1067:
192 case CLKCFG_FSB_1333:
194 /* these two are just a guess; one of them might be right */
195 case CLKCFG_FSB_1600:
196 case CLKCFG_FSB_1600_ALT:
204 intel_dp_aux_ch(struct intel_output *intel_output,
205 uint8_t *send, int send_bytes,
206 uint8_t *recv, int recv_size)
208 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
209 uint32_t output_reg = dp_priv->output_reg;
210 struct drm_device *dev = intel_output->base.dev;
211 struct drm_i915_private *dev_priv = dev->dev_private;
212 uint32_t ch_ctl = output_reg + 0x10;
213 uint32_t ch_data = ch_ctl + 4;
218 uint32_t aux_clock_divider;
221 /* The clock divider is based off the hrawclk,
222 * and would like to run at 2MHz. So, take the
223 * hrawclk value and divide by 2 and use that
225 if (IS_eDP(intel_output))
226 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
227 else if (IS_IRONLAKE(dev))
228 aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
230 aux_clock_divider = intel_hrawclk(dev) / 2;
232 /* Must try at least 3 times according to DP spec */
233 for (try = 0; try < 5; try++) {
234 /* Load the send data into the aux channel data registers */
235 for (i = 0; i < send_bytes; i += 4) {
236 uint32_t d = pack_aux(send + i, send_bytes - i);
238 I915_WRITE(ch_data + i, d);
241 ctl = (DP_AUX_CH_CTL_SEND_BUSY |
242 DP_AUX_CH_CTL_TIME_OUT_400us |
243 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
244 (5 << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
245 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
247 DP_AUX_CH_CTL_TIME_OUT_ERROR |
248 DP_AUX_CH_CTL_RECEIVE_ERROR);
250 /* Send the command and wait for it to complete */
251 I915_WRITE(ch_ctl, ctl);
252 (void) I915_READ(ch_ctl);
255 status = I915_READ(ch_ctl);
256 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
260 /* Clear done status and any errors */
261 I915_WRITE(ch_ctl, (status |
263 DP_AUX_CH_CTL_TIME_OUT_ERROR |
264 DP_AUX_CH_CTL_RECEIVE_ERROR));
265 (void) I915_READ(ch_ctl);
266 if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
270 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
271 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
275 /* Check for timeout or receive error.
276 * Timeouts occur when the sink is not connected
278 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
279 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
283 /* Timeouts occur when the device isn't connected, so they're
284 * "normal" -- don't fill the kernel log with these */
285 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
286 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
290 /* Unload any bytes sent back from the other side */
291 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
292 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
294 if (recv_bytes > recv_size)
295 recv_bytes = recv_size;
297 for (i = 0; i < recv_bytes; i += 4) {
298 uint32_t d = I915_READ(ch_data + i);
300 unpack_aux(d, recv + i, recv_bytes - i);
306 /* Write data to the aux channel in native mode */
308 intel_dp_aux_native_write(struct intel_output *intel_output,
309 uint16_t address, uint8_t *send, int send_bytes)
318 msg[0] = AUX_NATIVE_WRITE << 4;
319 msg[1] = address >> 8;
320 msg[2] = address & 0xff;
321 msg[3] = send_bytes - 1;
322 memcpy(&msg[4], send, send_bytes);
323 msg_bytes = send_bytes + 4;
325 ret = intel_dp_aux_ch(intel_output, msg, msg_bytes, &ack, 1);
328 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
330 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
338 /* Write a single byte to the aux channel in native mode */
340 intel_dp_aux_native_write_1(struct intel_output *intel_output,
341 uint16_t address, uint8_t byte)
343 return intel_dp_aux_native_write(intel_output, address, &byte, 1);
346 /* read bytes from a native aux channel */
348 intel_dp_aux_native_read(struct intel_output *intel_output,
349 uint16_t address, uint8_t *recv, int recv_bytes)
358 msg[0] = AUX_NATIVE_READ << 4;
359 msg[1] = address >> 8;
360 msg[2] = address & 0xff;
361 msg[3] = recv_bytes - 1;
364 reply_bytes = recv_bytes + 1;
367 ret = intel_dp_aux_ch(intel_output, msg, msg_bytes,
374 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
375 memcpy(recv, reply + 1, ret - 1);
378 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
386 intel_dp_i2c_aux_ch(struct i2c_adapter *adapter,
387 uint8_t *send, int send_bytes,
388 uint8_t *recv, int recv_bytes)
390 struct intel_dp_priv *dp_priv = container_of(adapter,
391 struct intel_dp_priv,
393 struct intel_output *intel_output = dp_priv->intel_output;
395 return intel_dp_aux_ch(intel_output,
396 send, send_bytes, recv, recv_bytes);
400 intel_dp_i2c_init(struct intel_output *intel_output, const char *name)
402 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
404 DRM_DEBUG_KMS("i2c_init %s\n", name);
405 dp_priv->algo.running = false;
406 dp_priv->algo.address = 0;
407 dp_priv->algo.aux_ch = intel_dp_i2c_aux_ch;
409 memset(&dp_priv->adapter, '\0', sizeof (dp_priv->adapter));
410 dp_priv->adapter.owner = THIS_MODULE;
411 dp_priv->adapter.class = I2C_CLASS_DDC;
412 strncpy (dp_priv->adapter.name, name, sizeof(dp_priv->adapter.name) - 1);
413 dp_priv->adapter.name[sizeof(dp_priv->adapter.name) - 1] = '\0';
414 dp_priv->adapter.algo_data = &dp_priv->algo;
415 dp_priv->adapter.dev.parent = &intel_output->base.kdev;
417 return i2c_dp_aux_add_bus(&dp_priv->adapter);
421 intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
422 struct drm_display_mode *adjusted_mode)
424 struct intel_output *intel_output = enc_to_intel_output(encoder);
425 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
426 int lane_count, clock;
427 int max_lane_count = intel_dp_max_lane_count(intel_output);
428 int max_clock = intel_dp_max_link_bw(intel_output) == DP_LINK_BW_2_7 ? 1 : 0;
429 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
431 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
432 for (clock = 0; clock <= max_clock; clock++) {
433 int link_avail = intel_dp_link_clock(bws[clock]) * lane_count;
435 if (intel_dp_link_required(mode->clock) <= link_avail) {
436 dp_priv->link_bw = bws[clock];
437 dp_priv->lane_count = lane_count;
438 adjusted_mode->clock = intel_dp_link_clock(dp_priv->link_bw);
439 DRM_DEBUG_KMS("Display port link bw %02x lane "
440 "count %d clock %d\n",
441 dp_priv->link_bw, dp_priv->lane_count,
442 adjusted_mode->clock);
450 struct intel_dp_m_n {
459 intel_reduce_ratio(uint32_t *num, uint32_t *den)
461 while (*num > 0xffffff || *den > 0xffffff) {
468 intel_dp_compute_m_n(int bytes_per_pixel,
472 struct intel_dp_m_n *m_n)
475 m_n->gmch_m = pixel_clock * bytes_per_pixel;
476 m_n->gmch_n = link_clock * nlanes;
477 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
478 m_n->link_m = pixel_clock;
479 m_n->link_n = link_clock;
480 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
484 intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
485 struct drm_display_mode *adjusted_mode)
487 struct drm_device *dev = crtc->dev;
488 struct drm_mode_config *mode_config = &dev->mode_config;
489 struct drm_connector *connector;
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
493 struct intel_dp_m_n m_n;
496 * Find the lane count in the intel_output private
498 list_for_each_entry(connector, &mode_config->connector_list, head) {
499 struct intel_output *intel_output = to_intel_output(connector);
500 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
502 if (!connector->encoder || connector->encoder->crtc != crtc)
505 if (intel_output->type == INTEL_OUTPUT_DISPLAYPORT) {
506 lane_count = dp_priv->lane_count;
512 * Compute the GMCH and Link ratios. The '3' here is
513 * the number of bytes_per_pixel post-LUT, which we always
514 * set up for 8-bits of R/G/B, or 3 bytes total.
516 intel_dp_compute_m_n(3, lane_count,
517 mode->clock, adjusted_mode->clock, &m_n);
519 if (IS_IRONLAKE(dev)) {
520 if (intel_crtc->pipe == 0) {
521 I915_WRITE(TRANSA_DATA_M1,
522 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
524 I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
525 I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
526 I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
528 I915_WRITE(TRANSB_DATA_M1,
529 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
531 I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
532 I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
533 I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
536 if (intel_crtc->pipe == 0) {
537 I915_WRITE(PIPEA_GMCH_DATA_M,
538 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
540 I915_WRITE(PIPEA_GMCH_DATA_N,
542 I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
543 I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
545 I915_WRITE(PIPEB_GMCH_DATA_M,
546 ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
548 I915_WRITE(PIPEB_GMCH_DATA_N,
550 I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
551 I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
557 intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
558 struct drm_display_mode *adjusted_mode)
560 struct intel_output *intel_output = enc_to_intel_output(encoder);
561 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
562 struct drm_crtc *crtc = intel_output->enc.crtc;
563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
565 dp_priv->DP = (DP_LINK_TRAIN_OFF |
571 switch (dp_priv->lane_count) {
573 dp_priv->DP |= DP_PORT_WIDTH_1;
576 dp_priv->DP |= DP_PORT_WIDTH_2;
579 dp_priv->DP |= DP_PORT_WIDTH_4;
582 if (dp_priv->has_audio)
583 dp_priv->DP |= DP_AUDIO_OUTPUT_ENABLE;
585 memset(dp_priv->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
586 dp_priv->link_configuration[0] = dp_priv->link_bw;
587 dp_priv->link_configuration[1] = dp_priv->lane_count;
590 * Check for DPCD version > 1.1,
591 * enable enahanced frame stuff in that case
593 if (dp_priv->dpcd[0] >= 0x11) {
594 dp_priv->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
595 dp_priv->DP |= DP_ENHANCED_FRAMING;
598 if (intel_crtc->pipe == 1)
599 dp_priv->DP |= DP_PIPEB_SELECT;
601 if (IS_eDP(intel_output)) {
602 /* don't miss out required setting for eDP */
603 dp_priv->DP |= DP_PLL_ENABLE;
604 if (adjusted_mode->clock < 200000)
605 dp_priv->DP |= DP_PLL_FREQ_160MHZ;
607 dp_priv->DP |= DP_PLL_FREQ_270MHZ;
611 static void ironlake_edp_backlight_on (struct drm_device *dev)
613 struct drm_i915_private *dev_priv = dev->dev_private;
617 pp = I915_READ(PCH_PP_CONTROL);
618 pp |= EDP_BLC_ENABLE;
619 I915_WRITE(PCH_PP_CONTROL, pp);
622 static void ironlake_edp_backlight_off (struct drm_device *dev)
624 struct drm_i915_private *dev_priv = dev->dev_private;
628 pp = I915_READ(PCH_PP_CONTROL);
629 pp &= ~EDP_BLC_ENABLE;
630 I915_WRITE(PCH_PP_CONTROL, pp);
634 intel_dp_dpms(struct drm_encoder *encoder, int mode)
636 struct intel_output *intel_output = enc_to_intel_output(encoder);
637 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
638 struct drm_device *dev = intel_output->base.dev;
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 uint32_t dp_reg = I915_READ(dp_priv->output_reg);
642 if (mode != DRM_MODE_DPMS_ON) {
643 if (dp_reg & DP_PORT_EN) {
644 intel_dp_link_down(intel_output, dp_priv->DP);
645 if (IS_eDP(intel_output))
646 ironlake_edp_backlight_off(dev);
649 if (!(dp_reg & DP_PORT_EN)) {
650 intel_dp_link_train(intel_output, dp_priv->DP, dp_priv->link_configuration);
651 if (IS_eDP(intel_output))
652 ironlake_edp_backlight_on(dev);
655 dp_priv->dpms_mode = mode;
659 * Fetch AUX CH registers 0x202 - 0x207 which contain
660 * link status information
663 intel_dp_get_link_status(struct intel_output *intel_output,
664 uint8_t link_status[DP_LINK_STATUS_SIZE])
668 ret = intel_dp_aux_native_read(intel_output,
670 link_status, DP_LINK_STATUS_SIZE);
671 if (ret != DP_LINK_STATUS_SIZE)
677 intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
680 return link_status[r - DP_LANE0_1_STATUS];
684 intel_dp_save(struct drm_connector *connector)
686 struct intel_output *intel_output = to_intel_output(connector);
687 struct drm_device *dev = intel_output->base.dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
691 dp_priv->save_DP = I915_READ(dp_priv->output_reg);
692 intel_dp_aux_native_read(intel_output, DP_LINK_BW_SET,
693 dp_priv->save_link_configuration,
694 sizeof (dp_priv->save_link_configuration));
698 intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
701 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
702 int s = ((lane & 1) ?
703 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
704 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
705 uint8_t l = intel_dp_link_status(link_status, i);
707 return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
711 intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
714 int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
715 int s = ((lane & 1) ?
716 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
717 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
718 uint8_t l = intel_dp_link_status(link_status, i);
720 return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
725 static char *voltage_names[] = {
726 "0.4V", "0.6V", "0.8V", "1.2V"
728 static char *pre_emph_names[] = {
729 "0dB", "3.5dB", "6dB", "9.5dB"
731 static char *link_train_names[] = {
732 "pattern 1", "pattern 2", "idle", "off"
737 * These are source-specific values; current Intel hardware supports
738 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
740 #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
743 intel_dp_pre_emphasis_max(uint8_t voltage_swing)
745 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
746 case DP_TRAIN_VOLTAGE_SWING_400:
747 return DP_TRAIN_PRE_EMPHASIS_6;
748 case DP_TRAIN_VOLTAGE_SWING_600:
749 return DP_TRAIN_PRE_EMPHASIS_6;
750 case DP_TRAIN_VOLTAGE_SWING_800:
751 return DP_TRAIN_PRE_EMPHASIS_3_5;
752 case DP_TRAIN_VOLTAGE_SWING_1200:
754 return DP_TRAIN_PRE_EMPHASIS_0;
759 intel_get_adjust_train(struct intel_output *intel_output,
760 uint8_t link_status[DP_LINK_STATUS_SIZE],
762 uint8_t train_set[4])
768 for (lane = 0; lane < lane_count; lane++) {
769 uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
770 uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
778 if (v >= I830_DP_VOLTAGE_MAX)
779 v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
781 if (p >= intel_dp_pre_emphasis_max(v))
782 p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
784 for (lane = 0; lane < 4; lane++)
785 train_set[lane] = v | p;
789 intel_dp_signal_levels(uint8_t train_set, int lane_count)
791 uint32_t signal_levels = 0;
793 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
794 case DP_TRAIN_VOLTAGE_SWING_400:
796 signal_levels |= DP_VOLTAGE_0_4;
798 case DP_TRAIN_VOLTAGE_SWING_600:
799 signal_levels |= DP_VOLTAGE_0_6;
801 case DP_TRAIN_VOLTAGE_SWING_800:
802 signal_levels |= DP_VOLTAGE_0_8;
804 case DP_TRAIN_VOLTAGE_SWING_1200:
805 signal_levels |= DP_VOLTAGE_1_2;
808 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
809 case DP_TRAIN_PRE_EMPHASIS_0:
811 signal_levels |= DP_PRE_EMPHASIS_0;
813 case DP_TRAIN_PRE_EMPHASIS_3_5:
814 signal_levels |= DP_PRE_EMPHASIS_3_5;
816 case DP_TRAIN_PRE_EMPHASIS_6:
817 signal_levels |= DP_PRE_EMPHASIS_6;
819 case DP_TRAIN_PRE_EMPHASIS_9_5:
820 signal_levels |= DP_PRE_EMPHASIS_9_5;
823 return signal_levels;
827 intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
830 int i = DP_LANE0_1_STATUS + (lane >> 1);
831 int s = (lane & 1) * 4;
832 uint8_t l = intel_dp_link_status(link_status, i);
834 return (l >> s) & 0xf;
837 /* Check for clock recovery is done on all channels */
839 intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
844 for (lane = 0; lane < lane_count; lane++) {
845 lane_status = intel_get_lane_status(link_status, lane);
846 if ((lane_status & DP_LANE_CR_DONE) == 0)
852 /* Check to see if channel eq is done on all channels */
853 #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
854 DP_LANE_CHANNEL_EQ_DONE|\
855 DP_LANE_SYMBOL_LOCKED)
857 intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
863 lane_align = intel_dp_link_status(link_status,
864 DP_LANE_ALIGN_STATUS_UPDATED);
865 if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
867 for (lane = 0; lane < lane_count; lane++) {
868 lane_status = intel_get_lane_status(link_status, lane);
869 if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
876 intel_dp_set_link_train(struct intel_output *intel_output,
877 uint32_t dp_reg_value,
878 uint8_t dp_train_pat,
879 uint8_t train_set[4],
882 struct drm_device *dev = intel_output->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
887 I915_WRITE(dp_priv->output_reg, dp_reg_value);
888 POSTING_READ(dp_priv->output_reg);
890 intel_wait_for_vblank(dev);
892 intel_dp_aux_native_write_1(intel_output,
893 DP_TRAINING_PATTERN_SET,
896 ret = intel_dp_aux_native_write(intel_output,
897 DP_TRAINING_LANE0_SET, train_set, 4);
905 intel_dp_link_train(struct intel_output *intel_output, uint32_t DP,
906 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE])
908 struct drm_device *dev = intel_output->base.dev;
909 struct drm_i915_private *dev_priv = dev->dev_private;
910 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
911 uint8_t train_set[4];
912 uint8_t link_status[DP_LINK_STATUS_SIZE];
915 bool clock_recovery = false;
916 bool channel_eq = false;
920 /* Write the link configuration data */
921 intel_dp_aux_native_write(intel_output, 0x100,
922 link_configuration, DP_LINK_CONFIGURATION_SIZE);
925 DP &= ~DP_LINK_TRAIN_MASK;
926 memset(train_set, 0, 4);
929 clock_recovery = false;
931 /* Use train_set[0] to set the voltage and pre emphasis values */
932 uint32_t signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
933 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
935 if (!intel_dp_set_link_train(intel_output, DP | DP_LINK_TRAIN_PAT_1,
936 DP_TRAINING_PATTERN_1, train_set, first))
939 /* Set training pattern 1 */
942 if (!intel_dp_get_link_status(intel_output, link_status))
945 if (intel_clock_recovery_ok(link_status, dp_priv->lane_count)) {
946 clock_recovery = true;
950 /* Check to see if we've tried the max voltage */
951 for (i = 0; i < dp_priv->lane_count; i++)
952 if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
954 if (i == dp_priv->lane_count)
957 /* Check to see if we've tried the same voltage 5 times */
958 if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
964 voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
966 /* Compute new train_set as requested by target */
967 intel_get_adjust_train(intel_output, link_status, dp_priv->lane_count, train_set);
970 /* channel equalization */
974 /* Use train_set[0] to set the voltage and pre emphasis values */
975 uint32_t signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
976 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
978 /* channel eq pattern */
979 if (!intel_dp_set_link_train(intel_output, DP | DP_LINK_TRAIN_PAT_2,
980 DP_TRAINING_PATTERN_2, train_set,
985 if (!intel_dp_get_link_status(intel_output, link_status))
988 if (intel_channel_eq_ok(link_status, dp_priv->lane_count)) {
997 /* Compute new train_set as requested by target */
998 intel_get_adjust_train(intel_output, link_status, dp_priv->lane_count, train_set);
1002 I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_OFF);
1003 POSTING_READ(dp_priv->output_reg);
1004 intel_dp_aux_native_write_1(intel_output,
1005 DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
1009 intel_dp_link_down(struct intel_output *intel_output, uint32_t DP)
1011 struct drm_device *dev = intel_output->base.dev;
1012 struct drm_i915_private *dev_priv = dev->dev_private;
1013 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1015 DRM_DEBUG_KMS("\n");
1017 if (IS_eDP(intel_output)) {
1018 DP &= ~DP_PLL_ENABLE;
1019 I915_WRITE(dp_priv->output_reg, DP);
1020 POSTING_READ(dp_priv->output_reg);
1024 DP &= ~DP_LINK_TRAIN_MASK;
1025 I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1026 POSTING_READ(dp_priv->output_reg);
1030 if (IS_eDP(intel_output))
1031 DP |= DP_LINK_TRAIN_OFF;
1032 I915_WRITE(dp_priv->output_reg, DP & ~DP_PORT_EN);
1033 POSTING_READ(dp_priv->output_reg);
1037 intel_dp_restore(struct drm_connector *connector)
1039 struct intel_output *intel_output = to_intel_output(connector);
1040 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1042 if (dp_priv->save_DP & DP_PORT_EN)
1043 intel_dp_link_train(intel_output, dp_priv->save_DP, dp_priv->save_link_configuration);
1045 intel_dp_link_down(intel_output, dp_priv->save_DP);
1049 * According to DP spec
1052 * 2. Configure link according to Receiver Capabilities
1053 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
1054 * 4. Check link status on receipt of hot-plug interrupt
1058 intel_dp_check_link_status(struct intel_output *intel_output)
1060 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1061 uint8_t link_status[DP_LINK_STATUS_SIZE];
1063 if (!intel_output->enc.crtc)
1066 if (!intel_dp_get_link_status(intel_output, link_status)) {
1067 intel_dp_link_down(intel_output, dp_priv->DP);
1071 if (!intel_channel_eq_ok(link_status, dp_priv->lane_count))
1072 intel_dp_link_train(intel_output, dp_priv->DP, dp_priv->link_configuration);
1075 static enum drm_connector_status
1076 ironlake_dp_detect(struct drm_connector *connector)
1078 struct intel_output *intel_output = to_intel_output(connector);
1079 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1080 enum drm_connector_status status;
1082 status = connector_status_disconnected;
1083 if (intel_dp_aux_native_read(intel_output,
1084 0x000, dp_priv->dpcd,
1085 sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
1087 if (dp_priv->dpcd[0] != 0)
1088 status = connector_status_connected;
1094 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
1096 * \return true if DP port is connected.
1097 * \return false if DP port is disconnected.
1099 static enum drm_connector_status
1100 intel_dp_detect(struct drm_connector *connector)
1102 struct intel_output *intel_output = to_intel_output(connector);
1103 struct drm_device *dev = intel_output->base.dev;
1104 struct drm_i915_private *dev_priv = dev->dev_private;
1105 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1107 enum drm_connector_status status;
1109 dp_priv->has_audio = false;
1111 if (IS_IRONLAKE(dev))
1112 return ironlake_dp_detect(connector);
1114 temp = I915_READ(PORT_HOTPLUG_EN);
1116 I915_WRITE(PORT_HOTPLUG_EN,
1118 DPB_HOTPLUG_INT_EN |
1119 DPC_HOTPLUG_INT_EN |
1120 DPD_HOTPLUG_INT_EN);
1122 POSTING_READ(PORT_HOTPLUG_EN);
1124 switch (dp_priv->output_reg) {
1126 bit = DPB_HOTPLUG_INT_STATUS;
1129 bit = DPC_HOTPLUG_INT_STATUS;
1132 bit = DPD_HOTPLUG_INT_STATUS;
1135 return connector_status_unknown;
1138 temp = I915_READ(PORT_HOTPLUG_STAT);
1140 if ((temp & bit) == 0)
1141 return connector_status_disconnected;
1143 status = connector_status_disconnected;
1144 if (intel_dp_aux_native_read(intel_output,
1145 0x000, dp_priv->dpcd,
1146 sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
1148 if (dp_priv->dpcd[0] != 0)
1149 status = connector_status_connected;
1154 static int intel_dp_get_modes(struct drm_connector *connector)
1156 struct intel_output *intel_output = to_intel_output(connector);
1157 struct drm_device *dev = intel_output->base.dev;
1158 struct drm_i915_private *dev_priv = dev->dev_private;
1161 /* We should parse the EDID data and find out if it has an audio sink
1164 ret = intel_ddc_get_modes(intel_output);
1168 /* if eDP has no EDID, try to use fixed panel mode from VBT */
1169 if (IS_eDP(intel_output)) {
1170 if (dev_priv->panel_fixed_mode != NULL) {
1171 struct drm_display_mode *mode;
1172 mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
1173 drm_mode_probed_add(connector, mode);
1181 intel_dp_destroy (struct drm_connector *connector)
1183 struct intel_output *intel_output = to_intel_output(connector);
1185 if (intel_output->i2c_bus)
1186 intel_i2c_destroy(intel_output->i2c_bus);
1187 drm_sysfs_connector_remove(connector);
1188 drm_connector_cleanup(connector);
1189 kfree(intel_output);
1192 static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
1193 .dpms = intel_dp_dpms,
1194 .mode_fixup = intel_dp_mode_fixup,
1195 .prepare = intel_encoder_prepare,
1196 .mode_set = intel_dp_mode_set,
1197 .commit = intel_encoder_commit,
1200 static const struct drm_connector_funcs intel_dp_connector_funcs = {
1201 .dpms = drm_helper_connector_dpms,
1202 .save = intel_dp_save,
1203 .restore = intel_dp_restore,
1204 .detect = intel_dp_detect,
1205 .fill_modes = drm_helper_probe_single_connector_modes,
1206 .destroy = intel_dp_destroy,
1209 static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
1210 .get_modes = intel_dp_get_modes,
1211 .mode_valid = intel_dp_mode_valid,
1212 .best_encoder = intel_best_encoder,
1215 static void intel_dp_enc_destroy(struct drm_encoder *encoder)
1217 drm_encoder_cleanup(encoder);
1220 static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1221 .destroy = intel_dp_enc_destroy,
1225 intel_dp_hot_plug(struct intel_output *intel_output)
1227 struct intel_dp_priv *dp_priv = intel_output->dev_priv;
1229 if (dp_priv->dpms_mode == DRM_MODE_DPMS_ON)
1230 intel_dp_check_link_status(intel_output);
1233 * Enumerate the child dev array parsed from VBT to check whether
1234 * the given DP is present.
1235 * If it is present, return 1.
1236 * If it is not present, return false.
1237 * If no child dev is parsed from VBT, it is assumed that the given
1240 static int dp_is_present_in_vbt(struct drm_device *dev, int dp_reg)
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243 struct child_device_config *p_child;
1244 int i, dp_port, ret;
1246 if (!dev_priv->child_dev_num)
1250 if (dp_reg == DP_B || dp_reg == PCH_DP_B)
1251 dp_port = PORT_IDPB;
1252 else if (dp_reg == DP_C || dp_reg == PCH_DP_C)
1253 dp_port = PORT_IDPC;
1254 else if (dp_reg == DP_D || dp_reg == PCH_DP_D)
1255 dp_port = PORT_IDPD;
1258 for (i = 0; i < dev_priv->child_dev_num; i++) {
1259 p_child = dev_priv->child_dev + i;
1261 * If the device type is not DP, continue.
1263 if (p_child->device_type != DEVICE_TYPE_DP &&
1264 p_child->device_type != DEVICE_TYPE_eDP)
1266 /* Find the eDP port */
1267 if (dp_reg == DP_A && p_child->device_type == DEVICE_TYPE_eDP) {
1271 /* Find the DP port */
1272 if (p_child->dvo_port == dp_port) {
1280 intel_dp_init(struct drm_device *dev, int output_reg)
1282 struct drm_i915_private *dev_priv = dev->dev_private;
1283 struct drm_connector *connector;
1284 struct intel_output *intel_output;
1285 struct intel_dp_priv *dp_priv;
1286 const char *name = NULL;
1288 if (!dp_is_present_in_vbt(dev, output_reg)) {
1289 DRM_DEBUG_KMS("DP is not present. Ignore it\n");
1292 intel_output = kcalloc(sizeof(struct intel_output) +
1293 sizeof(struct intel_dp_priv), 1, GFP_KERNEL);
1297 dp_priv = (struct intel_dp_priv *)(intel_output + 1);
1299 connector = &intel_output->base;
1300 drm_connector_init(dev, connector, &intel_dp_connector_funcs,
1301 DRM_MODE_CONNECTOR_DisplayPort);
1302 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
1304 if (output_reg == DP_A)
1305 intel_output->type = INTEL_OUTPUT_EDP;
1307 intel_output->type = INTEL_OUTPUT_DISPLAYPORT;
1309 if (output_reg == DP_B || output_reg == PCH_DP_B)
1310 intel_output->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1311 else if (output_reg == DP_C || output_reg == PCH_DP_C)
1312 intel_output->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1313 else if (output_reg == DP_D || output_reg == PCH_DP_D)
1314 intel_output->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1316 if (IS_eDP(intel_output)) {
1317 intel_output->crtc_mask = (1 << 1);
1318 intel_output->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
1320 intel_output->crtc_mask = (1 << 0) | (1 << 1);
1321 connector->interlace_allowed = true;
1322 connector->doublescan_allowed = 0;
1324 dp_priv->intel_output = intel_output;
1325 dp_priv->output_reg = output_reg;
1326 dp_priv->has_audio = false;
1327 dp_priv->dpms_mode = DRM_MODE_DPMS_ON;
1328 intel_output->dev_priv = dp_priv;
1330 drm_encoder_init(dev, &intel_output->enc, &intel_dp_enc_funcs,
1331 DRM_MODE_ENCODER_TMDS);
1332 drm_encoder_helper_add(&intel_output->enc, &intel_dp_helper_funcs);
1334 drm_mode_connector_attach_encoder(&intel_output->base,
1335 &intel_output->enc);
1336 drm_sysfs_connector_add(connector);
1338 /* Set up the DDC bus. */
1339 switch (output_reg) {
1357 intel_dp_i2c_init(intel_output, name);
1359 intel_output->ddc_bus = &dp_priv->adapter;
1360 intel_output->hot_plug = intel_dp_hot_plug;
1362 if (output_reg == DP_A) {
1363 /* initialize panel mode from VBT if available for eDP */
1364 if (dev_priv->lfp_lvds_vbt_mode) {
1365 dev_priv->panel_fixed_mode =
1366 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1367 if (dev_priv->panel_fixed_mode) {
1368 dev_priv->panel_fixed_mode->type |=
1369 DRM_MODE_TYPE_PREFERRED;
1374 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1375 * 0xd. Failure to do so will result in spurious interrupts being
1376 * generated on the port when a cable is not attached.
1378 if (IS_G4X(dev) && !IS_GM45(dev)) {
1379 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1380 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);