2 * Copyright © 2006-2007 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
24 * Eric Anholt <eric@anholt.net>
27 #include <linux/dmi.h>
28 #include <linux/module.h>
29 #include <linux/input.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/slab.h>
33 #include <linux/vgaarb.h>
34 #include <drm/drm_edid.h>
36 #include "intel_drv.h"
37 #include "intel_frontbuffer.h"
38 #include <drm/i915_drm.h>
40 #include "i915_gem_clflush.h"
41 #include "intel_dsi.h"
42 #include "i915_trace.h"
43 #include <drm/drm_atomic.h>
44 #include <drm/drm_atomic_helper.h>
45 #include <drm/drm_dp_helper.h>
46 #include <drm/drm_crtc_helper.h>
47 #include <drm/drm_plane_helper.h>
48 #include <drm/drm_rect.h>
49 #include <linux/dma_remapping.h>
50 #include <linux/reservation.h>
52 /* Primary plane formats for gen <= 3 */
53 static const uint32_t i8xx_primary_formats[] = {
60 /* Primary plane formats for gen >= 4 */
61 static const uint32_t i965_primary_formats[] = {
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_XBGR2101010,
70 static const uint64_t i9xx_format_modifiers[] = {
71 I915_FORMAT_MOD_X_TILED,
72 DRM_FORMAT_MOD_LINEAR,
73 DRM_FORMAT_MOD_INVALID
76 static const uint32_t skl_primary_formats[] = {
83 DRM_FORMAT_XRGB2101010,
84 DRM_FORMAT_XBGR2101010,
91 static const uint64_t skl_format_modifiers_noccs[] = {
92 I915_FORMAT_MOD_Yf_TILED,
93 I915_FORMAT_MOD_Y_TILED,
94 I915_FORMAT_MOD_X_TILED,
95 DRM_FORMAT_MOD_LINEAR,
96 DRM_FORMAT_MOD_INVALID
99 static const uint64_t skl_format_modifiers_ccs[] = {
100 I915_FORMAT_MOD_Yf_TILED_CCS,
101 I915_FORMAT_MOD_Y_TILED_CCS,
102 I915_FORMAT_MOD_Yf_TILED,
103 I915_FORMAT_MOD_Y_TILED,
104 I915_FORMAT_MOD_X_TILED,
105 DRM_FORMAT_MOD_LINEAR,
106 DRM_FORMAT_MOD_INVALID
110 static const uint32_t intel_cursor_formats[] = {
114 static const uint64_t cursor_format_modifiers[] = {
115 DRM_FORMAT_MOD_LINEAR,
116 DRM_FORMAT_MOD_INVALID
119 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
120 struct intel_crtc_state *pipe_config);
121 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
122 struct intel_crtc_state *pipe_config);
124 static int intel_framebuffer_init(struct intel_framebuffer *ifb,
125 struct drm_i915_gem_object *obj,
126 struct drm_mode_fb_cmd2 *mode_cmd);
127 static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
128 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
129 static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
130 static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
131 struct intel_link_m_n *m_n,
132 struct intel_link_m_n *m2_n2);
133 static void ironlake_set_pipeconf(struct drm_crtc *crtc);
134 static void haswell_set_pipeconf(struct drm_crtc *crtc);
135 static void haswell_set_pipemisc(struct drm_crtc *crtc);
136 static void vlv_prepare_pll(struct intel_crtc *crtc,
137 const struct intel_crtc_state *pipe_config);
138 static void chv_prepare_pll(struct intel_crtc *crtc,
139 const struct intel_crtc_state *pipe_config);
140 static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
141 static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
142 static void intel_crtc_init_scalers(struct intel_crtc *crtc,
143 struct intel_crtc_state *crtc_state);
144 static void skylake_pfit_enable(struct intel_crtc *crtc);
145 static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
146 static void ironlake_pfit_enable(struct intel_crtc *crtc);
147 static void intel_modeset_setup_hw_state(struct drm_device *dev,
148 struct drm_modeset_acquire_ctx *ctx);
149 static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
154 } dot, vco, n, m, m1, m2, p, p1;
158 int p2_slow, p2_fast;
162 /* returns HPLL frequency in kHz */
163 int vlv_get_hpll_vco(struct drm_i915_private *dev_priv)
165 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
167 /* Obtain SKU information */
168 mutex_lock(&dev_priv->sb_lock);
169 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
170 CCK_FUSE_HPLL_FREQ_MASK;
171 mutex_unlock(&dev_priv->sb_lock);
173 return vco_freq[hpll_freq] * 1000;
176 int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
177 const char *name, u32 reg, int ref_freq)
182 mutex_lock(&dev_priv->sb_lock);
183 val = vlv_cck_read(dev_priv, reg);
184 mutex_unlock(&dev_priv->sb_lock);
186 divider = val & CCK_FREQUENCY_VALUES;
188 WARN((val & CCK_FREQUENCY_STATUS) !=
189 (divider << CCK_FREQUENCY_STATUS_SHIFT),
190 "%s change in progress\n", name);
192 return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
195 int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
196 const char *name, u32 reg)
198 if (dev_priv->hpll_freq == 0)
199 dev_priv->hpll_freq = vlv_get_hpll_vco(dev_priv);
201 return vlv_get_cck_clock(dev_priv, name, reg,
202 dev_priv->hpll_freq);
205 static void intel_update_czclk(struct drm_i915_private *dev_priv)
207 if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
210 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
211 CCK_CZ_CLOCK_CONTROL);
213 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
216 static inline u32 /* units of 100MHz */
217 intel_fdi_link_freq(struct drm_i915_private *dev_priv,
218 const struct intel_crtc_state *pipe_config)
220 if (HAS_DDI(dev_priv))
221 return pipe_config->port_clock; /* SPLL */
223 return dev_priv->fdi_pll_freq;
226 static const struct intel_limit intel_limits_i8xx_dac = {
227 .dot = { .min = 25000, .max = 350000 },
228 .vco = { .min = 908000, .max = 1512000 },
229 .n = { .min = 2, .max = 16 },
230 .m = { .min = 96, .max = 140 },
231 .m1 = { .min = 18, .max = 26 },
232 .m2 = { .min = 6, .max = 16 },
233 .p = { .min = 4, .max = 128 },
234 .p1 = { .min = 2, .max = 33 },
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 4, .p2_fast = 2 },
239 static const struct intel_limit intel_limits_i8xx_dvo = {
240 .dot = { .min = 25000, .max = 350000 },
241 .vco = { .min = 908000, .max = 1512000 },
242 .n = { .min = 2, .max = 16 },
243 .m = { .min = 96, .max = 140 },
244 .m1 = { .min = 18, .max = 26 },
245 .m2 = { .min = 6, .max = 16 },
246 .p = { .min = 4, .max = 128 },
247 .p1 = { .min = 2, .max = 33 },
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 4, .p2_fast = 4 },
252 static const struct intel_limit intel_limits_i8xx_lvds = {
253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 908000, .max = 1512000 },
255 .n = { .min = 2, .max = 16 },
256 .m = { .min = 96, .max = 140 },
257 .m1 = { .min = 18, .max = 26 },
258 .m2 = { .min = 6, .max = 16 },
259 .p = { .min = 4, .max = 128 },
260 .p1 = { .min = 1, .max = 6 },
261 .p2 = { .dot_limit = 165000,
262 .p2_slow = 14, .p2_fast = 7 },
265 static const struct intel_limit intel_limits_i9xx_sdvo = {
266 .dot = { .min = 20000, .max = 400000 },
267 .vco = { .min = 1400000, .max = 2800000 },
268 .n = { .min = 1, .max = 6 },
269 .m = { .min = 70, .max = 120 },
270 .m1 = { .min = 8, .max = 18 },
271 .m2 = { .min = 3, .max = 7 },
272 .p = { .min = 5, .max = 80 },
273 .p1 = { .min = 1, .max = 8 },
274 .p2 = { .dot_limit = 200000,
275 .p2_slow = 10, .p2_fast = 5 },
278 static const struct intel_limit intel_limits_i9xx_lvds = {
279 .dot = { .min = 20000, .max = 400000 },
280 .vco = { .min = 1400000, .max = 2800000 },
281 .n = { .min = 1, .max = 6 },
282 .m = { .min = 70, .max = 120 },
283 .m1 = { .min = 8, .max = 18 },
284 .m2 = { .min = 3, .max = 7 },
285 .p = { .min = 7, .max = 98 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 112000,
288 .p2_slow = 14, .p2_fast = 7 },
292 static const struct intel_limit intel_limits_g4x_sdvo = {
293 .dot = { .min = 25000, .max = 270000 },
294 .vco = { .min = 1750000, .max = 3500000},
295 .n = { .min = 1, .max = 4 },
296 .m = { .min = 104, .max = 138 },
297 .m1 = { .min = 17, .max = 23 },
298 .m2 = { .min = 5, .max = 11 },
299 .p = { .min = 10, .max = 30 },
300 .p1 = { .min = 1, .max = 3},
301 .p2 = { .dot_limit = 270000,
307 static const struct intel_limit intel_limits_g4x_hdmi = {
308 .dot = { .min = 22000, .max = 400000 },
309 .vco = { .min = 1750000, .max = 3500000},
310 .n = { .min = 1, .max = 4 },
311 .m = { .min = 104, .max = 138 },
312 .m1 = { .min = 16, .max = 23 },
313 .m2 = { .min = 5, .max = 11 },
314 .p = { .min = 5, .max = 80 },
315 .p1 = { .min = 1, .max = 8},
316 .p2 = { .dot_limit = 165000,
317 .p2_slow = 10, .p2_fast = 5 },
320 static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
321 .dot = { .min = 20000, .max = 115000 },
322 .vco = { .min = 1750000, .max = 3500000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 104, .max = 138 },
325 .m1 = { .min = 17, .max = 23 },
326 .m2 = { .min = 5, .max = 11 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 0,
330 .p2_slow = 14, .p2_fast = 14
334 static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
335 .dot = { .min = 80000, .max = 224000 },
336 .vco = { .min = 1750000, .max = 3500000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 104, .max = 138 },
339 .m1 = { .min = 17, .max = 23 },
340 .m2 = { .min = 5, .max = 11 },
341 .p = { .min = 14, .max = 42 },
342 .p1 = { .min = 2, .max = 6 },
343 .p2 = { .dot_limit = 0,
344 .p2_slow = 7, .p2_fast = 7
348 static const struct intel_limit intel_limits_pineview_sdvo = {
349 .dot = { .min = 20000, .max = 400000},
350 .vco = { .min = 1700000, .max = 3500000 },
351 /* Pineview's Ncounter is a ring counter */
352 .n = { .min = 3, .max = 6 },
353 .m = { .min = 2, .max = 256 },
354 /* Pineview only has one combined m divider, which we treat as m2. */
355 .m1 = { .min = 0, .max = 0 },
356 .m2 = { .min = 0, .max = 254 },
357 .p = { .min = 5, .max = 80 },
358 .p1 = { .min = 1, .max = 8 },
359 .p2 = { .dot_limit = 200000,
360 .p2_slow = 10, .p2_fast = 5 },
363 static const struct intel_limit intel_limits_pineview_lvds = {
364 .dot = { .min = 20000, .max = 400000 },
365 .vco = { .min = 1700000, .max = 3500000 },
366 .n = { .min = 3, .max = 6 },
367 .m = { .min = 2, .max = 256 },
368 .m1 = { .min = 0, .max = 0 },
369 .m2 = { .min = 0, .max = 254 },
370 .p = { .min = 7, .max = 112 },
371 .p1 = { .min = 1, .max = 8 },
372 .p2 = { .dot_limit = 112000,
373 .p2_slow = 14, .p2_fast = 14 },
376 /* Ironlake / Sandybridge
378 * We calculate clock using (register_value + 2) for N/M1/M2, so here
379 * the range value for them is (actual_value - 2).
381 static const struct intel_limit intel_limits_ironlake_dac = {
382 .dot = { .min = 25000, .max = 350000 },
383 .vco = { .min = 1760000, .max = 3510000 },
384 .n = { .min = 1, .max = 5 },
385 .m = { .min = 79, .max = 127 },
386 .m1 = { .min = 12, .max = 22 },
387 .m2 = { .min = 5, .max = 9 },
388 .p = { .min = 5, .max = 80 },
389 .p1 = { .min = 1, .max = 8 },
390 .p2 = { .dot_limit = 225000,
391 .p2_slow = 10, .p2_fast = 5 },
394 static const struct intel_limit intel_limits_ironlake_single_lvds = {
395 .dot = { .min = 25000, .max = 350000 },
396 .vco = { .min = 1760000, .max = 3510000 },
397 .n = { .min = 1, .max = 3 },
398 .m = { .min = 79, .max = 118 },
399 .m1 = { .min = 12, .max = 22 },
400 .m2 = { .min = 5, .max = 9 },
401 .p = { .min = 28, .max = 112 },
402 .p1 = { .min = 2, .max = 8 },
403 .p2 = { .dot_limit = 225000,
404 .p2_slow = 14, .p2_fast = 14 },
407 static const struct intel_limit intel_limits_ironlake_dual_lvds = {
408 .dot = { .min = 25000, .max = 350000 },
409 .vco = { .min = 1760000, .max = 3510000 },
410 .n = { .min = 1, .max = 3 },
411 .m = { .min = 79, .max = 127 },
412 .m1 = { .min = 12, .max = 22 },
413 .m2 = { .min = 5, .max = 9 },
414 .p = { .min = 14, .max = 56 },
415 .p1 = { .min = 2, .max = 8 },
416 .p2 = { .dot_limit = 225000,
417 .p2_slow = 7, .p2_fast = 7 },
420 /* LVDS 100mhz refclk limits. */
421 static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
422 .dot = { .min = 25000, .max = 350000 },
423 .vco = { .min = 1760000, .max = 3510000 },
424 .n = { .min = 1, .max = 2 },
425 .m = { .min = 79, .max = 126 },
426 .m1 = { .min = 12, .max = 22 },
427 .m2 = { .min = 5, .max = 9 },
428 .p = { .min = 28, .max = 112 },
429 .p1 = { .min = 2, .max = 8 },
430 .p2 = { .dot_limit = 225000,
431 .p2_slow = 14, .p2_fast = 14 },
434 static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
435 .dot = { .min = 25000, .max = 350000 },
436 .vco = { .min = 1760000, .max = 3510000 },
437 .n = { .min = 1, .max = 3 },
438 .m = { .min = 79, .max = 126 },
439 .m1 = { .min = 12, .max = 22 },
440 .m2 = { .min = 5, .max = 9 },
441 .p = { .min = 14, .max = 42 },
442 .p1 = { .min = 2, .max = 6 },
443 .p2 = { .dot_limit = 225000,
444 .p2_slow = 7, .p2_fast = 7 },
447 static const struct intel_limit intel_limits_vlv = {
449 * These are the data rate limits (measured in fast clocks)
450 * since those are the strictest limits we have. The fast
451 * clock and actual rate limits are more relaxed, so checking
452 * them would make no difference.
454 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
455 .vco = { .min = 4000000, .max = 6000000 },
456 .n = { .min = 1, .max = 7 },
457 .m1 = { .min = 2, .max = 3 },
458 .m2 = { .min = 11, .max = 156 },
459 .p1 = { .min = 2, .max = 3 },
460 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
463 static const struct intel_limit intel_limits_chv = {
465 * These are the data rate limits (measured in fast clocks)
466 * since those are the strictest limits we have. The fast
467 * clock and actual rate limits are more relaxed, so checking
468 * them would make no difference.
470 .dot = { .min = 25000 * 5, .max = 540000 * 5},
471 .vco = { .min = 4800000, .max = 6480000 },
472 .n = { .min = 1, .max = 1 },
473 .m1 = { .min = 2, .max = 2 },
474 .m2 = { .min = 24 << 22, .max = 175 << 22 },
475 .p1 = { .min = 2, .max = 4 },
476 .p2 = { .p2_slow = 1, .p2_fast = 14 },
479 static const struct intel_limit intel_limits_bxt = {
480 /* FIXME: find real dot limits */
481 .dot = { .min = 0, .max = INT_MAX },
482 .vco = { .min = 4800000, .max = 6700000 },
483 .n = { .min = 1, .max = 1 },
484 .m1 = { .min = 2, .max = 2 },
485 /* FIXME: find real m2 limits */
486 .m2 = { .min = 2 << 22, .max = 255 << 22 },
487 .p1 = { .min = 2, .max = 4 },
488 .p2 = { .p2_slow = 1, .p2_fast = 20 },
492 needs_modeset(struct drm_crtc_state *state)
494 return drm_atomic_crtc_needs_modeset(state);
498 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
499 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
500 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
501 * The helpers' return value is the rate of the clock that is fed to the
502 * display engine's pipe which can be the above fast dot clock rate or a
503 * divided-down version of it.
505 /* m1 is reserved as 0 in Pineview, n is a ring counter */
506 static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
510 if (WARN_ON(clock->n == 0 || clock->p == 0))
512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
518 static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
520 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
523 static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
525 clock->m = i9xx_dpll_compute_m(clock);
526 clock->p = clock->p1 * clock->p2;
527 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
535 static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
537 clock->m = clock->m1 * clock->m2;
538 clock->p = clock->p1 * clock->p2;
539 if (WARN_ON(clock->n == 0 || clock->p == 0))
541 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
542 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
544 return clock->dot / 5;
547 int chv_calc_dpll_params(int refclk, struct dpll *clock)
549 clock->m = clock->m1 * clock->m2;
550 clock->p = clock->p1 * clock->p2;
551 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557 return clock->dot / 5;
560 #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
566 static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
567 const struct intel_limit *limit,
568 const struct dpll *clock)
570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
573 INTELPllInvalid("p1 out of range\n");
574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
575 INTELPllInvalid("m2 out of range\n");
576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
577 INTELPllInvalid("m1 out of range\n");
579 if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
580 !IS_CHERRYVIEW(dev_priv) && !IS_GEN9_LP(dev_priv))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
584 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
585 !IS_GEN9_LP(dev_priv)) {
586 if (clock->p < limit->p.min || limit->p.max < clock->p)
587 INTELPllInvalid("p out of range\n");
588 if (clock->m < limit->m.min || limit->m.max < clock->m)
589 INTELPllInvalid("m out of range\n");
592 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
593 INTELPllInvalid("vco out of range\n");
594 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
595 * connector, etc., rather than just a single range.
597 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
598 INTELPllInvalid("dot out of range\n");
604 i9xx_select_p2_div(const struct intel_limit *limit,
605 const struct intel_crtc_state *crtc_state,
608 struct drm_device *dev = crtc_state->base.crtc->dev;
610 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
616 if (intel_is_dual_link_lvds(dev))
617 return limit->p2.p2_fast;
619 return limit->p2.p2_slow;
621 if (target < limit->p2.dot_limit)
622 return limit->p2.p2_slow;
624 return limit->p2.p2_fast;
629 * Returns a set of divisors for the desired target clock with the given
630 * refclk, or FALSE. The returned values represent the clock equation:
631 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
633 * Target and reference clocks are specified in kHz.
635 * If match_clock is provided, then best_clock P divider must match the P
636 * divider from @match_clock used for LVDS downclocking.
639 i9xx_find_best_dpll(const struct intel_limit *limit,
640 struct intel_crtc_state *crtc_state,
641 int target, int refclk, struct dpll *match_clock,
642 struct dpll *best_clock)
644 struct drm_device *dev = crtc_state->base.crtc->dev;
648 memset(best_clock, 0, sizeof(*best_clock));
650 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
652 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
654 for (clock.m2 = limit->m2.min;
655 clock.m2 <= limit->m2.max; clock.m2++) {
656 if (clock.m2 >= clock.m1)
658 for (clock.n = limit->n.min;
659 clock.n <= limit->n.max; clock.n++) {
660 for (clock.p1 = limit->p1.min;
661 clock.p1 <= limit->p1.max; clock.p1++) {
664 i9xx_calc_dpll_params(refclk, &clock);
665 if (!intel_PLL_is_valid(to_i915(dev),
670 clock.p != match_clock->p)
673 this_err = abs(clock.dot - target);
674 if (this_err < err) {
683 return (err != target);
687 * Returns a set of divisors for the desired target clock with the given
688 * refclk, or FALSE. The returned values represent the clock equation:
689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
691 * Target and reference clocks are specified in kHz.
693 * If match_clock is provided, then best_clock P divider must match the P
694 * divider from @match_clock used for LVDS downclocking.
697 pnv_find_best_dpll(const struct intel_limit *limit,
698 struct intel_crtc_state *crtc_state,
699 int target, int refclk, struct dpll *match_clock,
700 struct dpll *best_clock)
702 struct drm_device *dev = crtc_state->base.crtc->dev;
706 memset(best_clock, 0, sizeof(*best_clock));
708 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
710 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
712 for (clock.m2 = limit->m2.min;
713 clock.m2 <= limit->m2.max; clock.m2++) {
714 for (clock.n = limit->n.min;
715 clock.n <= limit->n.max; clock.n++) {
716 for (clock.p1 = limit->p1.min;
717 clock.p1 <= limit->p1.max; clock.p1++) {
720 pnv_calc_dpll_params(refclk, &clock);
721 if (!intel_PLL_is_valid(to_i915(dev),
726 clock.p != match_clock->p)
729 this_err = abs(clock.dot - target);
730 if (this_err < err) {
739 return (err != target);
743 * Returns a set of divisors for the desired target clock with the given
744 * refclk, or FALSE. The returned values represent the clock equation:
745 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
747 * Target and reference clocks are specified in kHz.
749 * If match_clock is provided, then best_clock P divider must match the P
750 * divider from @match_clock used for LVDS downclocking.
753 g4x_find_best_dpll(const struct intel_limit *limit,
754 struct intel_crtc_state *crtc_state,
755 int target, int refclk, struct dpll *match_clock,
756 struct dpll *best_clock)
758 struct drm_device *dev = crtc_state->base.crtc->dev;
762 /* approximately equals target * 0.00585 */
763 int err_most = (target >> 8) + (target >> 9);
765 memset(best_clock, 0, sizeof(*best_clock));
767 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
769 max_n = limit->n.max;
770 /* based on hardware requirement, prefer smaller n to precision */
771 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
772 /* based on hardware requirement, prefere larger m1,m2 */
773 for (clock.m1 = limit->m1.max;
774 clock.m1 >= limit->m1.min; clock.m1--) {
775 for (clock.m2 = limit->m2.max;
776 clock.m2 >= limit->m2.min; clock.m2--) {
777 for (clock.p1 = limit->p1.max;
778 clock.p1 >= limit->p1.min; clock.p1--) {
781 i9xx_calc_dpll_params(refclk, &clock);
782 if (!intel_PLL_is_valid(to_i915(dev),
787 this_err = abs(clock.dot - target);
788 if (this_err < err_most) {
802 * Check if the calculated PLL configuration is more optimal compared to the
803 * best configuration and error found so far. Return the calculated error.
805 static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
806 const struct dpll *calculated_clock,
807 const struct dpll *best_clock,
808 unsigned int best_error_ppm,
809 unsigned int *error_ppm)
812 * For CHV ignore the error and consider only the P value.
813 * Prefer a bigger P value based on HW requirements.
815 if (IS_CHERRYVIEW(to_i915(dev))) {
818 return calculated_clock->p > best_clock->p;
821 if (WARN_ON_ONCE(!target_freq))
824 *error_ppm = div_u64(1000000ULL *
825 abs(target_freq - calculated_clock->dot),
828 * Prefer a better P value over a better (smaller) error if the error
829 * is small. Ensure this preference for future configurations too by
830 * setting the error to 0.
832 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
838 return *error_ppm + 10 < best_error_ppm;
842 * Returns a set of divisors for the desired target clock with the given
843 * refclk, or FALSE. The returned values represent the clock equation:
844 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
847 vlv_find_best_dpll(const struct intel_limit *limit,
848 struct intel_crtc_state *crtc_state,
849 int target, int refclk, struct dpll *match_clock,
850 struct dpll *best_clock)
852 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
853 struct drm_device *dev = crtc->base.dev;
855 unsigned int bestppm = 1000000;
856 /* min update 19.2 MHz */
857 int max_n = min(limit->n.max, refclk / 19200);
860 target *= 5; /* fast clock */
862 memset(best_clock, 0, sizeof(*best_clock));
864 /* based on hardware requirement, prefer smaller n to precision */
865 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
866 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
867 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
868 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
869 clock.p = clock.p1 * clock.p2;
870 /* based on hardware requirement, prefer bigger m1,m2 values */
871 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
874 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
877 vlv_calc_dpll_params(refclk, &clock);
879 if (!intel_PLL_is_valid(to_i915(dev),
884 if (!vlv_PLL_is_optimal(dev, target,
902 * Returns a set of divisors for the desired target clock with the given
903 * refclk, or FALSE. The returned values represent the clock equation:
904 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
907 chv_find_best_dpll(const struct intel_limit *limit,
908 struct intel_crtc_state *crtc_state,
909 int target, int refclk, struct dpll *match_clock,
910 struct dpll *best_clock)
912 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
913 struct drm_device *dev = crtc->base.dev;
914 unsigned int best_error_ppm;
919 memset(best_clock, 0, sizeof(*best_clock));
920 best_error_ppm = 1000000;
923 * Based on hardware doc, the n always set to 1, and m1 always
924 * set to 2. If requires to support 200Mhz refclk, we need to
925 * revisit this because n may not 1 anymore.
927 clock.n = 1, clock.m1 = 2;
928 target *= 5; /* fast clock */
930 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
931 for (clock.p2 = limit->p2.p2_fast;
932 clock.p2 >= limit->p2.p2_slow;
933 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
934 unsigned int error_ppm;
936 clock.p = clock.p1 * clock.p2;
938 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
939 clock.n) << 22, refclk * clock.m1);
941 if (m2 > INT_MAX/clock.m1)
946 chv_calc_dpll_params(refclk, &clock);
948 if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
951 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
952 best_error_ppm, &error_ppm))
956 best_error_ppm = error_ppm;
964 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
965 struct dpll *best_clock)
968 const struct intel_limit *limit = &intel_limits_bxt;
970 return chv_find_best_dpll(limit, crtc_state,
971 target_clock, refclk, NULL, best_clock);
974 bool intel_crtc_active(struct intel_crtc *crtc)
976 /* Be paranoid as we can arrive here with only partial
977 * state retrieved from the hardware during setup.
979 * We can ditch the adjusted_mode.crtc_clock check as soon
980 * as Haswell has gained clock readout/fastboot support.
982 * We can ditch the crtc->primary->fb check as soon as we can
983 * properly reconstruct framebuffers.
985 * FIXME: The intel_crtc->active here should be switched to
986 * crtc->state->active once we have proper CRTC states wired up
989 return crtc->active && crtc->base.primary->state->fb &&
990 crtc->config->base.adjusted_mode.crtc_clock;
993 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
996 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
998 return crtc->config->cpu_transcoder;
1001 static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
1003 i915_reg_t reg = PIPEDSL(pipe);
1007 if (IS_GEN2(dev_priv))
1008 line_mask = DSL_LINEMASK_GEN2;
1010 line_mask = DSL_LINEMASK_GEN3;
1012 line1 = I915_READ(reg) & line_mask;
1014 line2 = I915_READ(reg) & line_mask;
1016 return line1 == line2;
1020 * intel_wait_for_pipe_off - wait for pipe to turn off
1021 * @crtc: crtc whose pipe to wait for
1023 * After disabling a pipe, we can't wait for vblank in the usual way,
1024 * spinning on the vblank interrupt status bit, since we won't actually
1025 * see an interrupt when the pipe is disabled.
1027 * On Gen4 and above:
1028 * wait for the pipe register state bit to turn off
1031 * wait for the display line value to settle (it usually
1032 * ends up stopping at the start of the next frame).
1035 static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
1037 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1038 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1039 enum pipe pipe = crtc->pipe;
1041 if (INTEL_GEN(dev_priv) >= 4) {
1042 i915_reg_t reg = PIPECONF(cpu_transcoder);
1044 /* Wait for the Pipe State to go off */
1045 if (intel_wait_for_register(dev_priv,
1046 reg, I965_PIPECONF_ACTIVE, 0,
1048 WARN(1, "pipe_off wait timed out\n");
1050 /* Wait for the display line to settle */
1051 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
1052 WARN(1, "pipe_off wait timed out\n");
1056 /* Only for pre-ILK configs */
1057 void assert_pll(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
1063 val = I915_READ(DPLL(pipe));
1064 cur_state = !!(val & DPLL_VCO_ENABLE);
1065 I915_STATE_WARN(cur_state != state,
1066 "PLL state assertion failure (expected %s, current %s)\n",
1067 onoff(state), onoff(cur_state));
1070 /* XXX: the dsi pll is shared between MIPI DSI ports */
1071 void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1076 mutex_lock(&dev_priv->sb_lock);
1077 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1078 mutex_unlock(&dev_priv->sb_lock);
1080 cur_state = val & DSI_PLL_VCO_EN;
1081 I915_STATE_WARN(cur_state != state,
1082 "DSI PLL state assertion failure (expected %s, current %s)\n",
1083 onoff(state), onoff(cur_state));
1086 static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1087 enum pipe pipe, bool state)
1090 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1093 if (HAS_DDI(dev_priv)) {
1094 /* DDI does not have a specific FDI_TX register */
1095 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1096 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1098 u32 val = I915_READ(FDI_TX_CTL(pipe));
1099 cur_state = !!(val & FDI_TX_ENABLE);
1101 I915_STATE_WARN(cur_state != state,
1102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 onoff(state), onoff(cur_state));
1105 #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106 #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1108 static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1114 val = I915_READ(FDI_RX_CTL(pipe));
1115 cur_state = !!(val & FDI_RX_ENABLE);
1116 I915_STATE_WARN(cur_state != state,
1117 "FDI RX state assertion failure (expected %s, current %s)\n",
1118 onoff(state), onoff(cur_state));
1120 #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1121 #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123 static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1128 /* ILK FDI PLL is always enabled */
1129 if (IS_GEN5(dev_priv))
1132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1133 if (HAS_DDI(dev_priv))
1136 val = I915_READ(FDI_TX_CTL(pipe));
1137 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1140 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1141 enum pipe pipe, bool state)
1146 val = I915_READ(FDI_RX_CTL(pipe));
1147 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1148 I915_STATE_WARN(cur_state != state,
1149 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1150 onoff(state), onoff(cur_state));
1153 void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
1157 enum pipe panel_pipe = PIPE_A;
1160 if (WARN_ON(HAS_DDI(dev_priv)))
1163 if (HAS_PCH_SPLIT(dev_priv)) {
1166 pp_reg = PP_CONTROL(0);
1167 port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
1169 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1170 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1171 panel_pipe = PIPE_B;
1172 /* XXX: else fix for eDP */
1173 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1174 /* presumably write lock depends on pipe, not port select */
1175 pp_reg = PP_CONTROL(pipe);
1178 pp_reg = PP_CONTROL(0);
1179 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1180 panel_pipe = PIPE_B;
1183 val = I915_READ(pp_reg);
1184 if (!(val & PANEL_POWER_ON) ||
1185 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
1188 I915_STATE_WARN(panel_pipe == pipe && locked,
1189 "panel assertion failure, pipe %c regs locked\n",
1193 static void assert_cursor(struct drm_i915_private *dev_priv,
1194 enum pipe pipe, bool state)
1198 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
1199 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
1201 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1203 I915_STATE_WARN(cur_state != state,
1204 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1205 pipe_name(pipe), onoff(state), onoff(cur_state));
1207 #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1208 #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1210 void assert_pipe(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1214 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1216 enum intel_display_power_domain power_domain;
1218 /* we keep both pipes enabled on 830 */
1219 if (IS_I830(dev_priv))
1222 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
1223 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
1224 u32 val = I915_READ(PIPECONF(cpu_transcoder));
1225 cur_state = !!(val & PIPECONF_ENABLE);
1227 intel_display_power_put(dev_priv, power_domain);
1232 I915_STATE_WARN(cur_state != state,
1233 "pipe %c assertion failure (expected %s, current %s)\n",
1234 pipe_name(pipe), onoff(state), onoff(cur_state));
1237 static void assert_plane(struct drm_i915_private *dev_priv,
1238 enum plane plane, bool state)
1243 val = I915_READ(DSPCNTR(plane));
1244 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1245 I915_STATE_WARN(cur_state != state,
1246 "plane %c assertion failure (expected %s, current %s)\n",
1247 plane_name(plane), onoff(state), onoff(cur_state));
1250 #define assert_plane_enabled(d, p) assert_plane(d, p, true)
1251 #define assert_plane_disabled(d, p) assert_plane(d, p, false)
1253 static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1258 /* Primary planes are fixed to pipes on gen4+ */
1259 if (INTEL_GEN(dev_priv) >= 4) {
1260 u32 val = I915_READ(DSPCNTR(pipe));
1261 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
1262 "plane %c assertion failure, should be disabled but not\n",
1267 /* Need to check both planes against the pipe */
1268 for_each_pipe(dev_priv, i) {
1269 u32 val = I915_READ(DSPCNTR(i));
1270 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1271 DISPPLANE_SEL_PIPE_SHIFT;
1272 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1273 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1274 plane_name(i), pipe_name(pipe));
1278 static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1283 if (INTEL_GEN(dev_priv) >= 9) {
1284 for_each_sprite(dev_priv, pipe, sprite) {
1285 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
1286 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
1287 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1288 sprite, pipe_name(pipe));
1290 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1291 for_each_sprite(dev_priv, pipe, sprite) {
1292 u32 val = I915_READ(SPCNTR(pipe, PLANE_SPRITE0 + sprite));
1293 I915_STATE_WARN(val & SP_ENABLE,
1294 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1295 sprite_name(pipe, sprite), pipe_name(pipe));
1297 } else if (INTEL_GEN(dev_priv) >= 7) {
1298 u32 val = I915_READ(SPRCTL(pipe));
1299 I915_STATE_WARN(val & SPRITE_ENABLE,
1300 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1301 plane_name(pipe), pipe_name(pipe));
1302 } else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) {
1303 u32 val = I915_READ(DVSCNTR(pipe));
1304 I915_STATE_WARN(val & DVS_ENABLE,
1305 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1306 plane_name(pipe), pipe_name(pipe));
1310 static void assert_vblank_disabled(struct drm_crtc *crtc)
1312 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1313 drm_crtc_vblank_put(crtc);
1316 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1322 val = I915_READ(PCH_TRANSCONF(pipe));
1323 enabled = !!(val & TRANS_ENABLE);
1324 I915_STATE_WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1329 static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
1332 if ((val & DP_PORT_EN) == 0)
1335 if (HAS_PCH_CPT(dev_priv)) {
1336 u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
1337 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 } else if (IS_CHERRYVIEW(dev_priv)) {
1340 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1349 static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1352 if ((val & SDVO_ENABLE) == 0)
1355 if (HAS_PCH_CPT(dev_priv)) {
1356 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1358 } else if (IS_CHERRYVIEW(dev_priv)) {
1359 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1362 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1368 static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe, u32 val)
1371 if ((val & LVDS_PORT_EN) == 0)
1374 if (HAS_PCH_CPT(dev_priv)) {
1375 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1378 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1384 static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1387 if ((val & ADPA_DAC_ENABLE) == 0)
1389 if (HAS_PCH_CPT(dev_priv)) {
1390 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1393 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1399 static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe, i915_reg_t reg,
1403 u32 val = I915_READ(reg);
1404 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1406 i915_mmio_reg_offset(reg), pipe_name(pipe));
1408 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
1410 "IBX PCH dp port still using transcoder B\n");
1413 static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, i915_reg_t reg)
1416 u32 val = I915_READ(reg);
1417 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1419 i915_mmio_reg_offset(reg), pipe_name(pipe));
1421 I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
1422 && (val & SDVO_PIPE_B_SELECT),
1423 "IBX PCH hdmi port still using transcoder B\n");
1426 static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1431 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1435 val = I915_READ(PCH_ADPA);
1436 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1437 "PCH VGA enabled on transcoder %c, should be disabled\n",
1440 val = I915_READ(PCH_LVDS);
1441 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1442 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1445 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1447 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
1450 static void _vlv_enable_pll(struct intel_crtc *crtc,
1451 const struct intel_crtc_state *pipe_config)
1453 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1454 enum pipe pipe = crtc->pipe;
1456 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1457 POSTING_READ(DPLL(pipe));
1460 if (intel_wait_for_register(dev_priv,
1465 DRM_ERROR("DPLL %d failed to lock\n", pipe);
1468 static void vlv_enable_pll(struct intel_crtc *crtc,
1469 const struct intel_crtc_state *pipe_config)
1471 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1472 enum pipe pipe = crtc->pipe;
1474 assert_pipe_disabled(dev_priv, pipe);
1476 /* PLL is protected by panel, make sure we can write it */
1477 assert_panel_unlocked(dev_priv, pipe);
1479 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1480 _vlv_enable_pll(crtc, pipe_config);
1482 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1483 POSTING_READ(DPLL_MD(pipe));
1487 static void _chv_enable_pll(struct intel_crtc *crtc,
1488 const struct intel_crtc_state *pipe_config)
1490 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1491 enum pipe pipe = crtc->pipe;
1492 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1495 mutex_lock(&dev_priv->sb_lock);
1497 /* Enable back the 10bit clock to display controller */
1498 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1499 tmp |= DPIO_DCLKP_EN;
1500 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1502 mutex_unlock(&dev_priv->sb_lock);
1505 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1510 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
1512 /* Check PLL is locked */
1513 if (intel_wait_for_register(dev_priv,
1514 DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
1516 DRM_ERROR("PLL %d failed to lock\n", pipe);
1519 static void chv_enable_pll(struct intel_crtc *crtc,
1520 const struct intel_crtc_state *pipe_config)
1522 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1523 enum pipe pipe = crtc->pipe;
1525 assert_pipe_disabled(dev_priv, pipe);
1527 /* PLL is protected by panel, make sure we can write it */
1528 assert_panel_unlocked(dev_priv, pipe);
1530 if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
1531 _chv_enable_pll(crtc, pipe_config);
1533 if (pipe != PIPE_A) {
1535 * WaPixelRepeatModeFixForC0:chv
1537 * DPLLCMD is AWOL. Use chicken bits to propagate
1538 * the value from DPLLBMD to either pipe B or C.
1540 I915_WRITE(CBR4_VLV, CBR_DPLLBMD_PIPE(pipe));
1541 I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
1542 I915_WRITE(CBR4_VLV, 0);
1543 dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
1546 * DPLLB VGA mode also seems to cause problems.
1547 * We should always have it disabled.
1549 WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
1551 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
1552 POSTING_READ(DPLL_MD(pipe));
1556 static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
1558 struct intel_crtc *crtc;
1561 for_each_intel_crtc(&dev_priv->drm, crtc) {
1562 count += crtc->base.state->active &&
1563 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
1569 static void i9xx_enable_pll(struct intel_crtc *crtc,
1570 const struct intel_crtc_state *crtc_state)
1572 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1573 i915_reg_t reg = DPLL(crtc->pipe);
1574 u32 dpll = crtc_state->dpll_hw_state.dpll;
1577 assert_pipe_disabled(dev_priv, crtc->pipe);
1579 /* PLL is protected by panel, make sure we can write it */
1580 if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
1581 assert_panel_unlocked(dev_priv, crtc->pipe);
1583 /* Enable DVO 2x clock on both PLLs if necessary */
1584 if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
1586 * It appears to be important that we don't enable this
1587 * for the current pipe before otherwise configuring the
1588 * PLL. No idea how this should be handled if multiple
1589 * DVO outputs are enabled simultaneosly.
1591 dpll |= DPLL_DVO_2X_MODE;
1592 I915_WRITE(DPLL(!crtc->pipe),
1593 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1597 * Apparently we need to have VGA mode enabled prior to changing
1598 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1599 * dividers, even though the register value does change.
1603 I915_WRITE(reg, dpll);
1605 /* Wait for the clocks to stabilize. */
1609 if (INTEL_GEN(dev_priv) >= 4) {
1610 I915_WRITE(DPLL_MD(crtc->pipe),
1611 crtc_state->dpll_hw_state.dpll_md);
1613 /* The pixel multiplier can only be updated once the
1614 * DPLL is enabled and the clocks are stable.
1616 * So write it again.
1618 I915_WRITE(reg, dpll);
1621 /* We do this three times for luck */
1622 for (i = 0; i < 3; i++) {
1623 I915_WRITE(reg, dpll);
1625 udelay(150); /* wait for warmup */
1629 static void i9xx_disable_pll(struct intel_crtc *crtc)
1631 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1632 enum pipe pipe = crtc->pipe;
1634 /* Disable DVO 2x clock on both PLLs if necessary */
1635 if (IS_I830(dev_priv) &&
1636 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
1637 !intel_num_dvo_pipes(dev_priv)) {
1638 I915_WRITE(DPLL(PIPE_B),
1639 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1640 I915_WRITE(DPLL(PIPE_A),
1641 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1644 /* Don't disable pipe or pipe PLLs if needed */
1645 if (IS_I830(dev_priv))
1648 /* Make sure the pipe isn't still relying on us */
1649 assert_pipe_disabled(dev_priv, pipe);
1651 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
1652 POSTING_READ(DPLL(pipe));
1655 static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1659 /* Make sure the pipe isn't still relying on us */
1660 assert_pipe_disabled(dev_priv, pipe);
1662 val = DPLL_INTEGRATED_REF_CLK_VLV |
1663 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1665 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1667 I915_WRITE(DPLL(pipe), val);
1668 POSTING_READ(DPLL(pipe));
1671 static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1673 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1676 /* Make sure the pipe isn't still relying on us */
1677 assert_pipe_disabled(dev_priv, pipe);
1679 val = DPLL_SSC_REF_CLK_CHV |
1680 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1682 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1684 I915_WRITE(DPLL(pipe), val);
1685 POSTING_READ(DPLL(pipe));
1687 mutex_lock(&dev_priv->sb_lock);
1689 /* Disable 10bit clock to display controller */
1690 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1691 val &= ~DPIO_DCLKP_EN;
1692 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1694 mutex_unlock(&dev_priv->sb_lock);
1697 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1698 struct intel_digital_port *dport,
1699 unsigned int expected_mask)
1702 i915_reg_t dpll_reg;
1704 switch (dport->base.port) {
1706 port_mask = DPLL_PORTB_READY_MASK;
1710 port_mask = DPLL_PORTC_READY_MASK;
1712 expected_mask <<= 4;
1715 port_mask = DPLL_PORTD_READY_MASK;
1716 dpll_reg = DPIO_PHY_STATUS;
1722 if (intel_wait_for_register(dev_priv,
1723 dpll_reg, port_mask, expected_mask,
1725 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1726 port_name(dport->base.port),
1727 I915_READ(dpll_reg) & port_mask, expected_mask);
1730 static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1733 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
1736 uint32_t val, pipeconf_val;
1738 /* Make sure PCH DPLL is enabled */
1739 assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
1741 /* FDI must be feeding us bits for PCH ports */
1742 assert_fdi_tx_enabled(dev_priv, pipe);
1743 assert_fdi_rx_enabled(dev_priv, pipe);
1745 if (HAS_PCH_CPT(dev_priv)) {
1746 /* Workaround: Set the timing override bit before enabling the
1747 * pch transcoder. */
1748 reg = TRANS_CHICKEN2(pipe);
1749 val = I915_READ(reg);
1750 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1751 I915_WRITE(reg, val);
1754 reg = PCH_TRANSCONF(pipe);
1755 val = I915_READ(reg);
1756 pipeconf_val = I915_READ(PIPECONF(pipe));
1758 if (HAS_PCH_IBX(dev_priv)) {
1760 * Make the BPC in transcoder be consistent with
1761 * that in pipeconf reg. For HDMI we must use 8bpc
1762 * here for both 8bpc and 12bpc.
1764 val &= ~PIPECONF_BPC_MASK;
1765 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
1766 val |= PIPECONF_8BPC;
1768 val |= pipeconf_val & PIPECONF_BPC_MASK;
1771 val &= ~TRANS_INTERLACE_MASK;
1772 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1773 if (HAS_PCH_IBX(dev_priv) &&
1774 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
1775 val |= TRANS_LEGACY_INTERLACED_ILK;
1777 val |= TRANS_INTERLACED;
1779 val |= TRANS_PROGRESSIVE;
1781 I915_WRITE(reg, val | TRANS_ENABLE);
1782 if (intel_wait_for_register(dev_priv,
1783 reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
1785 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
1788 static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1789 enum transcoder cpu_transcoder)
1791 u32 val, pipeconf_val;
1793 /* FDI must be feeding us bits for PCH ports */
1794 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
1795 assert_fdi_rx_enabled(dev_priv, PIPE_A);
1797 /* Workaround: set timing override bit. */
1798 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
1799 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1800 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
1803 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
1805 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1806 PIPECONF_INTERLACED_ILK)
1807 val |= TRANS_INTERLACED;
1809 val |= TRANS_PROGRESSIVE;
1811 I915_WRITE(LPT_TRANSCONF, val);
1812 if (intel_wait_for_register(dev_priv,
1817 DRM_ERROR("Failed to enable PCH transcoder\n");
1820 static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1826 /* FDI relies on the transcoder */
1827 assert_fdi_tx_disabled(dev_priv, pipe);
1828 assert_fdi_rx_disabled(dev_priv, pipe);
1830 /* Ports must be off as well */
1831 assert_pch_ports_disabled(dev_priv, pipe);
1833 reg = PCH_TRANSCONF(pipe);
1834 val = I915_READ(reg);
1835 val &= ~TRANS_ENABLE;
1836 I915_WRITE(reg, val);
1837 /* wait for PCH transcoder off, transcoder state */
1838 if (intel_wait_for_register(dev_priv,
1839 reg, TRANS_STATE_ENABLE, 0,
1841 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
1843 if (HAS_PCH_CPT(dev_priv)) {
1844 /* Workaround: Clear the timing override chicken bit again. */
1845 reg = TRANS_CHICKEN2(pipe);
1846 val = I915_READ(reg);
1847 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1848 I915_WRITE(reg, val);
1852 void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
1856 val = I915_READ(LPT_TRANSCONF);
1857 val &= ~TRANS_ENABLE;
1858 I915_WRITE(LPT_TRANSCONF, val);
1859 /* wait for PCH transcoder off, transcoder state */
1860 if (intel_wait_for_register(dev_priv,
1861 LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
1863 DRM_ERROR("Failed to disable PCH transcoder\n");
1865 /* Workaround: clear timing override bit. */
1866 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
1867 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1868 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
1871 enum pipe intel_crtc_pch_transcoder(struct intel_crtc *crtc)
1873 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1875 WARN_ON(!crtc->config->has_pch_encoder);
1877 if (HAS_PCH_LPT(dev_priv))
1884 * intel_enable_pipe - enable a pipe, asserting requirements
1885 * @crtc: crtc responsible for the pipe
1887 * Enable @crtc's pipe, making sure that various hardware specific requirements
1888 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1890 static void intel_enable_pipe(struct intel_crtc *crtc)
1892 struct drm_device *dev = crtc->base.dev;
1893 struct drm_i915_private *dev_priv = to_i915(dev);
1894 enum pipe pipe = crtc->pipe;
1895 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1899 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
1901 assert_planes_disabled(dev_priv, pipe);
1902 assert_cursor_disabled(dev_priv, pipe);
1903 assert_sprites_disabled(dev_priv, pipe);
1906 * A pipe without a PLL won't actually be able to drive bits from
1907 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1910 if (HAS_GMCH_DISPLAY(dev_priv)) {
1911 if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
1912 assert_dsi_pll_enabled(dev_priv);
1914 assert_pll_enabled(dev_priv, pipe);
1916 if (crtc->config->has_pch_encoder) {
1917 /* if driving the PCH, we need FDI enabled */
1918 assert_fdi_rx_pll_enabled(dev_priv,
1919 intel_crtc_pch_transcoder(crtc));
1920 assert_fdi_tx_pll_enabled(dev_priv,
1921 (enum pipe) cpu_transcoder);
1923 /* FIXME: assert CPU port conditions for SNB+ */
1926 reg = PIPECONF(cpu_transcoder);
1927 val = I915_READ(reg);
1928 if (val & PIPECONF_ENABLE) {
1929 /* we keep both pipes enabled on 830 */
1930 WARN_ON(!IS_I830(dev_priv));
1934 I915_WRITE(reg, val | PIPECONF_ENABLE);
1938 * Until the pipe starts DSL will read as 0, which would cause
1939 * an apparent vblank timestamp jump, which messes up also the
1940 * frame count when it's derived from the timestamps. So let's
1941 * wait for the pipe to start properly before we call
1942 * drm_crtc_vblank_on()
1944 if (dev->max_vblank_count == 0 &&
1945 wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
1946 DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
1950 * intel_disable_pipe - disable a pipe, asserting requirements
1951 * @crtc: crtc whose pipes is to be disabled
1953 * Disable the pipe of @crtc, making sure that various hardware
1954 * specific requirements are met, if applicable, e.g. plane
1955 * disabled, panel fitter off, etc.
1957 * Will wait until the pipe has shut down before returning.
1959 static void intel_disable_pipe(struct intel_crtc *crtc)
1961 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1962 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
1963 enum pipe pipe = crtc->pipe;
1967 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
1970 * Make sure planes won't keep trying to pump pixels to us,
1971 * or we might hang the display.
1973 assert_planes_disabled(dev_priv, pipe);
1974 assert_cursor_disabled(dev_priv, pipe);
1975 assert_sprites_disabled(dev_priv, pipe);
1977 reg = PIPECONF(cpu_transcoder);
1978 val = I915_READ(reg);
1979 if ((val & PIPECONF_ENABLE) == 0)
1983 * Double wide has implications for planes
1984 * so best keep it disabled when not needed.
1986 if (crtc->config->double_wide)
1987 val &= ~PIPECONF_DOUBLE_WIDE;
1989 /* Don't disable pipe or pipe PLLs if needed */
1990 if (!IS_I830(dev_priv))
1991 val &= ~PIPECONF_ENABLE;
1993 I915_WRITE(reg, val);
1994 if ((val & PIPECONF_ENABLE) == 0)
1995 intel_wait_for_pipe_off(crtc);
1998 static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
2000 return IS_GEN2(dev_priv) ? 2048 : 4096;
2004 intel_tile_width_bytes(const struct drm_framebuffer *fb, int plane)
2006 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2007 unsigned int cpp = fb->format->cpp[plane];
2009 switch (fb->modifier) {
2010 case DRM_FORMAT_MOD_LINEAR:
2012 case I915_FORMAT_MOD_X_TILED:
2013 if (IS_GEN2(dev_priv))
2017 case I915_FORMAT_MOD_Y_TILED_CCS:
2021 case I915_FORMAT_MOD_Y_TILED:
2022 if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
2026 case I915_FORMAT_MOD_Yf_TILED_CCS:
2030 case I915_FORMAT_MOD_Yf_TILED:
2046 MISSING_CASE(fb->modifier);
2052 intel_tile_height(const struct drm_framebuffer *fb, int plane)
2054 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
2057 return intel_tile_size(to_i915(fb->dev)) /
2058 intel_tile_width_bytes(fb, plane);
2061 /* Return the tile dimensions in pixel units */
2062 static void intel_tile_dims(const struct drm_framebuffer *fb, int plane,
2063 unsigned int *tile_width,
2064 unsigned int *tile_height)
2066 unsigned int tile_width_bytes = intel_tile_width_bytes(fb, plane);
2067 unsigned int cpp = fb->format->cpp[plane];
2069 *tile_width = tile_width_bytes / cpp;
2070 *tile_height = intel_tile_size(to_i915(fb->dev)) / tile_width_bytes;
2074 intel_fb_align_height(const struct drm_framebuffer *fb,
2075 int plane, unsigned int height)
2077 unsigned int tile_height = intel_tile_height(fb, plane);
2079 return ALIGN(height, tile_height);
2082 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
2084 unsigned int size = 0;
2087 for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
2088 size += rot_info->plane[i].width * rot_info->plane[i].height;
2094 intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
2095 const struct drm_framebuffer *fb,
2096 unsigned int rotation)
2098 view->type = I915_GGTT_VIEW_NORMAL;
2099 if (drm_rotation_90_or_270(rotation)) {
2100 view->type = I915_GGTT_VIEW_ROTATED;
2101 view->rotated = to_intel_framebuffer(fb)->rot_info;
2105 static unsigned int intel_cursor_alignment(const struct drm_i915_private *dev_priv)
2107 if (IS_I830(dev_priv))
2109 else if (IS_I85X(dev_priv))
2111 else if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
2117 static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
2119 if (INTEL_INFO(dev_priv)->gen >= 9)
2121 else if (IS_I965G(dev_priv) || IS_I965GM(dev_priv) ||
2122 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2124 else if (INTEL_INFO(dev_priv)->gen >= 4)
2130 static unsigned int intel_surf_alignment(const struct drm_framebuffer *fb,
2133 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2135 /* AUX_DIST needs only 4K alignment */
2139 switch (fb->modifier) {
2140 case DRM_FORMAT_MOD_LINEAR:
2141 return intel_linear_alignment(dev_priv);
2142 case I915_FORMAT_MOD_X_TILED:
2143 if (INTEL_GEN(dev_priv) >= 9)
2146 case I915_FORMAT_MOD_Y_TILED_CCS:
2147 case I915_FORMAT_MOD_Yf_TILED_CCS:
2148 case I915_FORMAT_MOD_Y_TILED:
2149 case I915_FORMAT_MOD_Yf_TILED:
2150 return 1 * 1024 * 1024;
2152 MISSING_CASE(fb->modifier);
2158 intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
2160 struct drm_device *dev = fb->dev;
2161 struct drm_i915_private *dev_priv = to_i915(dev);
2162 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2163 struct i915_ggtt_view view;
2164 struct i915_vma *vma;
2167 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2169 alignment = intel_surf_alignment(fb, 0);
2171 intel_fill_fb_ggtt_view(&view, fb, rotation);
2173 /* Note that the w/a also requires 64 PTE of padding following the
2174 * bo. We currently fill all unused PTE with the shadow page and so
2175 * we should always have valid PTE following the scanout preventing
2178 if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
2179 alignment = 256 * 1024;
2182 * Global gtt pte registers are special registers which actually forward
2183 * writes to a chunk of system memory. Which means that there is no risk
2184 * that the register values disappear as soon as we call
2185 * intel_runtime_pm_put(), so it is correct to wrap only the
2186 * pin/unpin/fence and not more.
2188 intel_runtime_pm_get(dev_priv);
2190 atomic_inc(&dev_priv->gpu_error.pending_fb_pin);
2192 vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
2196 if (i915_vma_is_map_and_fenceable(vma)) {
2197 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2198 * fence, whereas 965+ only requires a fence if using
2199 * framebuffer compression. For simplicity, we always, when
2200 * possible, install a fence as the cost is not that onerous.
2202 * If we fail to fence the tiled scanout, then either the
2203 * modeset will reject the change (which is highly unlikely as
2204 * the affected systems, all but one, do not have unmappable
2205 * space) or we will not be able to enable full powersaving
2206 * techniques (also likely not to apply due to various limits
2207 * FBC and the like impose on the size of the buffer, which
2208 * presumably we violated anyway with this unmappable buffer).
2209 * Anyway, it is presumably better to stumble onwards with
2210 * something and try to run the system in a "less than optimal"
2211 * mode that matches the user configuration.
2213 i915_vma_pin_fence(vma);
2218 atomic_dec(&dev_priv->gpu_error.pending_fb_pin);
2220 intel_runtime_pm_put(dev_priv);
2224 void intel_unpin_fb_vma(struct i915_vma *vma)
2226 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
2228 i915_vma_unpin_fence(vma);
2229 i915_gem_object_unpin_from_display_plane(vma);
2233 static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
2234 unsigned int rotation)
2236 if (drm_rotation_90_or_270(rotation))
2237 return to_intel_framebuffer(fb)->rotated[plane].pitch;
2239 return fb->pitches[plane];
2243 * Convert the x/y offsets into a linear offset.
2244 * Only valid with 0/180 degree rotation, which is fine since linear
2245 * offset is only used with linear buffers on pre-hsw and tiled buffers
2246 * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
2248 u32 intel_fb_xy_to_linear(int x, int y,
2249 const struct intel_plane_state *state,
2252 const struct drm_framebuffer *fb = state->base.fb;
2253 unsigned int cpp = fb->format->cpp[plane];
2254 unsigned int pitch = fb->pitches[plane];
2256 return y * pitch + x * cpp;
2260 * Add the x/y offsets derived from fb->offsets[] to the user
2261 * specified plane src x/y offsets. The resulting x/y offsets
2262 * specify the start of scanout from the beginning of the gtt mapping.
2264 void intel_add_fb_offsets(int *x, int *y,
2265 const struct intel_plane_state *state,
2269 const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
2270 unsigned int rotation = state->base.rotation;
2272 if (drm_rotation_90_or_270(rotation)) {
2273 *x += intel_fb->rotated[plane].x;
2274 *y += intel_fb->rotated[plane].y;
2276 *x += intel_fb->normal[plane].x;
2277 *y += intel_fb->normal[plane].y;
2281 static u32 __intel_adjust_tile_offset(int *x, int *y,
2282 unsigned int tile_width,
2283 unsigned int tile_height,
2284 unsigned int tile_size,
2285 unsigned int pitch_tiles,
2289 unsigned int pitch_pixels = pitch_tiles * tile_width;
2292 WARN_ON(old_offset & (tile_size - 1));
2293 WARN_ON(new_offset & (tile_size - 1));
2294 WARN_ON(new_offset > old_offset);
2296 tiles = (old_offset - new_offset) / tile_size;
2298 *y += tiles / pitch_tiles * tile_height;
2299 *x += tiles % pitch_tiles * tile_width;
2301 /* minimize x in case it got needlessly big */
2302 *y += *x / pitch_pixels * tile_height;
2308 static u32 _intel_adjust_tile_offset(int *x, int *y,
2309 const struct drm_framebuffer *fb, int plane,
2310 unsigned int rotation,
2311 u32 old_offset, u32 new_offset)
2313 const struct drm_i915_private *dev_priv = to_i915(fb->dev);
2314 unsigned int cpp = fb->format->cpp[plane];
2315 unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
2317 WARN_ON(new_offset > old_offset);
2319 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
2320 unsigned int tile_size, tile_width, tile_height;
2321 unsigned int pitch_tiles;
2323 tile_size = intel_tile_size(dev_priv);
2324 intel_tile_dims(fb, plane, &tile_width, &tile_height);
2326 if (drm_rotation_90_or_270(rotation)) {
2327 pitch_tiles = pitch / tile_height;
2328 swap(tile_width, tile_height);
2330 pitch_tiles = pitch / (tile_width * cpp);
2333 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2334 tile_size, pitch_tiles,
2335 old_offset, new_offset);
2337 old_offset += *y * pitch + *x * cpp;
2339 *y = (old_offset - new_offset) / pitch;
2340 *x = ((old_offset - new_offset) - *y * pitch) / cpp;
2347 * Adjust the tile offset by moving the difference into
2350 static u32 intel_adjust_tile_offset(int *x, int *y,
2351 const struct intel_plane_state *state, int plane,
2352 u32 old_offset, u32 new_offset)
2354 return _intel_adjust_tile_offset(x, y, state->base.fb, plane,
2355 state->base.rotation,
2356 old_offset, new_offset);
2360 * Computes the linear offset to the base tile and adjusts
2361 * x, y. bytes per pixel is assumed to be a power-of-two.
2363 * In the 90/270 rotated case, x and y are assumed
2364 * to be already rotated to match the rotated GTT view, and
2365 * pitch is the tile_height aligned framebuffer height.
2367 * This function is used when computing the derived information
2368 * under intel_framebuffer, so using any of that information
2369 * here is not allowed. Anything under drm_framebuffer can be
2370 * used. This is why the user has to pass in the pitch since it
2371 * is specified in the rotated orientation.
2373 static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
2375 const struct drm_framebuffer *fb, int plane,
2377 unsigned int rotation,
2380 uint64_t fb_modifier = fb->modifier;
2381 unsigned int cpp = fb->format->cpp[plane];
2382 u32 offset, offset_aligned;
2387 if (fb_modifier != DRM_FORMAT_MOD_LINEAR) {
2388 unsigned int tile_size, tile_width, tile_height;
2389 unsigned int tile_rows, tiles, pitch_tiles;
2391 tile_size = intel_tile_size(dev_priv);
2392 intel_tile_dims(fb, plane, &tile_width, &tile_height);
2394 if (drm_rotation_90_or_270(rotation)) {
2395 pitch_tiles = pitch / tile_height;
2396 swap(tile_width, tile_height);
2398 pitch_tiles = pitch / (tile_width * cpp);
2401 tile_rows = *y / tile_height;
2404 tiles = *x / tile_width;
2407 offset = (tile_rows * pitch_tiles + tiles) * tile_size;
2408 offset_aligned = offset & ~alignment;
2410 __intel_adjust_tile_offset(x, y, tile_width, tile_height,
2411 tile_size, pitch_tiles,
2412 offset, offset_aligned);
2414 offset = *y * pitch + *x * cpp;
2415 offset_aligned = offset & ~alignment;
2417 *y = (offset & alignment) / pitch;
2418 *x = ((offset & alignment) - *y * pitch) / cpp;
2421 return offset_aligned;
2424 u32 intel_compute_tile_offset(int *x, int *y,
2425 const struct intel_plane_state *state,
2428 struct intel_plane *intel_plane = to_intel_plane(state->base.plane);
2429 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
2430 const struct drm_framebuffer *fb = state->base.fb;
2431 unsigned int rotation = state->base.rotation;
2432 int pitch = intel_fb_pitch(fb, plane, rotation);
2435 if (intel_plane->id == PLANE_CURSOR)
2436 alignment = intel_cursor_alignment(dev_priv);
2438 alignment = intel_surf_alignment(fb, plane);
2440 return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
2441 rotation, alignment);
2444 /* Convert the fb->offset[] into x/y offsets */
2445 static int intel_fb_offset_to_xy(int *x, int *y,
2446 const struct drm_framebuffer *fb, int plane)
2448 struct drm_i915_private *dev_priv = to_i915(fb->dev);
2450 if (fb->modifier != DRM_FORMAT_MOD_LINEAR &&
2451 fb->offsets[plane] % intel_tile_size(dev_priv))
2457 _intel_adjust_tile_offset(x, y,
2458 fb, plane, DRM_MODE_ROTATE_0,
2459 fb->offsets[plane], 0);
2464 static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
2466 switch (fb_modifier) {
2467 case I915_FORMAT_MOD_X_TILED:
2468 return I915_TILING_X;
2469 case I915_FORMAT_MOD_Y_TILED:
2470 case I915_FORMAT_MOD_Y_TILED_CCS:
2471 return I915_TILING_Y;
2473 return I915_TILING_NONE;
2477 static const struct drm_format_info ccs_formats[] = {
2478 { .format = DRM_FORMAT_XRGB8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2479 { .format = DRM_FORMAT_XBGR8888, .depth = 24, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2480 { .format = DRM_FORMAT_ARGB8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2481 { .format = DRM_FORMAT_ABGR8888, .depth = 32, .num_planes = 2, .cpp = { 4, 1, }, .hsub = 8, .vsub = 16, },
2484 static const struct drm_format_info *
2485 lookup_format_info(const struct drm_format_info formats[],
2486 int num_formats, u32 format)
2490 for (i = 0; i < num_formats; i++) {
2491 if (formats[i].format == format)
2498 static const struct drm_format_info *
2499 intel_get_format_info(const struct drm_mode_fb_cmd2 *cmd)
2501 switch (cmd->modifier[0]) {
2502 case I915_FORMAT_MOD_Y_TILED_CCS:
2503 case I915_FORMAT_MOD_Yf_TILED_CCS:
2504 return lookup_format_info(ccs_formats,
2505 ARRAY_SIZE(ccs_formats),
2513 intel_fill_fb_info(struct drm_i915_private *dev_priv,
2514 struct drm_framebuffer *fb)
2516 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
2517 struct intel_rotation_info *rot_info = &intel_fb->rot_info;
2518 u32 gtt_offset_rotated = 0;
2519 unsigned int max_size = 0;
2520 int i, num_planes = fb->format->num_planes;
2521 unsigned int tile_size = intel_tile_size(dev_priv);
2523 for (i = 0; i < num_planes; i++) {
2524 unsigned int width, height;
2525 unsigned int cpp, size;
2530 cpp = fb->format->cpp[i];
2531 width = drm_framebuffer_plane_width(fb->width, fb, i);
2532 height = drm_framebuffer_plane_height(fb->height, fb, i);
2534 ret = intel_fb_offset_to_xy(&x, &y, fb, i);
2536 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2541 if ((fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
2542 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) && i == 1) {
2543 int hsub = fb->format->hsub;
2544 int vsub = fb->format->vsub;
2545 int tile_width, tile_height;
2549 intel_tile_dims(fb, i, &tile_width, &tile_height);
2551 tile_height *= vsub;
2553 ccs_x = (x * hsub) % tile_width;
2554 ccs_y = (y * vsub) % tile_height;
2555 main_x = intel_fb->normal[0].x % tile_width;
2556 main_y = intel_fb->normal[0].y % tile_height;
2559 * CCS doesn't have its own x/y offset register, so the intra CCS tile
2560 * x/y offsets must match between CCS and the main surface.
2562 if (main_x != ccs_x || main_y != ccs_y) {
2563 DRM_DEBUG_KMS("Bad CCS x/y (main %d,%d ccs %d,%d) full (main %d,%d ccs %d,%d)\n",
2566 intel_fb->normal[0].x,
2567 intel_fb->normal[0].y,
2574 * The fence (if used) is aligned to the start of the object
2575 * so having the framebuffer wrap around across the edge of the
2576 * fenced region doesn't really work. We have no API to configure
2577 * the fence start offset within the object (nor could we probably
2578 * on gen2/3). So it's just easier if we just require that the
2579 * fb layout agrees with the fence layout. We already check that the
2580 * fb stride matches the fence stride elsewhere.
2582 if (i == 0 && i915_gem_object_is_tiled(intel_fb->obj) &&
2583 (x + width) * cpp > fb->pitches[i]) {
2584 DRM_DEBUG_KMS("bad fb plane %d offset: 0x%x\n",
2590 * First pixel of the framebuffer from
2591 * the start of the normal gtt mapping.
2593 intel_fb->normal[i].x = x;
2594 intel_fb->normal[i].y = y;
2596 offset = _intel_compute_tile_offset(dev_priv, &x, &y,
2597 fb, i, fb->pitches[i],
2598 DRM_MODE_ROTATE_0, tile_size);
2599 offset /= tile_size;
2601 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
2602 unsigned int tile_width, tile_height;
2603 unsigned int pitch_tiles;
2606 intel_tile_dims(fb, i, &tile_width, &tile_height);
2608 rot_info->plane[i].offset = offset;
2609 rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
2610 rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
2611 rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
2613 intel_fb->rotated[i].pitch =
2614 rot_info->plane[i].height * tile_height;
2616 /* how many tiles does this plane need */
2617 size = rot_info->plane[i].stride * rot_info->plane[i].height;
2619 * If the plane isn't horizontally tile aligned,
2620 * we need one more tile.
2625 /* rotate the x/y offsets to match the GTT view */
2631 rot_info->plane[i].width * tile_width,
2632 rot_info->plane[i].height * tile_height,
2633 DRM_MODE_ROTATE_270);
2637 /* rotate the tile dimensions to match the GTT view */
2638 pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
2639 swap(tile_width, tile_height);
2642 * We only keep the x/y offsets, so push all of the
2643 * gtt offset into the x/y offsets.
2645 __intel_adjust_tile_offset(&x, &y,
2646 tile_width, tile_height,
2647 tile_size, pitch_tiles,
2648 gtt_offset_rotated * tile_size, 0);
2650 gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
2653 * First pixel of the framebuffer from
2654 * the start of the rotated gtt mapping.
2656 intel_fb->rotated[i].x = x;
2657 intel_fb->rotated[i].y = y;
2659 size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
2660 x * cpp, tile_size);
2663 /* how many tiles in total needed in the bo */
2664 max_size = max(max_size, offset + size);
2667 if (max_size * tile_size > intel_fb->obj->base.size) {
2668 DRM_DEBUG_KMS("fb too big for bo (need %u bytes, have %zu bytes)\n",
2669 max_size * tile_size, intel_fb->obj->base.size);
2676 static int i9xx_format_to_fourcc(int format)
2679 case DISPPLANE_8BPP:
2680 return DRM_FORMAT_C8;
2681 case DISPPLANE_BGRX555:
2682 return DRM_FORMAT_XRGB1555;
2683 case DISPPLANE_BGRX565:
2684 return DRM_FORMAT_RGB565;
2686 case DISPPLANE_BGRX888:
2687 return DRM_FORMAT_XRGB8888;
2688 case DISPPLANE_RGBX888:
2689 return DRM_FORMAT_XBGR8888;
2690 case DISPPLANE_BGRX101010:
2691 return DRM_FORMAT_XRGB2101010;
2692 case DISPPLANE_RGBX101010:
2693 return DRM_FORMAT_XBGR2101010;
2697 static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2700 case PLANE_CTL_FORMAT_RGB_565:
2701 return DRM_FORMAT_RGB565;
2703 case PLANE_CTL_FORMAT_XRGB_8888:
2706 return DRM_FORMAT_ABGR8888;
2708 return DRM_FORMAT_XBGR8888;
2711 return DRM_FORMAT_ARGB8888;
2713 return DRM_FORMAT_XRGB8888;
2715 case PLANE_CTL_FORMAT_XRGB_2101010:
2717 return DRM_FORMAT_XBGR2101010;
2719 return DRM_FORMAT_XRGB2101010;
2724 intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2725 struct intel_initial_plane_config *plane_config)
2727 struct drm_device *dev = crtc->base.dev;
2728 struct drm_i915_private *dev_priv = to_i915(dev);
2729 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2730 struct drm_i915_gem_object *obj = NULL;
2731 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2732 struct drm_framebuffer *fb = &plane_config->fb->base;
2733 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2734 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2737 size_aligned -= base_aligned;
2739 if (plane_config->size == 0)
2742 /* If the FB is too big, just don't use it since fbdev is not very
2743 * important and we should probably use that space with FBC or other
2745 if (size_aligned * 2 > ggtt->stolen_usable_size)
2748 mutex_lock(&dev->struct_mutex);
2749 obj = i915_gem_object_create_stolen_for_preallocated(dev_priv,
2753 mutex_unlock(&dev->struct_mutex);
2757 if (plane_config->tiling == I915_TILING_X)
2758 obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
2760 mode_cmd.pixel_format = fb->format->format;
2761 mode_cmd.width = fb->width;
2762 mode_cmd.height = fb->height;
2763 mode_cmd.pitches[0] = fb->pitches[0];
2764 mode_cmd.modifier[0] = fb->modifier;
2765 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
2767 if (intel_framebuffer_init(to_intel_framebuffer(fb), obj, &mode_cmd)) {
2768 DRM_DEBUG_KMS("intel fb init failed\n");
2773 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
2777 i915_gem_object_put(obj);
2782 intel_set_plane_visible(struct intel_crtc_state *crtc_state,
2783 struct intel_plane_state *plane_state,
2786 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
2788 plane_state->base.visible = visible;
2790 /* FIXME pre-g4x don't work like this */
2792 crtc_state->base.plane_mask |= BIT(drm_plane_index(&plane->base));
2793 crtc_state->active_planes |= BIT(plane->id);
2795 crtc_state->base.plane_mask &= ~BIT(drm_plane_index(&plane->base));
2796 crtc_state->active_planes &= ~BIT(plane->id);
2799 DRM_DEBUG_KMS("%s active planes 0x%x\n",
2800 crtc_state->base.crtc->name,
2801 crtc_state->active_planes);
2805 intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2806 struct intel_initial_plane_config *plane_config)
2808 struct drm_device *dev = intel_crtc->base.dev;
2809 struct drm_i915_private *dev_priv = to_i915(dev);
2811 struct drm_i915_gem_object *obj;
2812 struct drm_plane *primary = intel_crtc->base.primary;
2813 struct drm_plane_state *plane_state = primary->state;
2814 struct drm_crtc_state *crtc_state = intel_crtc->base.state;
2815 struct intel_plane *intel_plane = to_intel_plane(primary);
2816 struct intel_plane_state *intel_state =
2817 to_intel_plane_state(plane_state);
2818 struct drm_framebuffer *fb;
2820 if (!plane_config->fb)
2823 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
2824 fb = &plane_config->fb->base;
2828 kfree(plane_config->fb);
2831 * Failed to alloc the obj, check to see if we should share
2832 * an fb with another CRTC instead
2834 for_each_crtc(dev, c) {
2835 struct intel_plane_state *state;
2837 if (c == &intel_crtc->base)
2840 if (!to_intel_crtc(c)->active)
2843 state = to_intel_plane_state(c->primary->state);
2847 if (intel_plane_ggtt_offset(state) == plane_config->base) {
2848 fb = c->primary->fb;
2849 drm_framebuffer_get(fb);
2855 * We've failed to reconstruct the BIOS FB. Current display state
2856 * indicates that the primary plane is visible, but has a NULL FB,
2857 * which will lead to problems later if we don't fix it up. The
2858 * simplest solution is to just disable the primary plane now and
2859 * pretend the BIOS never had it enabled.
2861 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2862 to_intel_plane_state(plane_state),
2864 intel_pre_disable_primary_noatomic(&intel_crtc->base);
2865 trace_intel_disable_plane(primary, intel_crtc);
2866 intel_plane->disable_plane(intel_plane, intel_crtc);
2871 mutex_lock(&dev->struct_mutex);
2873 intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
2874 mutex_unlock(&dev->struct_mutex);
2875 if (IS_ERR(intel_state->vma)) {
2876 DRM_ERROR("failed to pin boot fb on pipe %d: %li\n",
2877 intel_crtc->pipe, PTR_ERR(intel_state->vma));
2879 intel_state->vma = NULL;
2880 drm_framebuffer_put(fb);
2884 plane_state->src_x = 0;
2885 plane_state->src_y = 0;
2886 plane_state->src_w = fb->width << 16;
2887 plane_state->src_h = fb->height << 16;
2889 plane_state->crtc_x = 0;
2890 plane_state->crtc_y = 0;
2891 plane_state->crtc_w = fb->width;
2892 plane_state->crtc_h = fb->height;
2894 intel_state->base.src = drm_plane_state_src(plane_state);
2895 intel_state->base.dst = drm_plane_state_dest(plane_state);
2897 obj = intel_fb_obj(fb);
2898 if (i915_gem_object_is_tiled(obj))
2899 dev_priv->preserve_bios_swizzle = true;
2901 drm_framebuffer_get(fb);
2902 primary->fb = primary->state->fb = fb;
2903 primary->crtc = primary->state->crtc = &intel_crtc->base;
2905 intel_set_plane_visible(to_intel_crtc_state(crtc_state),
2906 to_intel_plane_state(plane_state),
2909 atomic_or(to_intel_plane(primary)->frontbuffer_bit,
2910 &obj->frontbuffer_bits);
2913 static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
2914 unsigned int rotation)
2916 int cpp = fb->format->cpp[plane];
2918 switch (fb->modifier) {
2919 case DRM_FORMAT_MOD_LINEAR:
2920 case I915_FORMAT_MOD_X_TILED:
2933 case I915_FORMAT_MOD_Y_TILED_CCS:
2934 case I915_FORMAT_MOD_Yf_TILED_CCS:
2935 /* FIXME AUX plane? */
2936 case I915_FORMAT_MOD_Y_TILED:
2937 case I915_FORMAT_MOD_Yf_TILED:
2952 MISSING_CASE(fb->modifier);
2958 static bool skl_check_main_ccs_coordinates(struct intel_plane_state *plane_state,
2959 int main_x, int main_y, u32 main_offset)
2961 const struct drm_framebuffer *fb = plane_state->base.fb;
2962 int hsub = fb->format->hsub;
2963 int vsub = fb->format->vsub;
2964 int aux_x = plane_state->aux.x;
2965 int aux_y = plane_state->aux.y;
2966 u32 aux_offset = plane_state->aux.offset;
2967 u32 alignment = intel_surf_alignment(fb, 1);
2969 while (aux_offset >= main_offset && aux_y <= main_y) {
2972 if (aux_x == main_x && aux_y == main_y)
2975 if (aux_offset == 0)
2980 aux_offset = intel_adjust_tile_offset(&x, &y, plane_state, 1,
2981 aux_offset, aux_offset - alignment);
2982 aux_x = x * hsub + aux_x % hsub;
2983 aux_y = y * vsub + aux_y % vsub;
2986 if (aux_x != main_x || aux_y != main_y)
2989 plane_state->aux.offset = aux_offset;
2990 plane_state->aux.x = aux_x;
2991 plane_state->aux.y = aux_y;
2996 static int skl_check_main_surface(struct intel_plane_state *plane_state)
2998 const struct drm_framebuffer *fb = plane_state->base.fb;
2999 unsigned int rotation = plane_state->base.rotation;
3000 int x = plane_state->base.src.x1 >> 16;
3001 int y = plane_state->base.src.y1 >> 16;
3002 int w = drm_rect_width(&plane_state->base.src) >> 16;
3003 int h = drm_rect_height(&plane_state->base.src) >> 16;
3004 int max_width = skl_max_plane_width(fb, 0, rotation);
3005 int max_height = 4096;
3006 u32 alignment, offset, aux_offset = plane_state->aux.offset;
3008 if (w > max_width || h > max_height) {
3009 DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
3010 w, h, max_width, max_height);
3014 intel_add_fb_offsets(&x, &y, plane_state, 0);
3015 offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
3016 alignment = intel_surf_alignment(fb, 0);
3019 * AUX surface offset is specified as the distance from the
3020 * main surface offset, and it must be non-negative. Make
3021 * sure that is what we will get.
3023 if (offset > aux_offset)
3024 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3025 offset, aux_offset & ~(alignment - 1));
3028 * When using an X-tiled surface, the plane blows up
3029 * if the x offset + width exceed the stride.
3031 * TODO: linear and Y-tiled seem fine, Yf untested,
3033 if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
3034 int cpp = fb->format->cpp[0];
3036 while ((x + w) * cpp > fb->pitches[0]) {
3038 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to X-tiling\n");
3042 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3043 offset, offset - alignment);
3048 * CCS AUX surface doesn't have its own x/y offsets, we must make sure
3049 * they match with the main surface x/y offsets.
3051 if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3052 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3053 while (!skl_check_main_ccs_coordinates(plane_state, x, y, offset)) {
3057 offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
3058 offset, offset - alignment);
3061 if (x != plane_state->aux.x || y != plane_state->aux.y) {
3062 DRM_DEBUG_KMS("Unable to find suitable display surface offset due to CCS\n");
3067 plane_state->main.offset = offset;
3068 plane_state->main.x = x;
3069 plane_state->main.y = y;
3074 static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
3076 const struct drm_framebuffer *fb = plane_state->base.fb;
3077 unsigned int rotation = plane_state->base.rotation;
3078 int max_width = skl_max_plane_width(fb, 1, rotation);
3079 int max_height = 4096;
3080 int x = plane_state->base.src.x1 >> 17;
3081 int y = plane_state->base.src.y1 >> 17;
3082 int w = drm_rect_width(&plane_state->base.src) >> 17;
3083 int h = drm_rect_height(&plane_state->base.src) >> 17;
3086 intel_add_fb_offsets(&x, &y, plane_state, 1);
3087 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3089 /* FIXME not quite sure how/if these apply to the chroma plane */
3090 if (w > max_width || h > max_height) {
3091 DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
3092 w, h, max_width, max_height);
3096 plane_state->aux.offset = offset;
3097 plane_state->aux.x = x;
3098 plane_state->aux.y = y;
3103 static int skl_check_ccs_aux_surface(struct intel_plane_state *plane_state)
3105 struct intel_plane *plane = to_intel_plane(plane_state->base.plane);
3106 struct intel_crtc *crtc = to_intel_crtc(plane_state->base.crtc);
3107 const struct drm_framebuffer *fb = plane_state->base.fb;
3108 int src_x = plane_state->base.src.x1 >> 16;
3109 int src_y = plane_state->base.src.y1 >> 16;
3110 int hsub = fb->format->hsub;
3111 int vsub = fb->format->vsub;
3112 int x = src_x / hsub;
3113 int y = src_y / vsub;
3116 switch (plane->id) {
3121 DRM_DEBUG_KMS("RC support only on plane 1 and 2\n");
3125 if (crtc->pipe == PIPE_C) {
3126 DRM_DEBUG_KMS("No RC support on pipe C\n");
3130 if (plane_state->base.rotation & ~(DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180)) {
3131 DRM_DEBUG_KMS("RC support only with 0/180 degree rotation %x\n",
3132 plane_state->base.rotation);
3136 intel_add_fb_offsets(&x, &y, plane_state, 1);
3137 offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
3139 plane_state->aux.offset = offset;
3140 plane_state->aux.x = x * hsub + src_x % hsub;
3141 plane_state->aux.y = y * vsub + src_y % vsub;
3146 int skl_check_plane_surface(struct intel_plane_state *plane_state)
3148 const struct drm_framebuffer *fb = plane_state->base.fb;
3149 unsigned int rotation = plane_state->base.rotation;
3152 if (!plane_state->base.visible)
3155 /* Rotate src coordinates to match rotated GTT view */
3156 if (drm_rotation_90_or_270(rotation))
3157 drm_rect_rotate(&plane_state->base.src,
3158 fb->width << 16, fb->height << 16,
3159 DRM_MODE_ROTATE_270);
3162 * Handle the AUX surface first since
3163 * the main surface setup depends on it.
3165 if (fb->format->format == DRM_FORMAT_NV12) {
3166 ret = skl_check_nv12_aux_surface(plane_state);
3169 } else if (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
3170 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS) {
3171 ret = skl_check_ccs_aux_surface(plane_state);
3175 plane_state->aux.offset = ~0xfff;
3176 plane_state->aux.x = 0;
3177 plane_state->aux.y = 0;
3180 ret = skl_check_main_surface(plane_state);
3187 static u32 i9xx_plane_ctl(const struct intel_crtc_state *crtc_state,
3188 const struct intel_plane_state *plane_state)
3190 struct drm_i915_private *dev_priv =
3191 to_i915(plane_state->base.plane->dev);
3192 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
3193 const struct drm_framebuffer *fb = plane_state->base.fb;
3194 unsigned int rotation = plane_state->base.rotation;
3197 dspcntr = DISPLAY_PLANE_ENABLE | DISPPLANE_GAMMA_ENABLE;
3199 if (IS_G4X(dev_priv) || IS_GEN5(dev_priv) ||
3200 IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
3201 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
3203 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
3204 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
3206 if (INTEL_GEN(dev_priv) < 4)
3207 dspcntr |= DISPPLANE_SEL_PIPE(crtc->pipe);
3209 switch (fb->format->format) {
3211 dspcntr |= DISPPLANE_8BPP;
3213 case DRM_FORMAT_XRGB1555:
3214 dspcntr |= DISPPLANE_BGRX555;
3216 case DRM_FORMAT_RGB565:
3217 dspcntr |= DISPPLANE_BGRX565;
3219 case DRM_FORMAT_XRGB8888:
3220 dspcntr |= DISPPLANE_BGRX888;
3222 case DRM_FORMAT_XBGR8888:
3223 dspcntr |= DISPPLANE_RGBX888;
3225 case DRM_FORMAT_XRGB2101010:
3226 dspcntr |= DISPPLANE_BGRX101010;
3228 case DRM_FORMAT_XBGR2101010:
3229 dspcntr |= DISPPLANE_RGBX101010;
3232 MISSING_CASE(fb->format->format);
3236 if (INTEL_GEN(dev_priv) >= 4 &&
3237 fb->modifier == I915_FORMAT_MOD_X_TILED)
3238 dspcntr |= DISPPLANE_TILED;
3240 if (rotation & DRM_MODE_ROTATE_180)
3241 dspcntr |= DISPPLANE_ROTATE_180;
3243 if (rotation & DRM_MODE_REFLECT_X)
3244 dspcntr |= DISPPLANE_MIRROR;
3249 int i9xx_check_plane_surface(struct intel_plane_state *plane_state)
3251 struct drm_i915_private *dev_priv =
3252 to_i915(plane_state->base.plane->dev);
3253 int src_x = plane_state->base.src.x1 >> 16;
3254 int src_y = plane_state->base.src.y1 >> 16;
3257 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
3259 if (INTEL_GEN(dev_priv) >= 4)
3260 offset = intel_compute_tile_offset(&src_x, &src_y,
3265 /* HSW/BDW do this automagically in hardware */
3266 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv)) {
3267 unsigned int rotation = plane_state->base.rotation;
3268 int src_w = drm_rect_width(&plane_state->base.src) >> 16;
3269 int src_h = drm_rect_height(&plane_state->base.src) >> 16;
3271 if (rotation & DRM_MODE_ROTATE_180) {
3274 } else if (rotation & DRM_MODE_REFLECT_X) {
3279 plane_state->main.offset = offset;
3280 plane_state->main.x = src_x;
3281 plane_state->main.y = src_y;
3286 static void i9xx_update_primary_plane(struct intel_plane *primary,
3287 const struct intel_crtc_state *crtc_state,
3288 const struct intel_plane_state *plane_state)
3290 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3291 const struct drm_framebuffer *fb = plane_state->base.fb;
3292 enum plane plane = primary->plane;
3294 u32 dspcntr = plane_state->ctl;
3295 i915_reg_t reg = DSPCNTR(plane);
3296 int x = plane_state->main.x;
3297 int y = plane_state->main.y;
3298 unsigned long irqflags;
3301 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
3303 if (INTEL_GEN(dev_priv) >= 4)
3304 dspaddr_offset = plane_state->main.offset;
3306 dspaddr_offset = linear_offset;
3308 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3310 if (INTEL_GEN(dev_priv) < 4) {
3311 /* pipesrc and dspsize control the size that is scaled from,
3312 * which should always be the user's requested size.
3314 I915_WRITE_FW(DSPSIZE(plane),
3315 ((crtc_state->pipe_src_h - 1) << 16) |
3316 (crtc_state->pipe_src_w - 1));
3317 I915_WRITE_FW(DSPPOS(plane), 0);
3318 } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
3319 I915_WRITE_FW(PRIMSIZE(plane),
3320 ((crtc_state->pipe_src_h - 1) << 16) |
3321 (crtc_state->pipe_src_w - 1));
3322 I915_WRITE_FW(PRIMPOS(plane), 0);
3323 I915_WRITE_FW(PRIMCNSTALPHA(plane), 0);
3326 I915_WRITE_FW(reg, dspcntr);
3328 I915_WRITE_FW(DSPSTRIDE(plane), fb->pitches[0]);
3329 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3330 I915_WRITE_FW(DSPSURF(plane),
3331 intel_plane_ggtt_offset(plane_state) +
3333 I915_WRITE_FW(DSPOFFSET(plane), (y << 16) | x);
3334 } else if (INTEL_GEN(dev_priv) >= 4) {
3335 I915_WRITE_FW(DSPSURF(plane),
3336 intel_plane_ggtt_offset(plane_state) +
3338 I915_WRITE_FW(DSPTILEOFF(plane), (y << 16) | x);
3339 I915_WRITE_FW(DSPLINOFF(plane), linear_offset);
3341 I915_WRITE_FW(DSPADDR(plane),
3342 intel_plane_ggtt_offset(plane_state) +
3345 POSTING_READ_FW(reg);
3347 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3350 static void i9xx_disable_primary_plane(struct intel_plane *primary,
3351 struct intel_crtc *crtc)
3353 struct drm_i915_private *dev_priv = to_i915(primary->base.dev);
3354 enum plane plane = primary->plane;
3355 unsigned long irqflags;
3357 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
3359 I915_WRITE_FW(DSPCNTR(plane), 0);
3360 if (INTEL_INFO(dev_priv)->gen >= 4)
3361 I915_WRITE_FW(DSPSURF(plane), 0);
3363 I915_WRITE_FW(DSPADDR(plane), 0);
3364 POSTING_READ_FW(DSPCNTR(plane));
3366 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
3370 intel_fb_stride_alignment(const struct drm_framebuffer *fb, int plane)
3372 if (fb->modifier == DRM_FORMAT_MOD_LINEAR)
3375 return intel_tile_width_bytes(fb, plane);
3378 static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
3380 struct drm_device *dev = intel_crtc->base.dev;
3381 struct drm_i915_private *dev_priv = to_i915(dev);
3383 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
3384 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
3385 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
3389 * This function detaches (aka. unbinds) unused scalers in hardware
3391 static void skl_detach_scalers(struct intel_crtc *intel_crtc)
3393 struct intel_crtc_scaler_state *scaler_state;
3396 scaler_state = &intel_crtc->config->scaler_state;
3398 /* loop through and disable scalers that aren't in use */
3399 for (i = 0; i < intel_crtc->num_scalers; i++) {
3400 if (!scaler_state->scalers[i].in_use)
3401 skl_detach_scaler(intel_crtc, i);
3405 u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
3406 unsigned int rotation)
3410 if (plane >= fb->format->num_planes)
3413 stride = intel_fb_pitch(fb, plane, rotation);
3416 * The stride is either expressed as a multiple of 64 bytes chunks for
3417 * linear buffers or in number of tiles for tiled buffers.
3419 if (drm_rotation_90_or_270(rotation))
3420 stride /= intel_tile_height(fb, plane);
3422 stride /= intel_fb_stride_alignment(fb, plane);
3427 static u32 skl_plane_ctl_format(uint32_t pixel_format)
3429 switch (pixel_format) {
3431 return PLANE_CTL_FORMAT_INDEXED;
3432 case DRM_FORMAT_RGB565:
3433 return PLANE_CTL_FORMAT_RGB_565;
3434 case DRM_FORMAT_XBGR8888:
3435 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
3436 case DRM_FORMAT_XRGB8888:
3437 return PLANE_CTL_FORMAT_XRGB_8888;
3439 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3440 * to be already pre-multiplied. We need to add a knob (or a different
3441 * DRM_FORMAT) for user-space to configure that.
3443 case DRM_FORMAT_ABGR8888:
3444 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
3445 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3446 case DRM_FORMAT_ARGB8888:
3447 return PLANE_CTL_FORMAT_XRGB_8888 |
3448 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
3449 case DRM_FORMAT_XRGB2101010:
3450 return PLANE_CTL_FORMAT_XRGB_2101010;
3451 case DRM_FORMAT_XBGR2101010:
3452 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
3453 case DRM_FORMAT_YUYV:
3454 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
3455 case DRM_FORMAT_YVYU:
3456 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
3457 case DRM_FORMAT_UYVY:
3458 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
3459 case DRM_FORMAT_VYUY:
3460 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
3462 MISSING_CASE(pixel_format);
3468 static u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3470 switch (fb_modifier) {
3471 case DRM_FORMAT_MOD_LINEAR:
3473 case I915_FORMAT_MOD_X_TILED:
3474 return PLANE_CTL_TILED_X;
3475 case I915_FORMAT_MOD_Y_TILED:
3476 return PLANE_CTL_TILED_Y;
3477 case I915_FORMAT_MOD_Y_TILED_CCS:
3478 return PLANE_CTL_TILED_Y | PLANE_CTL_DECOMPRESSION_ENABLE;
3479 case I915_FORMAT_MOD_Yf_TILED:
3480 return PLANE_CTL_TILED_YF;
3481 case I915_FORMAT_MOD_Yf_TILED_CCS:
3482 return PLANE_CTL_TILED_YF | PLANE_CTL_DECOMPRESSION_ENABLE;
3484 MISSING_CASE(fb_modifier);
3490 static u32 skl_plane_ctl_rotation(unsigned int rotation)
3493 case DRM_MODE_ROTATE_0:
3496 * DRM_MODE_ROTATE_ is counter clockwise to stay compatible with Xrandr
3497 * while i915 HW rotation is clockwise, thats why this swapping.
3499 case DRM_MODE_ROTATE_90:
3500 return PLANE_CTL_ROTATE_270;
3501 case DRM_MODE_ROTATE_180:
3502 return PLANE_CTL_ROTATE_180;
3503 case DRM_MODE_ROTATE_270:
3504 return PLANE_CTL_ROTATE_90;
3506 MISSING_CASE(rotation);
3512 u32 skl_plane_ctl(const struct intel_crtc_state *crtc_state,
3513 const struct intel_plane_state *plane_state)
3515 struct drm_i915_private *dev_priv =
3516 to_i915(plane_state->base.plane->dev);
3517 const struct drm_framebuffer *fb = plane_state->base.fb;
3518 unsigned int rotation = plane_state->base.rotation;
3519 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
3522 plane_ctl = PLANE_CTL_ENABLE;
3524 if (!IS_GEMINILAKE(dev_priv) && !IS_CANNONLAKE(dev_priv)) {
3526 PLANE_CTL_PIPE_GAMMA_ENABLE |
3527 PLANE_CTL_PIPE_CSC_ENABLE |
3528 PLANE_CTL_PLANE_GAMMA_DISABLE;
3531 plane_ctl |= skl_plane_ctl_format(fb->format->format);
3532 plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
3533 plane_ctl |= skl_plane_ctl_rotation(rotation);
3535 if (key->flags & I915_SET_COLORKEY_DESTINATION)
3536 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
3537 else if (key->flags & I915_SET_COLORKEY_SOURCE)
3538 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
3544 __intel_display_resume(struct drm_device *dev,
3545 struct drm_atomic_state *state,
3546 struct drm_modeset_acquire_ctx *ctx)
3548 struct drm_crtc_state *crtc_state;
3549 struct drm_crtc *crtc;
3552 intel_modeset_setup_hw_state(dev, ctx);
3553 i915_redisable_vga(to_i915(dev));
3559 * We've duplicated the state, pointers to the old state are invalid.
3561 * Don't attempt to use the old state until we commit the duplicated state.
3563 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
3565 * Force recalculation even if we restore
3566 * current state. With fast modeset this may not result
3567 * in a modeset when the state is compatible.
3569 crtc_state->mode_changed = true;
3572 /* ignore any reset values/BIOS leftovers in the WM registers */
3573 if (!HAS_GMCH_DISPLAY(to_i915(dev)))
3574 to_intel_atomic_state(state)->skip_intermediate_wm = true;
3576 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
3578 WARN_ON(ret == -EDEADLK);
3582 static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
3584 return intel_has_gpu_reset(dev_priv) &&
3585 INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
3588 void intel_prepare_reset(struct drm_i915_private *dev_priv)
3590 struct drm_device *dev = &dev_priv->drm;
3591 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3592 struct drm_atomic_state *state;
3596 /* reset doesn't touch the display */
3597 if (!i915_modparams.force_reset_modeset_test &&
3598 !gpu_reset_clobbers_display(dev_priv))
3601 /* We have a modeset vs reset deadlock, defensively unbreak it. */
3602 set_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3603 wake_up_all(&dev_priv->gpu_error.wait_queue);
3605 if (atomic_read(&dev_priv->gpu_error.pending_fb_pin)) {
3606 DRM_DEBUG_KMS("Modeset potentially stuck, unbreaking through wedging\n");
3607 i915_gem_set_wedged(dev_priv);
3611 * Need mode_config.mutex so that we don't
3612 * trample ongoing ->detect() and whatnot.
3614 mutex_lock(&dev->mode_config.mutex);
3615 drm_modeset_acquire_init(ctx, 0);
3617 ret = drm_modeset_lock_all_ctx(dev, ctx);
3618 if (ret != -EDEADLK)
3621 drm_modeset_backoff(ctx);
3624 * Disabling the crtcs gracefully seems nicer. Also the
3625 * g33 docs say we should at least disable all the planes.
3627 state = drm_atomic_helper_duplicate_state(dev, ctx);
3628 if (IS_ERR(state)) {
3629 ret = PTR_ERR(state);
3630 DRM_ERROR("Duplicating state failed with %i\n", ret);
3634 ret = drm_atomic_helper_disable_all(dev, ctx);
3636 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
3637 drm_atomic_state_put(state);
3641 dev_priv->modeset_restore_state = state;
3642 state->acquire_ctx = ctx;
3645 void intel_finish_reset(struct drm_i915_private *dev_priv)
3647 struct drm_device *dev = &dev_priv->drm;
3648 struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
3649 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
3652 /* reset doesn't touch the display */
3653 if (!i915_modparams.force_reset_modeset_test &&
3654 !gpu_reset_clobbers_display(dev_priv))
3660 dev_priv->modeset_restore_state = NULL;
3662 /* reset doesn't touch the display */
3663 if (!gpu_reset_clobbers_display(dev_priv)) {
3664 /* for testing only restore the display */
3665 ret = __intel_display_resume(dev, state, ctx);
3667 DRM_ERROR("Restoring old state failed with %i\n", ret);
3670 * The display has been reset as well,
3671 * so need a full re-initialization.
3673 intel_runtime_pm_disable_interrupts(dev_priv);
3674 intel_runtime_pm_enable_interrupts(dev_priv);
3676 intel_pps_unlock_regs_wa(dev_priv);
3677 intel_modeset_init_hw(dev);
3678 intel_init_clock_gating(dev_priv);
3680 spin_lock_irq(&dev_priv->irq_lock);
3681 if (dev_priv->display.hpd_irq_setup)
3682 dev_priv->display.hpd_irq_setup(dev_priv);
3683 spin_unlock_irq(&dev_priv->irq_lock);
3685 ret = __intel_display_resume(dev, state, ctx);
3687 DRM_ERROR("Restoring old state failed with %i\n", ret);
3689 intel_hpd_init(dev_priv);
3692 drm_atomic_state_put(state);
3694 drm_modeset_drop_locks(ctx);
3695 drm_modeset_acquire_fini(ctx);
3696 mutex_unlock(&dev->mode_config.mutex);
3698 clear_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags);
3701 static void intel_update_pipe_config(const struct intel_crtc_state *old_crtc_state,
3702 const struct intel_crtc_state *new_crtc_state)
3704 struct intel_crtc *crtc = to_intel_crtc(new_crtc_state->base.crtc);
3705 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3707 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3708 crtc->base.mode = new_crtc_state->base.mode;
3711 * Update pipe size and adjust fitter if needed: the reason for this is
3712 * that in compute_mode_changes we check the native mode (not the pfit
3713 * mode) to see if we can flip rather than do a full mode set. In the
3714 * fastboot case, we'll flip, but if we don't update the pipesrc and
3715 * pfit state, we'll end up with a big fb scanned out into the wrong
3719 I915_WRITE(PIPESRC(crtc->pipe),
3720 ((new_crtc_state->pipe_src_w - 1) << 16) |
3721 (new_crtc_state->pipe_src_h - 1));
3723 /* on skylake this is done by detaching scalers */
3724 if (INTEL_GEN(dev_priv) >= 9) {
3725 skl_detach_scalers(crtc);
3727 if (new_crtc_state->pch_pfit.enabled)
3728 skylake_pfit_enable(crtc);
3729 } else if (HAS_PCH_SPLIT(dev_priv)) {
3730 if (new_crtc_state->pch_pfit.enabled)
3731 ironlake_pfit_enable(crtc);
3732 else if (old_crtc_state->pch_pfit.enabled)
3733 ironlake_pfit_disable(crtc, true);
3737 static void intel_fdi_normal_train(struct intel_crtc *crtc)
3739 struct drm_device *dev = crtc->base.dev;
3740 struct drm_i915_private *dev_priv = to_i915(dev);
3741 int pipe = crtc->pipe;
3745 /* enable normal train */
3746 reg = FDI_TX_CTL(pipe);
3747 temp = I915_READ(reg);
3748 if (IS_IVYBRIDGE(dev_priv)) {
3749 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3750 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
3752 temp &= ~FDI_LINK_TRAIN_NONE;
3753 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
3755 I915_WRITE(reg, temp);
3757 reg = FDI_RX_CTL(pipe);
3758 temp = I915_READ(reg);
3759 if (HAS_PCH_CPT(dev_priv)) {
3760 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3761 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3763 temp &= ~FDI_LINK_TRAIN_NONE;
3764 temp |= FDI_LINK_TRAIN_NONE;
3766 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3768 /* wait one idle pattern time */
3772 /* IVB wants error correction enabled */
3773 if (IS_IVYBRIDGE(dev_priv))
3774 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3775 FDI_FE_ERRC_ENABLE);
3778 /* The FDI link training functions for ILK/Ibexpeak. */
3779 static void ironlake_fdi_link_train(struct intel_crtc *crtc,
3780 const struct intel_crtc_state *crtc_state)
3782 struct drm_device *dev = crtc->base.dev;
3783 struct drm_i915_private *dev_priv = to_i915(dev);
3784 int pipe = crtc->pipe;
3788 /* FDI needs bits from pipe first */
3789 assert_pipe_enabled(dev_priv, pipe);
3791 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3793 reg = FDI_RX_IMR(pipe);
3794 temp = I915_READ(reg);
3795 temp &= ~FDI_RX_SYMBOL_LOCK;
3796 temp &= ~FDI_RX_BIT_LOCK;
3797 I915_WRITE(reg, temp);
3801 /* enable CPU FDI TX and PCH FDI RX */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3805 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
3806 temp &= ~FDI_LINK_TRAIN_NONE;
3807 temp |= FDI_LINK_TRAIN_PATTERN_1;
3808 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3810 reg = FDI_RX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 temp &= ~FDI_LINK_TRAIN_NONE;
3813 temp |= FDI_LINK_TRAIN_PATTERN_1;
3814 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3819 /* Ironlake workaround, enable clock pointer after FDI enable*/
3820 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3821 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3822 FDI_RX_PHASE_SYNC_POINTER_EN);
3824 reg = FDI_RX_IIR(pipe);
3825 for (tries = 0; tries < 5; tries++) {
3826 temp = I915_READ(reg);
3827 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3829 if ((temp & FDI_RX_BIT_LOCK)) {
3830 DRM_DEBUG_KMS("FDI train 1 done.\n");
3831 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3836 DRM_ERROR("FDI train 1 fail!\n");
3839 reg = FDI_TX_CTL(pipe);
3840 temp = I915_READ(reg);
3841 temp &= ~FDI_LINK_TRAIN_NONE;
3842 temp |= FDI_LINK_TRAIN_PATTERN_2;
3843 I915_WRITE(reg, temp);
3845 reg = FDI_RX_CTL(pipe);
3846 temp = I915_READ(reg);
3847 temp &= ~FDI_LINK_TRAIN_NONE;
3848 temp |= FDI_LINK_TRAIN_PATTERN_2;
3849 I915_WRITE(reg, temp);
3854 reg = FDI_RX_IIR(pipe);
3855 for (tries = 0; tries < 5; tries++) {
3856 temp = I915_READ(reg);
3857 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3859 if (temp & FDI_RX_SYMBOL_LOCK) {
3860 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3861 DRM_DEBUG_KMS("FDI train 2 done.\n");
3866 DRM_ERROR("FDI train 2 fail!\n");
3868 DRM_DEBUG_KMS("FDI train done\n");
3872 static const int snb_b_fdi_train_param[] = {
3873 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3874 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3875 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3876 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3879 /* The FDI link training functions for SNB/Cougarpoint. */
3880 static void gen6_fdi_link_train(struct intel_crtc *crtc,
3881 const struct intel_crtc_state *crtc_state)
3883 struct drm_device *dev = crtc->base.dev;
3884 struct drm_i915_private *dev_priv = to_i915(dev);
3885 int pipe = crtc->pipe;
3889 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3891 reg = FDI_RX_IMR(pipe);
3892 temp = I915_READ(reg);
3893 temp &= ~FDI_RX_SYMBOL_LOCK;
3894 temp &= ~FDI_RX_BIT_LOCK;
3895 I915_WRITE(reg, temp);
3900 /* enable CPU FDI TX and PCH FDI RX */
3901 reg = FDI_TX_CTL(pipe);
3902 temp = I915_READ(reg);
3903 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3904 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
3905 temp &= ~FDI_LINK_TRAIN_NONE;
3906 temp |= FDI_LINK_TRAIN_PATTERN_1;
3907 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3909 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3910 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3912 I915_WRITE(FDI_RX_MISC(pipe),
3913 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3915 reg = FDI_RX_CTL(pipe);
3916 temp = I915_READ(reg);
3917 if (HAS_PCH_CPT(dev_priv)) {
3918 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3919 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3921 temp &= ~FDI_LINK_TRAIN_NONE;
3922 temp |= FDI_LINK_TRAIN_PATTERN_1;
3924 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3929 for (i = 0; i < 4; i++) {
3930 reg = FDI_TX_CTL(pipe);
3931 temp = I915_READ(reg);
3932 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3933 temp |= snb_b_fdi_train_param[i];
3934 I915_WRITE(reg, temp);
3939 for (retry = 0; retry < 5; retry++) {
3940 reg = FDI_RX_IIR(pipe);
3941 temp = I915_READ(reg);
3942 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3943 if (temp & FDI_RX_BIT_LOCK) {
3944 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3945 DRM_DEBUG_KMS("FDI train 1 done.\n");
3954 DRM_ERROR("FDI train 1 fail!\n");
3957 reg = FDI_TX_CTL(pipe);
3958 temp = I915_READ(reg);
3959 temp &= ~FDI_LINK_TRAIN_NONE;
3960 temp |= FDI_LINK_TRAIN_PATTERN_2;
3961 if (IS_GEN6(dev_priv)) {
3962 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3964 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3966 I915_WRITE(reg, temp);
3968 reg = FDI_RX_CTL(pipe);
3969 temp = I915_READ(reg);
3970 if (HAS_PCH_CPT(dev_priv)) {
3971 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3972 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3974 temp &= ~FDI_LINK_TRAIN_NONE;
3975 temp |= FDI_LINK_TRAIN_PATTERN_2;
3977 I915_WRITE(reg, temp);
3982 for (i = 0; i < 4; i++) {
3983 reg = FDI_TX_CTL(pipe);
3984 temp = I915_READ(reg);
3985 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3986 temp |= snb_b_fdi_train_param[i];
3987 I915_WRITE(reg, temp);
3992 for (retry = 0; retry < 5; retry++) {
3993 reg = FDI_RX_IIR(pipe);
3994 temp = I915_READ(reg);
3995 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3996 if (temp & FDI_RX_SYMBOL_LOCK) {
3997 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3998 DRM_DEBUG_KMS("FDI train 2 done.\n");
4007 DRM_ERROR("FDI train 2 fail!\n");
4009 DRM_DEBUG_KMS("FDI train done.\n");
4012 /* Manual link training for Ivy Bridge A0 parts */
4013 static void ivb_manual_fdi_link_train(struct intel_crtc *crtc,
4014 const struct intel_crtc_state *crtc_state)
4016 struct drm_device *dev = crtc->base.dev;
4017 struct drm_i915_private *dev_priv = to_i915(dev);
4018 int pipe = crtc->pipe;
4022 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
4024 reg = FDI_RX_IMR(pipe);
4025 temp = I915_READ(reg);
4026 temp &= ~FDI_RX_SYMBOL_LOCK;
4027 temp &= ~FDI_RX_BIT_LOCK;
4028 I915_WRITE(reg, temp);
4033 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
4034 I915_READ(FDI_RX_IIR(pipe)));
4036 /* Try each vswing and preemphasis setting twice before moving on */
4037 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
4038 /* disable first in case we need to retry */
4039 reg = FDI_TX_CTL(pipe);
4040 temp = I915_READ(reg);
4041 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
4042 temp &= ~FDI_TX_ENABLE;
4043 I915_WRITE(reg, temp);
4045 reg = FDI_RX_CTL(pipe);
4046 temp = I915_READ(reg);
4047 temp &= ~FDI_LINK_TRAIN_AUTO;
4048 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4049 temp &= ~FDI_RX_ENABLE;
4050 I915_WRITE(reg, temp);
4052 /* enable CPU FDI TX and PCH FDI RX */
4053 reg = FDI_TX_CTL(pipe);
4054 temp = I915_READ(reg);
4055 temp &= ~FDI_DP_PORT_WIDTH_MASK;
4056 temp |= FDI_DP_PORT_WIDTH(crtc_state->fdi_lanes);
4057 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
4058 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
4059 temp |= snb_b_fdi_train_param[j/2];
4060 temp |= FDI_COMPOSITE_SYNC;
4061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
4063 I915_WRITE(FDI_RX_MISC(pipe),
4064 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
4066 reg = FDI_RX_CTL(pipe);
4067 temp = I915_READ(reg);
4068 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4069 temp |= FDI_COMPOSITE_SYNC;
4070 I915_WRITE(reg, temp | FDI_RX_ENABLE);
4073 udelay(1); /* should be 0.5us */
4075 for (i = 0; i < 4; i++) {
4076 reg = FDI_RX_IIR(pipe);
4077 temp = I915_READ(reg);
4078 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4080 if (temp & FDI_RX_BIT_LOCK ||
4081 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
4082 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
4083 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
4087 udelay(1); /* should be 0.5us */
4090 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
4095 reg = FDI_TX_CTL(pipe);
4096 temp = I915_READ(reg);
4097 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
4098 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
4099 I915_WRITE(reg, temp);
4101 reg = FDI_RX_CTL(pipe);
4102 temp = I915_READ(reg);
4103 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4104 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
4105 I915_WRITE(reg, temp);
4108 udelay(2); /* should be 1.5us */
4110 for (i = 0; i < 4; i++) {
4111 reg = FDI_RX_IIR(pipe);
4112 temp = I915_READ(reg);
4113 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
4115 if (temp & FDI_RX_SYMBOL_LOCK ||
4116 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
4117 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
4118 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
4122 udelay(2); /* should be 1.5us */
4125 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
4129 DRM_DEBUG_KMS("FDI train done.\n");
4132 static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
4134 struct drm_device *dev = intel_crtc->base.dev;
4135 struct drm_i915_private *dev_priv = to_i915(dev);
4136 int pipe = intel_crtc->pipe;
4140 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
4141 reg = FDI_RX_CTL(pipe);
4142 temp = I915_READ(reg);
4143 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
4144 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
4145 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4146 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
4151 /* Switch from Rawclk to PCDclk */
4152 temp = I915_READ(reg);
4153 I915_WRITE(reg, temp | FDI_PCDCLK);
4158 /* Enable CPU FDI TX PLL, always on for Ironlake */
4159 reg = FDI_TX_CTL(pipe);
4160 temp = I915_READ(reg);
4161 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
4162 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
4169 static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
4171 struct drm_device *dev = intel_crtc->base.dev;
4172 struct drm_i915_private *dev_priv = to_i915(dev);
4173 int pipe = intel_crtc->pipe;
4177 /* Switch from PCDclk to Rawclk */
4178 reg = FDI_RX_CTL(pipe);
4179 temp = I915_READ(reg);
4180 I915_WRITE(reg, temp & ~FDI_PCDCLK);
4182 /* Disable CPU FDI TX PLL */
4183 reg = FDI_TX_CTL(pipe);
4184 temp = I915_READ(reg);
4185 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
4190 reg = FDI_RX_CTL(pipe);
4191 temp = I915_READ(reg);
4192 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
4194 /* Wait for the clocks to turn off. */
4199 static void ironlake_fdi_disable(struct drm_crtc *crtc)
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = to_i915(dev);
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4204 int pipe = intel_crtc->pipe;
4208 /* disable CPU FDI tx and PCH FDI rx */
4209 reg = FDI_TX_CTL(pipe);
4210 temp = I915_READ(reg);
4211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
4214 reg = FDI_RX_CTL(pipe);
4215 temp = I915_READ(reg);
4216 temp &= ~(0x7 << 16);
4217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
4223 /* Ironlake workaround, disable clock pointer after downing FDI */
4224 if (HAS_PCH_IBX(dev_priv))
4225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
4227 /* still set train pattern 1 */
4228 reg = FDI_TX_CTL(pipe);
4229 temp = I915_READ(reg);
4230 temp &= ~FDI_LINK_TRAIN_NONE;
4231 temp |= FDI_LINK_TRAIN_PATTERN_1;
4232 I915_WRITE(reg, temp);
4234 reg = FDI_RX_CTL(pipe);
4235 temp = I915_READ(reg);
4236 if (HAS_PCH_CPT(dev_priv)) {
4237 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
4238 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
4240 temp &= ~FDI_LINK_TRAIN_NONE;
4241 temp |= FDI_LINK_TRAIN_PATTERN_1;
4243 /* BPC in FDI rx is consistent with that in PIPECONF */
4244 temp &= ~(0x07 << 16);
4245 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
4246 I915_WRITE(reg, temp);
4252 bool intel_has_pending_fb_unpin(struct drm_i915_private *dev_priv)
4254 struct drm_crtc *crtc;
4257 drm_for_each_crtc(crtc, &dev_priv->drm) {
4258 struct drm_crtc_commit *commit;
4259 spin_lock(&crtc->commit_lock);
4260 commit = list_first_entry_or_null(&crtc->commit_list,
4261 struct drm_crtc_commit, commit_entry);
4262 cleanup_done = commit ?
4263 try_wait_for_completion(&commit->cleanup_done) : true;
4264 spin_unlock(&crtc->commit_lock);
4269 drm_crtc_wait_one_vblank(crtc);
4277 void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
4281 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
4283 mutex_lock(&dev_priv->sb_lock);
4285 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4286 temp |= SBI_SSCCTL_DISABLE;
4287 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4289 mutex_unlock(&dev_priv->sb_lock);
4292 /* Program iCLKIP clock to the desired frequency */
4293 static void lpt_program_iclkip(struct intel_crtc *crtc)
4295 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4296 int clock = crtc->config->base.adjusted_mode.crtc_clock;
4297 u32 divsel, phaseinc, auxdiv, phasedir = 0;
4300 lpt_disable_iclkip(dev_priv);
4302 /* The iCLK virtual clock root frequency is in MHz,
4303 * but the adjusted_mode->crtc_clock in in KHz. To get the
4304 * divisors, it is necessary to divide one by another, so we
4305 * convert the virtual clock precision to KHz here for higher
4308 for (auxdiv = 0; auxdiv < 2; auxdiv++) {
4309 u32 iclk_virtual_root_freq = 172800 * 1000;
4310 u32 iclk_pi_range = 64;
4311 u32 desired_divisor;
4313 desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4315 divsel = (desired_divisor / iclk_pi_range) - 2;
4316 phaseinc = desired_divisor % iclk_pi_range;
4319 * Near 20MHz is a corner case which is
4320 * out of range for the 7-bit divisor
4326 /* This should not happen with any sane values */
4327 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4328 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4329 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4330 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4332 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
4339 mutex_lock(&dev_priv->sb_lock);
4341 /* Program SSCDIVINTPHASE6 */
4342 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4343 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4344 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4345 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4346 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4347 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4348 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
4349 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
4351 /* Program SSCAUXDIV */
4352 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4353 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4354 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
4355 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
4357 /* Enable modulator and associated divider */
4358 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4359 temp &= ~SBI_SSCCTL_DISABLE;
4360 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
4362 mutex_unlock(&dev_priv->sb_lock);
4364 /* Wait for initialization time */
4367 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
4370 int lpt_get_iclkip(struct drm_i915_private *dev_priv)
4372 u32 divsel, phaseinc, auxdiv;
4373 u32 iclk_virtual_root_freq = 172800 * 1000;
4374 u32 iclk_pi_range = 64;
4375 u32 desired_divisor;
4378 if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
4381 mutex_lock(&dev_priv->sb_lock);
4383 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
4384 if (temp & SBI_SSCCTL_DISABLE) {
4385 mutex_unlock(&dev_priv->sb_lock);
4389 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
4390 divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
4391 SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
4392 phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
4393 SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
4395 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
4396 auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
4397 SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
4399 mutex_unlock(&dev_priv->sb_lock);
4401 desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
4403 return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
4404 desired_divisor << auxdiv);
4407 static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4408 enum pipe pch_transcoder)
4410 struct drm_device *dev = crtc->base.dev;
4411 struct drm_i915_private *dev_priv = to_i915(dev);
4412 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
4414 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4415 I915_READ(HTOTAL(cpu_transcoder)));
4416 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4417 I915_READ(HBLANK(cpu_transcoder)));
4418 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4419 I915_READ(HSYNC(cpu_transcoder)));
4421 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4422 I915_READ(VTOTAL(cpu_transcoder)));
4423 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4424 I915_READ(VBLANK(cpu_transcoder)));
4425 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4426 I915_READ(VSYNC(cpu_transcoder)));
4427 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4428 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4431 static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
4433 struct drm_i915_private *dev_priv = to_i915(dev);
4436 temp = I915_READ(SOUTH_CHICKEN1);
4437 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
4440 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4441 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4443 temp &= ~FDI_BC_BIFURCATION_SELECT;
4445 temp |= FDI_BC_BIFURCATION_SELECT;
4447 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
4448 I915_WRITE(SOUTH_CHICKEN1, temp);
4449 POSTING_READ(SOUTH_CHICKEN1);
4452 static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4454 struct drm_device *dev = intel_crtc->base.dev;
4456 switch (intel_crtc->pipe) {
4460 if (intel_crtc->config->fdi_lanes > 2)
4461 cpt_set_fdi_bc_bifurcation(dev, false);
4463 cpt_set_fdi_bc_bifurcation(dev, true);
4467 cpt_set_fdi_bc_bifurcation(dev, true);
4475 /* Return which DP Port should be selected for Transcoder DP control */
4477 intel_trans_dp_port_sel(struct intel_crtc *crtc)
4479 struct drm_device *dev = crtc->base.dev;
4480 struct intel_encoder *encoder;
4482 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
4483 if (encoder->type == INTEL_OUTPUT_DP ||
4484 encoder->type == INTEL_OUTPUT_EDP)
4485 return encoder->port;
4492 * Enable PCH resources required for PCH ports:
4494 * - FDI training & RX/TX
4495 * - update transcoder timings
4496 * - DP transcoding bits
4499 static void ironlake_pch_enable(const struct intel_crtc_state *crtc_state)
4501 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4502 struct drm_device *dev = crtc->base.dev;
4503 struct drm_i915_private *dev_priv = to_i915(dev);
4504 int pipe = crtc->pipe;
4507 assert_pch_transcoder_disabled(dev_priv, pipe);
4509 if (IS_IVYBRIDGE(dev_priv))
4510 ivybridge_update_fdi_bc_bifurcation(crtc);
4512 /* Write the TU size bits before fdi link training, so that error
4513 * detection works. */
4514 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4515 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4517 /* For PCH output, training FDI link */
4518 dev_priv->display.fdi_link_train(crtc, crtc_state);
4520 /* We need to program the right clock selection before writing the pixel
4521 * mutliplier into the DPLL. */
4522 if (HAS_PCH_CPT(dev_priv)) {
4525 temp = I915_READ(PCH_DPLL_SEL);
4526 temp |= TRANS_DPLL_ENABLE(pipe);
4527 sel = TRANS_DPLLB_SEL(pipe);
4528 if (crtc_state->shared_dpll ==
4529 intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
4533 I915_WRITE(PCH_DPLL_SEL, temp);
4536 /* XXX: pch pll's can be enabled any time before we enable the PCH
4537 * transcoder, and we actually should do this to not upset any PCH
4538 * transcoder that already use the clock when we share it.
4540 * Note that enable_shared_dpll tries to do the right thing, but
4541 * get_shared_dpll unconditionally resets the pll - we need that to have
4542 * the right LVDS enable sequence. */
4543 intel_enable_shared_dpll(crtc);
4545 /* set transcoder timing, panel must allow it */
4546 assert_panel_unlocked(dev_priv, pipe);
4547 ironlake_pch_transcoder_set_timings(crtc, pipe);
4549 intel_fdi_normal_train(crtc);
4551 /* For PCH DP, enable TRANS_DP_CTL */
4552 if (HAS_PCH_CPT(dev_priv) &&
4553 intel_crtc_has_dp_encoder(crtc_state)) {
4554 const struct drm_display_mode *adjusted_mode =
4555 &crtc_state->base.adjusted_mode;
4556 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
4557 i915_reg_t reg = TRANS_DP_CTL(pipe);
4558 temp = I915_READ(reg);
4559 temp &= ~(TRANS_DP_PORT_SEL_MASK |
4560 TRANS_DP_SYNC_MASK |
4562 temp |= TRANS_DP_OUTPUT_ENABLE;
4563 temp |= bpc << 9; /* same format but at 11:9 */
4565 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
4566 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
4567 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
4568 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
4570 switch (intel_trans_dp_port_sel(crtc)) {
4572 temp |= TRANS_DP_PORT_SEL_B;
4575 temp |= TRANS_DP_PORT_SEL_C;
4578 temp |= TRANS_DP_PORT_SEL_D;
4584 I915_WRITE(reg, temp);
4587 ironlake_enable_pch_transcoder(dev_priv, pipe);
4590 static void lpt_pch_enable(const struct intel_crtc_state *crtc_state)
4592 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
4593 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
4594 enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
4596 assert_pch_transcoder_disabled(dev_priv, PIPE_A);
4598 lpt_program_iclkip(crtc);
4600 /* Set transcoder timing. */
4601 ironlake_pch_transcoder_set_timings(crtc, PIPE_A);
4603 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
4606 static void cpt_verify_modeset(struct drm_device *dev, int pipe)
4608 struct drm_i915_private *dev_priv = to_i915(dev);
4609 i915_reg_t dslreg = PIPEDSL(pipe);
4612 temp = I915_READ(dslreg);
4614 if (wait_for(I915_READ(dslreg) != temp, 5)) {
4615 if (wait_for(I915_READ(dslreg) != temp, 5))
4616 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
4621 skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4622 unsigned int scaler_user, int *scaler_id,
4623 int src_w, int src_h, int dst_w, int dst_h)
4625 struct intel_crtc_scaler_state *scaler_state =
4626 &crtc_state->scaler_state;
4627 struct intel_crtc *intel_crtc =
4628 to_intel_crtc(crtc_state->base.crtc);
4629 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
4630 const struct drm_display_mode *adjusted_mode =
4631 &crtc_state->base.adjusted_mode;
4635 * Src coordinates are already rotated by 270 degrees for
4636 * the 90/270 degree plane rotation cases (to match the
4637 * GTT mapping), hence no need to account for rotation here.
4639 need_scaling = src_w != dst_w || src_h != dst_h;
4641 if (crtc_state->ycbcr420 && scaler_user == SKL_CRTC_INDEX)
4642 need_scaling = true;
4645 * Scaling/fitting not supported in IF-ID mode in GEN9+
4646 * TODO: Interlace fetch mode doesn't support YUV420 planar formats.
4647 * Once NV12 is enabled, handle it here while allocating scaler
4650 if (INTEL_GEN(dev_priv) >= 9 && crtc_state->base.enable &&
4651 need_scaling && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4652 DRM_DEBUG_KMS("Pipe/Plane scaling not supported with IF-ID mode\n");
4657 * if plane is being disabled or scaler is no more required or force detach
4658 * - free scaler binded to this plane/crtc
4659 * - in order to do this, update crtc->scaler_usage
4661 * Here scaler state in crtc_state is set free so that
4662 * scaler can be assigned to other user. Actual register
4663 * update to free the scaler is done in plane/panel-fit programming.
4664 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4666 if (force_detach || !need_scaling) {
4667 if (*scaler_id >= 0) {
4668 scaler_state->scaler_users &= ~(1 << scaler_user);
4669 scaler_state->scalers[*scaler_id].in_use = 0;
4671 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4672 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4673 intel_crtc->pipe, scaler_user, *scaler_id,
4674 scaler_state->scaler_users);
4681 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4682 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4684 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4685 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4686 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
4687 "size is out of scaler range\n",
4688 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
4692 /* mark this plane as a scaler user in crtc_state */
4693 scaler_state->scaler_users |= (1 << scaler_user);
4694 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4695 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4696 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4697 scaler_state->scaler_users);
4703 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4705 * @state: crtc's scaler state
4708 * 0 - scaler_usage updated successfully
4709 * error - requested scaling cannot be supported or other error condition
4711 int skl_update_scaler_crtc(struct intel_crtc_state *state)
4713 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
4715 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
4716 &state->scaler_state.scaler_id,
4717 state->pipe_src_w, state->pipe_src_h,
4718 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
4722 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4724 * @state: crtc's scaler state
4725 * @plane_state: atomic plane state to update
4728 * 0 - scaler_usage updated successfully
4729 * error - requested scaling cannot be supported or other error condition
4731 static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4732 struct intel_plane_state *plane_state)
4735 struct intel_plane *intel_plane =
4736 to_intel_plane(plane_state->base.plane);
4737 struct drm_framebuffer *fb = plane_state->base.fb;
4740 bool force_detach = !fb || !plane_state->base.visible;
4742 ret = skl_update_scaler(crtc_state, force_detach,
4743 drm_plane_index(&intel_plane->base),
4744 &plane_state->scaler_id,
4745 drm_rect_width(&plane_state->base.src) >> 16,
4746 drm_rect_height(&plane_state->base.src) >> 16,
4747 drm_rect_width(&plane_state->base.dst),
4748 drm_rect_height(&plane_state->base.dst));
4750 if (ret || plane_state->scaler_id < 0)
4753 /* check colorkey */
4754 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
4755 DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
4756 intel_plane->base.base.id,
4757 intel_plane->base.name);
4761 /* Check src format */
4762 switch (fb->format->format) {
4763 case DRM_FORMAT_RGB565:
4764 case DRM_FORMAT_XBGR8888:
4765 case DRM_FORMAT_XRGB8888:
4766 case DRM_FORMAT_ABGR8888:
4767 case DRM_FORMAT_ARGB8888:
4768 case DRM_FORMAT_XRGB2101010:
4769 case DRM_FORMAT_XBGR2101010:
4770 case DRM_FORMAT_YUYV:
4771 case DRM_FORMAT_YVYU:
4772 case DRM_FORMAT_UYVY:
4773 case DRM_FORMAT_VYUY:
4776 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
4777 intel_plane->base.base.id, intel_plane->base.name,
4778 fb->base.id, fb->format->format);
4785 static void skylake_scaler_disable(struct intel_crtc *crtc)
4789 for (i = 0; i < crtc->num_scalers; i++)
4790 skl_detach_scaler(crtc, i);
4793 static void skylake_pfit_enable(struct intel_crtc *crtc)
4795 struct drm_device *dev = crtc->base.dev;
4796 struct drm_i915_private *dev_priv = to_i915(dev);
4797 int pipe = crtc->pipe;
4798 struct intel_crtc_scaler_state *scaler_state =
4799 &crtc->config->scaler_state;
4801 if (crtc->config->pch_pfit.enabled) {
4804 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0))
4807 id = scaler_state->scaler_id;
4808 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4809 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4810 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4811 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4815 static void ironlake_pfit_enable(struct intel_crtc *crtc)
4817 struct drm_device *dev = crtc->base.dev;
4818 struct drm_i915_private *dev_priv = to_i915(dev);
4819 int pipe = crtc->pipe;
4821 if (crtc->config->pch_pfit.enabled) {
4822 /* Force use of hard-coded filter coefficients
4823 * as some pre-programmed values are broken,
4826 if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
4827 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4828 PF_PIPE_SEL_IVB(pipe));
4830 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4831 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4832 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
4836 void hsw_enable_ips(struct intel_crtc *crtc)
4838 struct drm_device *dev = crtc->base.dev;
4839 struct drm_i915_private *dev_priv = to_i915(dev);
4841 if (!crtc->config->ips_enabled)
4845 * We can only enable IPS after we enable a plane and wait for a vblank
4846 * This function is called from post_plane_update, which is run after
4850 assert_plane_enabled(dev_priv, crtc->plane);
4851 if (IS_BROADWELL(dev_priv)) {
4852 mutex_lock(&dev_priv->pcu_lock);
4853 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL,
4854 IPS_ENABLE | IPS_PCODE_CONTROL));
4855 mutex_unlock(&dev_priv->pcu_lock);
4856 /* Quoting Art Runyan: "its not safe to expect any particular
4857 * value in IPS_CTL bit 31 after enabling IPS through the
4858 * mailbox." Moreover, the mailbox may return a bogus state,
4859 * so we need to just enable it and continue on.
4862 I915_WRITE(IPS_CTL, IPS_ENABLE);
4863 /* The bit only becomes 1 in the next vblank, so this wait here
4864 * is essentially intel_wait_for_vblank. If we don't have this
4865 * and don't wait for vblanks until the end of crtc_enable, then
4866 * the HW state readout code will complain that the expected
4867 * IPS_CTL value is not the one we read. */
4868 if (intel_wait_for_register(dev_priv,
4869 IPS_CTL, IPS_ENABLE, IPS_ENABLE,
4871 DRM_ERROR("Timed out waiting for IPS enable\n");
4875 void hsw_disable_ips(struct intel_crtc *crtc)
4877 struct drm_device *dev = crtc->base.dev;
4878 struct drm_i915_private *dev_priv = to_i915(dev);
4880 if (!crtc->config->ips_enabled)
4883 assert_plane_enabled(dev_priv, crtc->plane);
4884 if (IS_BROADWELL(dev_priv)) {
4885 mutex_lock(&dev_priv->pcu_lock);
4886 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4887 mutex_unlock(&dev_priv->pcu_lock);
4888 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4889 if (intel_wait_for_register(dev_priv,
4890 IPS_CTL, IPS_ENABLE, 0,
4892 DRM_ERROR("Timed out waiting for IPS disable\n");
4894 I915_WRITE(IPS_CTL, 0);
4895 POSTING_READ(IPS_CTL);
4898 /* We need to wait for a vblank before we can disable the plane. */
4899 intel_wait_for_vblank(dev_priv, crtc->pipe);
4902 static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
4904 if (intel_crtc->overlay) {
4905 struct drm_device *dev = intel_crtc->base.dev;
4907 mutex_lock(&dev->struct_mutex);
4908 (void) intel_overlay_switch_off(intel_crtc->overlay);
4909 mutex_unlock(&dev->struct_mutex);
4912 /* Let userspace switch the overlay on again. In most cases userspace
4913 * has to recompute where to put it anyway.
4918 * intel_post_enable_primary - Perform operations after enabling primary plane
4919 * @crtc: the CRTC whose primary plane was just enabled
4921 * Performs potentially sleeping operations that must be done after the primary
4922 * plane is enabled, such as updating FBC and IPS. Note that this may be
4923 * called due to an explicit primary plane update, or due to an implicit
4924 * re-enable that is caused when a sprite plane is updated to no longer
4925 * completely hide the primary plane.
4928 intel_post_enable_primary(struct drm_crtc *crtc)
4930 struct drm_device *dev = crtc->dev;
4931 struct drm_i915_private *dev_priv = to_i915(dev);
4932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4933 int pipe = intel_crtc->pipe;
4936 * FIXME IPS should be fine as long as one plane is
4937 * enabled, but in practice it seems to have problems
4938 * when going from primary only to sprite only and vice
4941 hsw_enable_ips(intel_crtc);
4944 * Gen2 reports pipe underruns whenever all planes are disabled.
4945 * So don't enable underrun reporting before at least some planes
4947 * FIXME: Need to fix the logic to work when we turn off all planes
4948 * but leave the pipe running.
4950 if (IS_GEN2(dev_priv))
4951 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4953 /* Underruns don't always raise interrupts, so check manually. */
4954 intel_check_cpu_fifo_underruns(dev_priv);
4955 intel_check_pch_fifo_underruns(dev_priv);
4958 /* FIXME move all this to pre_plane_update() with proper state tracking */
4960 intel_pre_disable_primary(struct drm_crtc *crtc)
4962 struct drm_device *dev = crtc->dev;
4963 struct drm_i915_private *dev_priv = to_i915(dev);
4964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4965 int pipe = intel_crtc->pipe;
4968 * Gen2 reports pipe underruns whenever all planes are disabled.
4969 * So diasble underrun reporting before all the planes get disabled.
4970 * FIXME: Need to fix the logic to work when we turn off all planes
4971 * but leave the pipe running.
4973 if (IS_GEN2(dev_priv))
4974 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4977 * FIXME IPS should be fine as long as one plane is
4978 * enabled, but in practice it seems to have problems
4979 * when going from primary only to sprite only and vice
4982 hsw_disable_ips(intel_crtc);
4985 /* FIXME get rid of this and use pre_plane_update */
4987 intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
4989 struct drm_device *dev = crtc->dev;
4990 struct drm_i915_private *dev_priv = to_i915(dev);
4991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4992 int pipe = intel_crtc->pipe;
4994 intel_pre_disable_primary(crtc);
4997 * Vblank time updates from the shadow to live plane control register
4998 * are blocked if the memory self-refresh mode is active at that
4999 * moment. So to make sure the plane gets truly disabled, disable
5000 * first the self-refresh mode. The self-refresh enable bit in turn
5001 * will be checked/applied by the HW only at the next frame start
5002 * event which is after the vblank start event, so we need to have a
5003 * wait-for-vblank between disabling the plane and the pipe.
5005 if (HAS_GMCH_DISPLAY(dev_priv) &&
5006 intel_set_memory_cxsr(dev_priv, false))
5007 intel_wait_for_vblank(dev_priv, pipe);
5010 static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
5012 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5013 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5014 struct intel_crtc_state *pipe_config =
5015 intel_atomic_get_new_crtc_state(to_intel_atomic_state(old_state),
5017 struct drm_plane *primary = crtc->base.primary;
5018 struct drm_plane_state *old_pri_state =
5019 drm_atomic_get_existing_plane_state(old_state, primary);
5021 intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
5023 if (pipe_config->update_wm_post && pipe_config->base.active)
5024 intel_update_watermarks(crtc);
5026 if (old_pri_state) {
5027 struct intel_plane_state *primary_state =
5028 intel_atomic_get_new_plane_state(to_intel_atomic_state(old_state),
5029 to_intel_plane(primary));
5030 struct intel_plane_state *old_primary_state =
5031 to_intel_plane_state(old_pri_state);
5033 intel_fbc_post_update(crtc);
5035 if (primary_state->base.visible &&
5036 (needs_modeset(&pipe_config->base) ||
5037 !old_primary_state->base.visible))
5038 intel_post_enable_primary(&crtc->base);
5042 static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state,
5043 struct intel_crtc_state *pipe_config)
5045 struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
5046 struct drm_device *dev = crtc->base.dev;
5047 struct drm_i915_private *dev_priv = to_i915(dev);
5048 struct drm_atomic_state *old_state = old_crtc_state->base.state;
5049 struct drm_plane *primary = crtc->base.primary;
5050 struct drm_plane_state *old_pri_state =
5051 drm_atomic_get_existing_plane_state(old_state, primary);
5052 bool modeset = needs_modeset(&pipe_config->base);
5053 struct intel_atomic_state *old_intel_state =
5054 to_intel_atomic_state(old_state);
5056 if (old_pri_state) {
5057 struct intel_plane_state *primary_state =
5058 intel_atomic_get_new_plane_state(old_intel_state,
5059 to_intel_plane(primary));
5060 struct intel_plane_state *old_primary_state =
5061 to_intel_plane_state(old_pri_state);
5063 intel_fbc_pre_update(crtc, pipe_config, primary_state);
5065 if (old_primary_state->base.visible &&
5066 (modeset || !primary_state->base.visible))
5067 intel_pre_disable_primary(&crtc->base);
5071 * Vblank time updates from the shadow to live plane control register
5072 * are blocked if the memory self-refresh mode is active at that
5073 * moment. So to make sure the plane gets truly disabled, disable
5074 * first the self-refresh mode. The self-refresh enable bit in turn
5075 * will be checked/applied by the HW only at the next frame start
5076 * event which is after the vblank start event, so we need to have a
5077 * wait-for-vblank between disabling the plane and the pipe.
5079 if (HAS_GMCH_DISPLAY(dev_priv) && old_crtc_state->base.active &&
5080 pipe_config->disable_cxsr && intel_set_memory_cxsr(dev_priv, false))
5081 intel_wait_for_vblank(dev_priv, crtc->pipe);
5084 * IVB workaround: must disable low power watermarks for at least
5085 * one frame before enabling scaling. LP watermarks can be re-enabled
5086 * when scaling is disabled.
5088 * WaCxSRDisabledForSpriteScaling:ivb
5090 if (pipe_config->disable_lp_wm && ilk_disable_lp_wm(dev))
5091 intel_wait_for_vblank(dev_priv, crtc->pipe);
5094 * If we're doing a modeset, we're done. No need to do any pre-vblank
5095 * watermark programming here.
5097 if (needs_modeset(&pipe_config->base))
5101 * For platforms that support atomic watermarks, program the
5102 * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
5103 * will be the intermediate values that are safe for both pre- and
5104 * post- vblank; when vblank happens, the 'active' values will be set
5105 * to the final 'target' values and we'll do this again to get the
5106 * optimal watermarks. For gen9+ platforms, the values we program here
5107 * will be the final target values which will get automatically latched
5108 * at vblank time; no further programming will be necessary.
5110 * If a platform hasn't been transitioned to atomic watermarks yet,
5111 * we'll continue to update watermarks the old way, if flags tell
5114 if (dev_priv->display.initial_watermarks != NULL)
5115 dev_priv->display.initial_watermarks(old_intel_state,
5117 else if (pipe_config->update_wm_pre)
5118 intel_update_watermarks(crtc);
5121 static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
5123 struct drm_device *dev = crtc->dev;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5125 struct drm_plane *p;
5126 int pipe = intel_crtc->pipe;
5128 intel_crtc_dpms_overlay_disable(intel_crtc);
5130 drm_for_each_plane_mask(p, dev, plane_mask)
5131 to_intel_plane(p)->disable_plane(to_intel_plane(p), intel_crtc);
5134 * FIXME: Once we grow proper nuclear flip support out of this we need
5135 * to compute the mask of flip planes precisely. For the time being
5136 * consider this a flip to a NULL plane.
5138 intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
5141 static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
5142 struct intel_crtc_state *crtc_state,
5143 struct drm_atomic_state *old_state)
5145 struct drm_connector_state *conn_state;
5146 struct drm_connector *conn;
5149 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5150 struct intel_encoder *encoder =
5151 to_intel_encoder(conn_state->best_encoder);
5153 if (conn_state->crtc != crtc)
5156 if (encoder->pre_pll_enable)
5157 encoder->pre_pll_enable(encoder, crtc_state, conn_state);
5161 static void intel_encoders_pre_enable(struct drm_crtc *crtc,
5162 struct intel_crtc_state *crtc_state,
5163 struct drm_atomic_state *old_state)
5165 struct drm_connector_state *conn_state;
5166 struct drm_connector *conn;
5169 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5170 struct intel_encoder *encoder =
5171 to_intel_encoder(conn_state->best_encoder);
5173 if (conn_state->crtc != crtc)
5176 if (encoder->pre_enable)
5177 encoder->pre_enable(encoder, crtc_state, conn_state);
5181 static void intel_encoders_enable(struct drm_crtc *crtc,
5182 struct intel_crtc_state *crtc_state,
5183 struct drm_atomic_state *old_state)
5185 struct drm_connector_state *conn_state;
5186 struct drm_connector *conn;
5189 for_each_new_connector_in_state(old_state, conn, conn_state, i) {
5190 struct intel_encoder *encoder =
5191 to_intel_encoder(conn_state->best_encoder);
5193 if (conn_state->crtc != crtc)
5196 encoder->enable(encoder, crtc_state, conn_state);
5197 intel_opregion_notify_encoder(encoder, true);
5201 static void intel_encoders_disable(struct drm_crtc *crtc,
5202 struct intel_crtc_state *old_crtc_state,
5203 struct drm_atomic_state *old_state)
5205 struct drm_connector_state *old_conn_state;
5206 struct drm_connector *conn;
5209 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5210 struct intel_encoder *encoder =
5211 to_intel_encoder(old_conn_state->best_encoder);
5213 if (old_conn_state->crtc != crtc)
5216 intel_opregion_notify_encoder(encoder, false);
5217 encoder->disable(encoder, old_crtc_state, old_conn_state);
5221 static void intel_encoders_post_disable(struct drm_crtc *crtc,
5222 struct intel_crtc_state *old_crtc_state,
5223 struct drm_atomic_state *old_state)
5225 struct drm_connector_state *old_conn_state;
5226 struct drm_connector *conn;
5229 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5230 struct intel_encoder *encoder =
5231 to_intel_encoder(old_conn_state->best_encoder);
5233 if (old_conn_state->crtc != crtc)
5236 if (encoder->post_disable)
5237 encoder->post_disable(encoder, old_crtc_state, old_conn_state);
5241 static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
5242 struct intel_crtc_state *old_crtc_state,
5243 struct drm_atomic_state *old_state)
5245 struct drm_connector_state *old_conn_state;
5246 struct drm_connector *conn;
5249 for_each_old_connector_in_state(old_state, conn, old_conn_state, i) {
5250 struct intel_encoder *encoder =
5251 to_intel_encoder(old_conn_state->best_encoder);
5253 if (old_conn_state->crtc != crtc)
5256 if (encoder->post_pll_disable)
5257 encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
5261 static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
5262 struct drm_atomic_state *old_state)
5264 struct drm_crtc *crtc = pipe_config->base.crtc;
5265 struct drm_device *dev = crtc->dev;
5266 struct drm_i915_private *dev_priv = to_i915(dev);
5267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5268 int pipe = intel_crtc->pipe;
5269 struct intel_atomic_state *old_intel_state =
5270 to_intel_atomic_state(old_state);
5272 if (WARN_ON(intel_crtc->active))
5276 * Sometimes spurious CPU pipe underruns happen during FDI
5277 * training, at least with VGA+HDMI cloning. Suppress them.
5279 * On ILK we get an occasional spurious CPU pipe underruns
5280 * between eDP port A enable and vdd enable. Also PCH port
5281 * enable seems to result in the occasional CPU pipe underrun.
5283 * Spurious PCH underruns also occur during PCH enabling.
5285 if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
5286 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5287 if (intel_crtc->config->has_pch_encoder)
5288 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5290 if (intel_crtc->config->has_pch_encoder)
5291 intel_prepare_shared_dpll(intel_crtc);
5293 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5294 intel_dp_set_m_n(intel_crtc, M1_N1);
5296 intel_set_pipe_timings(intel_crtc);
5297 intel_set_pipe_src_size(intel_crtc);
5299 if (intel_crtc->config->has_pch_encoder) {
5300 intel_cpu_transcoder_set_m_n(intel_crtc,
5301 &intel_crtc->config->fdi_m_n, NULL);
5304 ironlake_set_pipeconf(crtc);
5306 intel_crtc->active = true;
5308 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5310 if (intel_crtc->config->has_pch_encoder) {
5311 /* Note: FDI PLL enabling _must_ be done before we enable the
5312 * cpu pipes, hence this is separate from all the other fdi/pch
5314 ironlake_fdi_pll_enable(intel_crtc);
5316 assert_fdi_tx_disabled(dev_priv, pipe);
5317 assert_fdi_rx_disabled(dev_priv, pipe);
5320 ironlake_pfit_enable(intel_crtc);
5323 * On ILK+ LUT must be loaded before the pipe is running but with
5326 intel_color_load_luts(&pipe_config->base);
5328 if (dev_priv->display.initial_watermarks != NULL)
5329 dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
5330 intel_enable_pipe(intel_crtc);
5332 if (intel_crtc->config->has_pch_encoder)
5333 ironlake_pch_enable(pipe_config);
5335 assert_vblank_disabled(crtc);
5336 drm_crtc_vblank_on(crtc);
5338 intel_encoders_enable(crtc, pipe_config, old_state);
5340 if (HAS_PCH_CPT(dev_priv))
5341 cpt_verify_modeset(dev, intel_crtc->pipe);
5343 /* Must wait for vblank to avoid spurious PCH FIFO underruns */
5344 if (intel_crtc->config->has_pch_encoder)
5345 intel_wait_for_vblank(dev_priv, pipe);
5346 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5347 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
5350 /* IPS only exists on ULT machines and is tied to pipe A. */
5351 static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
5353 return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
5356 static void glk_pipe_scaler_clock_gating_wa(struct drm_i915_private *dev_priv,
5357 enum pipe pipe, bool apply)
5359 u32 val = I915_READ(CLKGATE_DIS_PSL(pipe));
5360 u32 mask = DPF_GATING_DIS | DPF_RAM_GATING_DIS | DPFR_GATING_DIS;
5367 I915_WRITE(CLKGATE_DIS_PSL(pipe), val);
5370 static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
5371 struct drm_atomic_state *old_state)
5373 struct drm_crtc *crtc = pipe_config->base.crtc;
5374 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5376 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
5377 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
5378 struct intel_atomic_state *old_intel_state =
5379 to_intel_atomic_state(old_state);
5380 bool psl_clkgate_wa;
5382 if (WARN_ON(intel_crtc->active))
5385 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5387 if (intel_crtc->config->shared_dpll)
5388 intel_enable_shared_dpll(intel_crtc);
5390 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5391 intel_dp_set_m_n(intel_crtc, M1_N1);
5393 if (!transcoder_is_dsi(cpu_transcoder))
5394 intel_set_pipe_timings(intel_crtc);
5396 intel_set_pipe_src_size(intel_crtc);
5398 if (cpu_transcoder != TRANSCODER_EDP &&
5399 !transcoder_is_dsi(cpu_transcoder)) {
5400 I915_WRITE(PIPE_MULT(cpu_transcoder),
5401 intel_crtc->config->pixel_multiplier - 1);
5404 if (intel_crtc->config->has_pch_encoder) {
5405 intel_cpu_transcoder_set_m_n(intel_crtc,
5406 &intel_crtc->config->fdi_m_n, NULL);
5409 if (!transcoder_is_dsi(cpu_transcoder))
5410 haswell_set_pipeconf(crtc);
5412 haswell_set_pipemisc(crtc);
5414 intel_color_set_csc(&pipe_config->base);
5416 intel_crtc->active = true;
5418 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5420 if (!transcoder_is_dsi(cpu_transcoder))
5421 intel_ddi_enable_pipe_clock(pipe_config);
5423 /* Display WA #1180: WaDisableScalarClockGating: glk, cnl */
5424 psl_clkgate_wa = (IS_GEMINILAKE(dev_priv) || IS_CANNONLAKE(dev_priv)) &&
5425 intel_crtc->config->pch_pfit.enabled;
5427 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, true);
5429 if (INTEL_GEN(dev_priv) >= 9)
5430 skylake_pfit_enable(intel_crtc);
5432 ironlake_pfit_enable(intel_crtc);
5435 * On ILK+ LUT must be loaded before the pipe is running but with
5438 intel_color_load_luts(&pipe_config->base);
5440 intel_ddi_set_pipe_settings(pipe_config);
5441 if (!transcoder_is_dsi(cpu_transcoder))
5442 intel_ddi_enable_transcoder_func(pipe_config);
5444 if (dev_priv->display.initial_watermarks != NULL)
5445 dev_priv->display.initial_watermarks(old_intel_state, pipe_config);
5447 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5448 if (!transcoder_is_dsi(cpu_transcoder))
5449 intel_enable_pipe(intel_crtc);
5451 if (intel_crtc->config->has_pch_encoder)
5452 lpt_pch_enable(pipe_config);
5454 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
5455 intel_ddi_set_vc_payload_alloc(pipe_config, true);
5457 assert_vblank_disabled(crtc);
5458 drm_crtc_vblank_on(crtc);
5460 intel_encoders_enable(crtc, pipe_config, old_state);
5462 if (psl_clkgate_wa) {
5463 intel_wait_for_vblank(dev_priv, pipe);
5464 glk_pipe_scaler_clock_gating_wa(dev_priv, pipe, false);
5467 /* If we change the relative order between pipe/planes enabling, we need
5468 * to change the workaround. */
5469 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5470 if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
5471 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5472 intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
5476 static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
5478 struct drm_device *dev = crtc->base.dev;
5479 struct drm_i915_private *dev_priv = to_i915(dev);
5480 int pipe = crtc->pipe;
5482 /* To avoid upsetting the power well on haswell only disable the pfit if
5483 * it's in use. The hw state code will make sure we get this right. */
5484 if (force || crtc->config->pch_pfit.enabled) {
5485 I915_WRITE(PF_CTL(pipe), 0);
5486 I915_WRITE(PF_WIN_POS(pipe), 0);
5487 I915_WRITE(PF_WIN_SZ(pipe), 0);
5491 static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
5492 struct drm_atomic_state *old_state)
5494 struct drm_crtc *crtc = old_crtc_state->base.crtc;
5495 struct drm_device *dev = crtc->dev;
5496 struct drm_i915_private *dev_priv = to_i915(dev);
5497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5498 int pipe = intel_crtc->pipe;
5501 * Sometimes spurious CPU pipe underruns happen when the
5502 * pipe is already disabled, but FDI RX/TX is still enabled.
5503 * Happens at least with VGA+HDMI cloning. Suppress them.
5505 if (intel_crtc->config->has_pch_encoder) {
5506 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5507 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
5510 intel_encoders_disable(crtc, old_crtc_state, old_state);
5512 drm_crtc_vblank_off(crtc);
5513 assert_vblank_disabled(crtc);
5515 intel_disable_pipe(intel_crtc);
5517 ironlake_pfit_disable(intel_crtc, false);
5519 if (intel_crtc->config->has_pch_encoder)
5520 ironlake_fdi_disable(crtc);
5522 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5524 if (intel_crtc->config->has_pch_encoder) {
5525 ironlake_disable_pch_transcoder(dev_priv, pipe);
5527 if (HAS_PCH_CPT(dev_priv)) {
5531 /* disable TRANS_DP_CTL */
5532 reg = TRANS_DP_CTL(pipe);
5533 temp = I915_READ(reg);
5534 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5535 TRANS_DP_PORT_SEL_MASK);
5536 temp |= TRANS_DP_PORT_SEL_NONE;
5537 I915_WRITE(reg, temp);
5539 /* disable DPLL_SEL */
5540 temp = I915_READ(PCH_DPLL_SEL);
5541 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
5542 I915_WRITE(PCH_DPLL_SEL, temp);
5545 ironlake_fdi_pll_disable(intel_crtc);
5548 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5549 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
5552 static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
5553 struct drm_atomic_state *old_state)
5555 struct drm_crtc *crtc = old_crtc_state->base.crtc;
5556 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5558 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
5560 intel_encoders_disable(crtc, old_crtc_state, old_state);
5562 drm_crtc_vblank_off(crtc);
5563 assert_vblank_disabled(crtc);
5565 /* XXX: Do the pipe assertions at the right place for BXT DSI. */
5566 if (!transcoder_is_dsi(cpu_transcoder))
5567 intel_disable_pipe(intel_crtc);
5569 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
5570 intel_ddi_set_vc_payload_alloc(intel_crtc->config, false);
5572 if (!transcoder_is_dsi(cpu_transcoder))
5573 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
5575 if (INTEL_GEN(dev_priv) >= 9)
5576 skylake_scaler_disable(intel_crtc);
5578 ironlake_pfit_disable(intel_crtc, false);
5580 if (!transcoder_is_dsi(cpu_transcoder))
5581 intel_ddi_disable_pipe_clock(intel_crtc->config);
5583 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5586 static void i9xx_pfit_enable(struct intel_crtc *crtc)
5588 struct drm_device *dev = crtc->base.dev;
5589 struct drm_i915_private *dev_priv = to_i915(dev);
5590 struct intel_crtc_state *pipe_config = crtc->config;
5592 if (!pipe_config->gmch_pfit.control)
5596 * The panel fitter should only be adjusted whilst the pipe is disabled,
5597 * according to register description and PRM.
5599 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5600 assert_pipe_disabled(dev_priv, crtc->pipe);
5602 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5603 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5605 /* Border color in case we don't scale up to the full screen. Black by
5606 * default, change to something else for debugging. */
5607 I915_WRITE(BCLRPAT(crtc->pipe), 0);
5610 enum intel_display_power_domain intel_port_to_power_domain(enum port port)
5614 return POWER_DOMAIN_PORT_DDI_A_LANES;
5616 return POWER_DOMAIN_PORT_DDI_B_LANES;
5618 return POWER_DOMAIN_PORT_DDI_C_LANES;
5620 return POWER_DOMAIN_PORT_DDI_D_LANES;
5622 return POWER_DOMAIN_PORT_DDI_E_LANES;
5625 return POWER_DOMAIN_PORT_OTHER;
5629 static u64 get_crtc_power_domains(struct drm_crtc *crtc,
5630 struct intel_crtc_state *crtc_state)
5632 struct drm_device *dev = crtc->dev;
5633 struct drm_i915_private *dev_priv = to_i915(dev);
5634 struct drm_encoder *encoder;
5635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5636 enum pipe pipe = intel_crtc->pipe;
5638 enum transcoder transcoder = crtc_state->cpu_transcoder;
5640 if (!crtc_state->base.active)
5643 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5644 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
5645 if (crtc_state->pch_pfit.enabled ||
5646 crtc_state->pch_pfit.force_thru)
5647 mask |= BIT_ULL(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5649 drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
5650 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5652 mask |= BIT_ULL(intel_encoder->power_domain);
5655 if (HAS_DDI(dev_priv) && crtc_state->has_audio)
5656 mask |= BIT(POWER_DOMAIN_AUDIO);
5658 if (crtc_state->shared_dpll)
5659 mask |= BIT_ULL(POWER_DOMAIN_PLLS);
5665 modeset_get_crtc_power_domains(struct drm_crtc *crtc,
5666 struct intel_crtc_state *crtc_state)
5668 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5670 enum intel_display_power_domain domain;
5671 u64 domains, new_domains, old_domains;
5673 old_domains = intel_crtc->enabled_power_domains;
5674 intel_crtc->enabled_power_domains = new_domains =
5675 get_crtc_power_domains(crtc, crtc_state);
5677 domains = new_domains & ~old_domains;
5679 for_each_power_domain(domain, domains)
5680 intel_display_power_get(dev_priv, domain);
5682 return old_domains & ~new_domains;
5685 static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5688 enum intel_display_power_domain domain;
5690 for_each_power_domain(domain, domains)
5691 intel_display_power_put(dev_priv, domain);
5694 static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
5695 struct drm_atomic_state *old_state)
5697 struct intel_atomic_state *old_intel_state =
5698 to_intel_atomic_state(old_state);
5699 struct drm_crtc *crtc = pipe_config->base.crtc;
5700 struct drm_device *dev = crtc->dev;
5701 struct drm_i915_private *dev_priv = to_i915(dev);
5702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5703 int pipe = intel_crtc->pipe;
5705 if (WARN_ON(intel_crtc->active))
5708 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5709 intel_dp_set_m_n(intel_crtc, M1_N1);
5711 intel_set_pipe_timings(intel_crtc);
5712 intel_set_pipe_src_size(intel_crtc);
5714 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
5715 struct drm_i915_private *dev_priv = to_i915(dev);
5717 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5718 I915_WRITE(CHV_CANVAS(pipe), 0);
5721 i9xx_set_pipeconf(intel_crtc);
5723 intel_crtc->active = true;
5725 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5727 intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
5729 if (IS_CHERRYVIEW(dev_priv)) {
5730 chv_prepare_pll(intel_crtc, intel_crtc->config);
5731 chv_enable_pll(intel_crtc, intel_crtc->config);
5733 vlv_prepare_pll(intel_crtc, intel_crtc->config);
5734 vlv_enable_pll(intel_crtc, intel_crtc->config);
5737 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5739 i9xx_pfit_enable(intel_crtc);
5741 intel_color_load_luts(&pipe_config->base);
5743 dev_priv->display.initial_watermarks(old_intel_state,
5745 intel_enable_pipe(intel_crtc);
5747 assert_vblank_disabled(crtc);
5748 drm_crtc_vblank_on(crtc);
5750 intel_encoders_enable(crtc, pipe_config, old_state);
5753 static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5755 struct drm_device *dev = crtc->base.dev;
5756 struct drm_i915_private *dev_priv = to_i915(dev);
5758 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5759 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
5762 static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
5763 struct drm_atomic_state *old_state)
5765 struct intel_atomic_state *old_intel_state =
5766 to_intel_atomic_state(old_state);
5767 struct drm_crtc *crtc = pipe_config->base.crtc;
5768 struct drm_device *dev = crtc->dev;
5769 struct drm_i915_private *dev_priv = to_i915(dev);
5770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5771 enum pipe pipe = intel_crtc->pipe;
5773 if (WARN_ON(intel_crtc->active))
5776 i9xx_set_pll_dividers(intel_crtc);
5778 if (intel_crtc_has_dp_encoder(intel_crtc->config))
5779 intel_dp_set_m_n(intel_crtc, M1_N1);
5781 intel_set_pipe_timings(intel_crtc);
5782 intel_set_pipe_src_size(intel_crtc);
5784 i9xx_set_pipeconf(intel_crtc);
5786 intel_crtc->active = true;
5788 if (!IS_GEN2(dev_priv))
5789 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
5791 intel_encoders_pre_enable(crtc, pipe_config, old_state);
5793 i9xx_enable_pll(intel_crtc, pipe_config);
5795 i9xx_pfit_enable(intel_crtc);
5797 intel_color_load_luts(&pipe_config->base);
5799 if (dev_priv->display.initial_watermarks != NULL)
5800 dev_priv->display.initial_watermarks(old_intel_state,
5801 intel_crtc->config);
5803 intel_update_watermarks(intel_crtc);
5804 intel_enable_pipe(intel_crtc);
5806 assert_vblank_disabled(crtc);
5807 drm_crtc_vblank_on(crtc);
5809 intel_encoders_enable(crtc, pipe_config, old_state);
5812 static void i9xx_pfit_disable(struct intel_crtc *crtc)
5814 struct drm_device *dev = crtc->base.dev;
5815 struct drm_i915_private *dev_priv = to_i915(dev);
5817 if (!crtc->config->gmch_pfit.control)
5820 assert_pipe_disabled(dev_priv, crtc->pipe);
5822 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5823 I915_READ(PFIT_CONTROL));
5824 I915_WRITE(PFIT_CONTROL, 0);
5827 static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
5828 struct drm_atomic_state *old_state)
5830 struct drm_crtc *crtc = old_crtc_state->base.crtc;
5831 struct drm_device *dev = crtc->dev;
5832 struct drm_i915_private *dev_priv = to_i915(dev);
5833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5834 int pipe = intel_crtc->pipe;
5837 * On gen2 planes are double buffered but the pipe isn't, so we must
5838 * wait for planes to fully turn off before disabling the pipe.
5840 if (IS_GEN2(dev_priv))
5841 intel_wait_for_vblank(dev_priv, pipe);
5843 intel_encoders_disable(crtc, old_crtc_state, old_state);
5845 drm_crtc_vblank_off(crtc);
5846 assert_vblank_disabled(crtc);
5848 intel_disable_pipe(intel_crtc);
5850 i9xx_pfit_disable(intel_crtc);
5852 intel_encoders_post_disable(crtc, old_crtc_state, old_state);
5854 if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
5855 if (IS_CHERRYVIEW(dev_priv))
5856 chv_disable_pll(dev_priv, pipe);
5857 else if (IS_VALLEYVIEW(dev_priv))
5858 vlv_disable_pll(dev_priv, pipe);
5860 i9xx_disable_pll(intel_crtc);
5863 intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
5865 if (!IS_GEN2(dev_priv))
5866 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
5868 if (!dev_priv->display.initial_watermarks)
5869 intel_update_watermarks(intel_crtc);
5871 /* clock the pipe down to 640x480@60 to potentially save power */
5872 if (IS_I830(dev_priv))
5873 i830_enable_pipe(dev_priv, pipe);
5876 static void intel_crtc_disable_noatomic(struct drm_crtc *crtc,
5877 struct drm_modeset_acquire_ctx *ctx)
5879 struct intel_encoder *encoder;
5880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5881 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
5882 enum intel_display_power_domain domain;
5884 struct drm_atomic_state *state;
5885 struct intel_crtc_state *crtc_state;
5888 if (!intel_crtc->active)
5891 if (crtc->primary->state->visible) {
5892 intel_pre_disable_primary_noatomic(crtc);
5894 intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
5895 crtc->primary->state->visible = false;
5898 state = drm_atomic_state_alloc(crtc->dev);
5900 DRM_DEBUG_KMS("failed to disable [CRTC:%d:%s], out of memory",
5901 crtc->base.id, crtc->name);
5905 state->acquire_ctx = ctx;
5907 /* Everything's already locked, -EDEADLK can't happen. */
5908 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
5909 ret = drm_atomic_add_affected_connectors(state, crtc);
5911 WARN_ON(IS_ERR(crtc_state) || ret);
5913 dev_priv->display.crtc_disable(crtc_state, state);
5915 drm_atomic_state_put(state);
5917 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
5918 crtc->base.id, crtc->name);
5920 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
5921 crtc->state->active = false;
5922 intel_crtc->active = false;
5923 crtc->enabled = false;
5924 crtc->state->connector_mask = 0;
5925 crtc->state->encoder_mask = 0;
5927 for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
5928 encoder->base.crtc = NULL;
5930 intel_fbc_disable(intel_crtc);
5931 intel_update_watermarks(intel_crtc);
5932 intel_disable_shared_dpll(intel_crtc);
5934 domains = intel_crtc->enabled_power_domains;
5935 for_each_power_domain(domain, domains)
5936 intel_display_power_put(dev_priv, domain);
5937 intel_crtc->enabled_power_domains = 0;
5939 dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
5940 dev_priv->min_cdclk[intel_crtc->pipe] = 0;
5941 dev_priv->min_voltage_level[intel_crtc->pipe] = 0;
5945 * turn all crtc's off, but do not adjust state
5946 * This has to be paired with a call to intel_modeset_setup_hw_state.
5948 int intel_display_suspend(struct drm_device *dev)
5950 struct drm_i915_private *dev_priv = to_i915(dev);
5951 struct drm_atomic_state *state;
5954 state = drm_atomic_helper_suspend(dev);
5955 ret = PTR_ERR_OR_ZERO(state);
5957 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
5959 dev_priv->modeset_restore_state = state;
5963 void intel_encoder_destroy(struct drm_encoder *encoder)
5965 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
5967 drm_encoder_cleanup(encoder);
5968 kfree(intel_encoder);
5971 /* Cross check the actual hw state with our own modeset state tracking (and it's
5972 * internal consistency). */
5973 static void intel_connector_verify_state(struct drm_crtc_state *crtc_state,
5974 struct drm_connector_state *conn_state)
5976 struct intel_connector *connector = to_intel_connector(conn_state->connector);
5978 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5979 connector->base.base.id,
5980 connector->base.name);
5982 if (connector->get_hw_state(connector)) {
5983 struct intel_encoder *encoder = connector->encoder;
5985 I915_STATE_WARN(!crtc_state,
5986 "connector enabled without attached crtc\n");
5991 I915_STATE_WARN(!crtc_state->active,
5992 "connector is active, but attached crtc isn't\n");
5994 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
5997 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
5998 "atomic encoder doesn't match attached encoder\n");
6000 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
6001 "attached encoder crtc differs from connector crtc\n");
6003 I915_STATE_WARN(crtc_state && crtc_state->active,
6004 "attached crtc is active, but connector isn't\n");
6005 I915_STATE_WARN(!crtc_state && conn_state->best_encoder,
6006 "best encoder set without crtc!\n");
6010 int intel_connector_init(struct intel_connector *connector)
6012 struct intel_digital_connector_state *conn_state;
6015 * Allocate enough memory to hold intel_digital_connector_state,
6016 * This might be a few bytes too many, but for connectors that don't
6017 * need it we'll free the state and allocate a smaller one on the first
6018 * succesful commit anyway.
6020 conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
6024 __drm_atomic_helper_connector_reset(&connector->base,
6030 struct intel_connector *intel_connector_alloc(void)
6032 struct intel_connector *connector;
6034 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6038 if (intel_connector_init(connector) < 0) {
6047 * Free the bits allocated by intel_connector_alloc.
6048 * This should only be used after intel_connector_alloc has returned
6049 * successfully, and before drm_connector_init returns successfully.
6050 * Otherwise the destroy callbacks for the connector and the state should
6051 * take care of proper cleanup/free
6053 void intel_connector_free(struct intel_connector *connector)
6055 kfree(to_intel_digital_connector_state(connector->base.state));
6059 /* Simple connector->get_hw_state implementation for encoders that support only
6060 * one connector and no cloning and hence the encoder state determines the state
6061 * of the connector. */
6062 bool intel_connector_get_hw_state(struct intel_connector *connector)
6065 struct intel_encoder *encoder = connector->encoder;
6067 return encoder->get_hw_state(encoder, &pipe);
6070 static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
6072 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6073 return crtc_state->fdi_lanes;
6078 static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
6079 struct intel_crtc_state *pipe_config)
6081 struct drm_i915_private *dev_priv = to_i915(dev);
6082 struct drm_atomic_state *state = pipe_config->base.state;
6083 struct intel_crtc *other_crtc;
6084 struct intel_crtc_state *other_crtc_state;
6086 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6087 pipe_name(pipe), pipe_config->fdi_lanes);
6088 if (pipe_config->fdi_lanes > 4) {
6089 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6090 pipe_name(pipe), pipe_config->fdi_lanes);
6094 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
6095 if (pipe_config->fdi_lanes > 2) {
6096 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6097 pipe_config->fdi_lanes);
6104 if (INTEL_INFO(dev_priv)->num_pipes == 2)
6107 /* Ivybridge 3 pipe is really complicated */
6112 if (pipe_config->fdi_lanes <= 2)
6115 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
6117 intel_atomic_get_crtc_state(state, other_crtc);
6118 if (IS_ERR(other_crtc_state))
6119 return PTR_ERR(other_crtc_state);
6121 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
6122 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6123 pipe_name(pipe), pipe_config->fdi_lanes);
6128 if (pipe_config->fdi_lanes > 2) {
6129 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6130 pipe_name(pipe), pipe_config->fdi_lanes);
6134 other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
6136 intel_atomic_get_crtc_state(state, other_crtc);
6137 if (IS_ERR(other_crtc_state))
6138 return PTR_ERR(other_crtc_state);
6140 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
6141 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6151 static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
6152 struct intel_crtc_state *pipe_config)
6154 struct drm_device *dev = intel_crtc->base.dev;
6155 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6156 int lane, link_bw, fdi_dotclock, ret;
6157 bool needs_recompute = false;
6160 /* FDI is a binary signal running at ~2.7GHz, encoding
6161 * each output octet as 10 bits. The actual frequency
6162 * is stored as a divider into a 100MHz clock, and the
6163 * mode pixel clock is stored in units of 1KHz.
6164 * Hence the bw of each lane in terms of the mode signal
6167 link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
6169 fdi_dotclock = adjusted_mode->crtc_clock;
6171 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
6172 pipe_config->pipe_bpp);
6174 pipe_config->fdi_lanes = lane;
6176 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
6177 link_bw, &pipe_config->fdi_m_n, false);
6179 ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
6180 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
6181 pipe_config->pipe_bpp -= 2*3;
6182 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6183 pipe_config->pipe_bpp);
6184 needs_recompute = true;
6185 pipe_config->bw_constrained = true;
6190 if (needs_recompute)
6196 static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6197 struct intel_crtc_state *pipe_config)
6199 if (pipe_config->ips_force_disable)
6202 if (pipe_config->pipe_bpp > 24)
6205 /* HSW can handle pixel rate up to cdclk? */
6206 if (IS_HASWELL(dev_priv))
6210 * We compare against max which means we must take
6211 * the increased cdclk requirement into account when
6212 * calculating the new cdclk.
6214 * Should measure whether using a lower cdclk w/o IPS
6216 return pipe_config->pixel_rate <=
6217 dev_priv->max_cdclk_freq * 95 / 100;
6220 static void hsw_compute_ips_config(struct intel_crtc *crtc,
6221 struct intel_crtc_state *pipe_config)
6223 struct drm_device *dev = crtc->base.dev;
6224 struct drm_i915_private *dev_priv = to_i915(dev);
6226 pipe_config->ips_enabled = i915_modparams.enable_ips &&
6227 hsw_crtc_supports_ips(crtc) &&
6228 pipe_config_supports_ips(dev_priv, pipe_config);
6231 static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
6233 const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6235 /* GDG double wide on either pipe, otherwise pipe A only */
6236 return INTEL_INFO(dev_priv)->gen < 4 &&
6237 (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
6240 static uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
6242 uint32_t pixel_rate;
6244 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
6247 * We only use IF-ID interlacing. If we ever use
6248 * PF-ID we'll need to adjust the pixel_rate here.
6251 if (pipe_config->pch_pfit.enabled) {
6252 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
6253 uint32_t pfit_size = pipe_config->pch_pfit.size;
6255 pipe_w = pipe_config->pipe_src_w;
6256 pipe_h = pipe_config->pipe_src_h;
6258 pfit_w = (pfit_size >> 16) & 0xFFFF;
6259 pfit_h = pfit_size & 0xFFFF;
6260 if (pipe_w < pfit_w)
6262 if (pipe_h < pfit_h)
6265 if (WARN_ON(!pfit_w || !pfit_h))
6268 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
6275 static void intel_crtc_compute_pixel_rate(struct intel_crtc_state *crtc_state)
6277 struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
6279 if (HAS_GMCH_DISPLAY(dev_priv))
6280 /* FIXME calculate proper pipe pixel rate for GMCH pfit */
6281 crtc_state->pixel_rate =
6282 crtc_state->base.adjusted_mode.crtc_clock;
6284 crtc_state->pixel_rate =
6285 ilk_pipe_pixel_rate(crtc_state);
6288 static int intel_crtc_compute_config(struct intel_crtc *crtc,
6289 struct intel_crtc_state *pipe_config)
6291 struct drm_device *dev = crtc->base.dev;
6292 struct drm_i915_private *dev_priv = to_i915(dev);
6293 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6294 int clock_limit = dev_priv->max_dotclk_freq;
6296 if (INTEL_GEN(dev_priv) < 4) {
6297 clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
6300 * Enable double wide mode when the dot clock
6301 * is > 90% of the (display) core speed.
6303 if (intel_crtc_supports_double_wide(crtc) &&
6304 adjusted_mode->crtc_clock > clock_limit) {
6305 clock_limit = dev_priv->max_dotclk_freq;
6306 pipe_config->double_wide = true;
6310 if (adjusted_mode->crtc_clock > clock_limit) {
6311 DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
6312 adjusted_mode->crtc_clock, clock_limit,
6313 yesno(pipe_config->double_wide));
6317 if (pipe_config->ycbcr420 && pipe_config->base.ctm) {
6319 * There is only one pipe CSC unit per pipe, and we need that
6320 * for output conversion from RGB->YCBCR. So if CTM is already
6321 * applied we can't support YCBCR420 output.
6323 DRM_DEBUG_KMS("YCBCR420 and CTM together are not possible\n");
6328 * Pipe horizontal size must be even in:
6330 * - LVDS dual channel mode
6331 * - Double wide pipe
6333 if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
6334 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6335 pipe_config->pipe_src_w &= ~1;
6337 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6338 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
6340 if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
6341 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
6344 intel_crtc_compute_pixel_rate(pipe_config);
6346 if (HAS_IPS(dev_priv))
6347 hsw_compute_ips_config(crtc, pipe_config);
6349 if (pipe_config->has_pch_encoder)
6350 return ironlake_fdi_compute_config(crtc, pipe_config);
6356 intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
6358 while (*num > DATA_LINK_M_N_MASK ||
6359 *den > DATA_LINK_M_N_MASK) {
6365 static void compute_m_n(unsigned int m, unsigned int n,
6366 uint32_t *ret_m, uint32_t *ret_n,
6370 * Reduce M/N as much as possible without loss in precision. Several DP
6371 * dongles in particular seem to be fussy about too large *link* M/N
6372 * values. The passed in values are more likely to have the least
6373 * significant bits zero than M after rounding below, so do this first.
6376 while ((m & 1) == 0 && (n & 1) == 0) {
6382 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
6383 *ret_m = div_u64((uint64_t) m * *ret_n, n);
6384 intel_reduce_m_n_ratio(ret_m, ret_n);
6388 intel_link_compute_m_n(int bits_per_pixel, int nlanes,
6389 int pixel_clock, int link_clock,
6390 struct intel_link_m_n *m_n,
6395 compute_m_n(bits_per_pixel * pixel_clock,
6396 link_clock * nlanes * 8,
6397 &m_n->gmch_m, &m_n->gmch_n,
6400 compute_m_n(pixel_clock, link_clock,
6401 &m_n->link_m, &m_n->link_n,
6405 static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
6407 if (i915_modparams.panel_use_ssc >= 0)
6408 return i915_modparams.panel_use_ssc != 0;
6409 return dev_priv->vbt.lvds_use_ssc
6410 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
6413 static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
6415 return (1 << dpll->n) << 16 | dpll->m2;
6418 static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
6420 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
6423 static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
6424 struct intel_crtc_state *crtc_state,
6425 struct dpll *reduced_clock)
6427 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6430 if (IS_PINEVIEW(dev_priv)) {
6431 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
6433 fp2 = pnv_dpll_compute_fp(reduced_clock);
6435 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
6437 fp2 = i9xx_dpll_compute_fp(reduced_clock);
6440 crtc_state->dpll_hw_state.fp0 = fp;
6442 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6444 crtc_state->dpll_hw_state.fp1 = fp2;
6446 crtc_state->dpll_hw_state.fp1 = fp;
6450 static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
6456 * PLLB opamp always calibrates to max value of 0x3f, force enable it
6457 * and set it to a reasonable value instead.
6459 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
6460 reg_val &= 0xffffff00;
6461 reg_val |= 0x00000030;
6462 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
6464 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
6465 reg_val &= 0x00ffffff;
6466 reg_val |= 0x8c000000;
6467 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
6469 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
6470 reg_val &= 0xffffff00;
6471 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
6473 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
6474 reg_val &= 0x00ffffff;
6475 reg_val |= 0xb0000000;
6476 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
6479 static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6480 struct intel_link_m_n *m_n)
6482 struct drm_device *dev = crtc->base.dev;
6483 struct drm_i915_private *dev_priv = to_i915(dev);
6484 int pipe = crtc->pipe;
6486 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6487 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6488 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6489 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
6492 static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
6493 struct intel_link_m_n *m_n,
6494 struct intel_link_m_n *m2_n2)
6496 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6497 int pipe = crtc->pipe;
6498 enum transcoder transcoder = crtc->config->cpu_transcoder;
6500 if (INTEL_GEN(dev_priv) >= 5) {
6501 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6502 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6503 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6504 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
6505 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6506 * for gen < 8) and if DRRS is supported (to make sure the
6507 * registers are not unnecessarily accessed).
6509 if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
6510 INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
6511 I915_WRITE(PIPE_DATA_M2(transcoder),
6512 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6513 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6514 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6515 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6518 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6519 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6520 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6521 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
6525 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
6527 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6530 dp_m_n = &crtc->config->dp_m_n;
6531 dp_m2_n2 = &crtc->config->dp_m2_n2;
6532 } else if (m_n == M2_N2) {
6535 * M2_N2 registers are not supported. Hence m2_n2 divider value
6536 * needs to be programmed into M1_N1.
6538 dp_m_n = &crtc->config->dp_m2_n2;
6540 DRM_ERROR("Unsupported divider value\n");
6544 if (crtc->config->has_pch_encoder)
6545 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
6547 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
6550 static void vlv_compute_dpll(struct intel_crtc *crtc,
6551 struct intel_crtc_state *pipe_config)
6553 pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
6554 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
6555 if (crtc->pipe != PIPE_A)
6556 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6558 /* DPLL not used with DSI, but still need the rest set up */
6559 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
6560 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
6561 DPLL_EXT_BUFFER_ENABLE_VLV;
6563 pipe_config->dpll_hw_state.dpll_md =
6564 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6567 static void chv_compute_dpll(struct intel_crtc *crtc,
6568 struct intel_crtc_state *pipe_config)
6570 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
6571 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
6572 if (crtc->pipe != PIPE_A)
6573 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6575 /* DPLL not used with DSI, but still need the rest set up */
6576 if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
6577 pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
6579 pipe_config->dpll_hw_state.dpll_md =
6580 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6583 static void vlv_prepare_pll(struct intel_crtc *crtc,
6584 const struct intel_crtc_state *pipe_config)
6586 struct drm_device *dev = crtc->base.dev;
6587 struct drm_i915_private *dev_priv = to_i915(dev);
6588 enum pipe pipe = crtc->pipe;
6590 u32 bestn, bestm1, bestm2, bestp1, bestp2;
6591 u32 coreclk, reg_val;
6594 I915_WRITE(DPLL(pipe),
6595 pipe_config->dpll_hw_state.dpll &
6596 ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
6598 /* No need to actually set up the DPLL with DSI */
6599 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6602 mutex_lock(&dev_priv->sb_lock);
6604 bestn = pipe_config->dpll.n;
6605 bestm1 = pipe_config->dpll.m1;
6606 bestm2 = pipe_config->dpll.m2;
6607 bestp1 = pipe_config->dpll.p1;
6608 bestp2 = pipe_config->dpll.p2;
6610 /* See eDP HDMI DPIO driver vbios notes doc */
6612 /* PLL B needs special handling */
6614 vlv_pllb_recal_opamp(dev_priv, pipe);
6616 /* Set up Tx target for periodic Rcomp update */
6617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
6619 /* Disable target IRef on PLL */
6620 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
6621 reg_val &= 0x00ffffff;
6622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
6624 /* Disable fast lock */
6625 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
6627 /* Set idtafcrecal before PLL is enabled */
6628 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6629 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6630 mdiv |= ((bestn << DPIO_N_SHIFT));
6631 mdiv |= (1 << DPIO_K_SHIFT);
6634 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6635 * but we don't support that).
6636 * Note: don't use the DAC post divider as it seems unstable.
6638 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
6639 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
6641 mdiv |= DPIO_ENABLE_CALIBRATION;
6642 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
6644 /* Set HBR and RBR LPF coefficients */
6645 if (pipe_config->port_clock == 162000 ||
6646 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
6647 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
6648 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
6651 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
6654 if (intel_crtc_has_dp_encoder(pipe_config)) {
6655 /* Use SSC source */
6657 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6660 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6662 } else { /* HDMI or VGA */
6663 /* Use bend source */
6665 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6668 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
6672 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
6673 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
6674 if (intel_crtc_has_dp_encoder(crtc->config))
6675 coreclk |= 0x01000000;
6676 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
6678 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
6679 mutex_unlock(&dev_priv->sb_lock);
6682 static void chv_prepare_pll(struct intel_crtc *crtc,
6683 const struct intel_crtc_state *pipe_config)
6685 struct drm_device *dev = crtc->base.dev;
6686 struct drm_i915_private *dev_priv = to_i915(dev);
6687 enum pipe pipe = crtc->pipe;
6688 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6689 u32 loopfilter, tribuf_calcntr;
6690 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6694 /* Enable Refclk and SSC */
6695 I915_WRITE(DPLL(pipe),
6696 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
6698 /* No need to actually set up the DPLL with DSI */
6699 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
6702 bestn = pipe_config->dpll.n;
6703 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6704 bestm1 = pipe_config->dpll.m1;
6705 bestm2 = pipe_config->dpll.m2 >> 22;
6706 bestp1 = pipe_config->dpll.p1;
6707 bestp2 = pipe_config->dpll.p2;
6708 vco = pipe_config->dpll.vco;
6712 mutex_lock(&dev_priv->sb_lock);
6714 /* p1 and p2 divider */
6715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6716 5 << DPIO_CHV_S1_DIV_SHIFT |
6717 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6718 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6719 1 << DPIO_CHV_K_DIV_SHIFT);
6721 /* Feedback post-divider - m2 */
6722 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6724 /* Feedback refclk divider - n and m1 */
6725 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6726 DPIO_CHV_M1_DIV_BY_2 |
6727 1 << DPIO_CHV_N_DIV_SHIFT);
6729 /* M2 fraction division */
6730 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6732 /* M2 fraction division enable */
6733 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6734 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6735 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6737 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6738 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
6740 /* Program digital lock detect threshold */
6741 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6742 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6743 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6744 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6746 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6747 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6750 if (vco == 5400000) {
6751 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6752 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6753 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6754 tribuf_calcntr = 0x9;
6755 } else if (vco <= 6200000) {
6756 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6757 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6758 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6759 tribuf_calcntr = 0x9;
6760 } else if (vco <= 6480000) {
6761 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6762 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6763 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6764 tribuf_calcntr = 0x8;
6766 /* Not supported. Apply the same limits as in the max case */
6767 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6768 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6769 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6772 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6774 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
6775 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6776 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6777 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6780 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6781 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6784 mutex_unlock(&dev_priv->sb_lock);
6788 * vlv_force_pll_on - forcibly enable just the PLL
6789 * @dev_priv: i915 private structure
6790 * @pipe: pipe PLL to enable
6791 * @dpll: PLL configuration
6793 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6794 * in cases where we need the PLL enabled even when @pipe is not going to
6797 int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
6798 const struct dpll *dpll)
6800 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
6801 struct intel_crtc_state *pipe_config;
6803 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
6807 pipe_config->base.crtc = &crtc->base;
6808 pipe_config->pixel_multiplier = 1;
6809 pipe_config->dpll = *dpll;
6811 if (IS_CHERRYVIEW(dev_priv)) {
6812 chv_compute_dpll(crtc, pipe_config);
6813 chv_prepare_pll(crtc, pipe_config);
6814 chv_enable_pll(crtc, pipe_config);
6816 vlv_compute_dpll(crtc, pipe_config);
6817 vlv_prepare_pll(crtc, pipe_config);
6818 vlv_enable_pll(crtc, pipe_config);
6827 * vlv_force_pll_off - forcibly disable just the PLL
6828 * @dev_priv: i915 private structure
6829 * @pipe: pipe PLL to disable
6831 * Disable the PLL for @pipe. To be used in cases where we need
6832 * the PLL enabled even when @pipe is not going to be enabled.
6834 void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
6836 if (IS_CHERRYVIEW(dev_priv))
6837 chv_disable_pll(dev_priv, pipe);
6839 vlv_disable_pll(dev_priv, pipe);
6842 static void i9xx_compute_dpll(struct intel_crtc *crtc,
6843 struct intel_crtc_state *crtc_state,
6844 struct dpll *reduced_clock)
6846 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
6848 struct dpll *clock = &crtc_state->dpll;
6850 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
6852 dpll = DPLL_VGA_MODE_DIS;
6854 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
6855 dpll |= DPLLB_MODE_LVDS;
6857 dpll |= DPLLB_MODE_DAC_SERIAL;
6859 if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
6860 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
6861 dpll |= (crtc_state->pixel_multiplier - 1)
6862 << SDVO_MULTIPLIER_SHIFT_HIRES;
6865 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
6866 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
6867 dpll |= DPLL_SDVO_HIGH_SPEED;
6869 if (intel_crtc_has_dp_encoder(crtc_state))
6870 dpll |= DPLL_SDVO_HIGH_SPEED;
6872 /* compute bitmask from p1 value */
6873 if (IS_PINEVIEW(dev_priv))
6874 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6876 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6877 if (IS_G4X(dev_priv) && reduced_clock)
6878 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6880 switch (clock->p2) {
6882 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6885 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6888 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6891 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6894 if (INTEL_GEN(dev_priv) >= 4)
6895 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6897 if (crtc_state->sdvo_tv_clock)
6898 dpll |= PLL_REF_INPUT_TVCLKINBC;
6899 else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6900 intel_panel_use_ssc(dev_priv))
6901 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6903 dpll |= PLL_REF_INPUT_DREFCLK;
6905 dpll |= DPLL_VCO_ENABLE;
6906 crtc_state->dpll_hw_state.dpll = dpll;
6908 if (INTEL_GEN(dev_priv) >= 4) {
6909 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
6910 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
6911 crtc_state->dpll_hw_state.dpll_md = dpll_md;
6915 static void i8xx_compute_dpll(struct intel_crtc *crtc,
6916 struct intel_crtc_state *crtc_state,
6917 struct dpll *reduced_clock)
6919 struct drm_device *dev = crtc->base.dev;
6920 struct drm_i915_private *dev_priv = to_i915(dev);
6922 struct dpll *clock = &crtc_state->dpll;
6924 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
6926 dpll = DPLL_VGA_MODE_DIS;
6928 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
6929 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6932 dpll |= PLL_P1_DIVIDE_BY_TWO;
6934 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6936 dpll |= PLL_P2_DIVIDE_BY_4;
6939 if (!IS_I830(dev_priv) &&
6940 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
6941 dpll |= DPLL_DVO_2X_MODE;
6943 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
6944 intel_panel_use_ssc(dev_priv))
6945 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6947 dpll |= PLL_REF_INPUT_DREFCLK;
6949 dpll |= DPLL_VCO_ENABLE;
6950 crtc_state->dpll_hw_state.dpll = dpll;
6953 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
6955 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
6956 enum pipe pipe = intel_crtc->pipe;
6957 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
6958 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
6959 uint32_t crtc_vtotal, crtc_vblank_end;
6962 /* We need to be careful not to changed the adjusted mode, for otherwise
6963 * the hw state checker will get angry at the mismatch. */
6964 crtc_vtotal = adjusted_mode->crtc_vtotal;
6965 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
6967 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
6968 /* the chip adds 2 halflines automatically */
6970 crtc_vblank_end -= 1;
6972 if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
6973 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6975 vsyncshift = adjusted_mode->crtc_hsync_start -
6976 adjusted_mode->crtc_htotal / 2;
6978 vsyncshift += adjusted_mode->crtc_htotal;
6981 if (INTEL_GEN(dev_priv) > 3)
6982 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
6984 I915_WRITE(HTOTAL(cpu_transcoder),
6985 (adjusted_mode->crtc_hdisplay - 1) |
6986 ((adjusted_mode->crtc_htotal - 1) << 16));
6987 I915_WRITE(HBLANK(cpu_transcoder),
6988 (adjusted_mode->crtc_hblank_start - 1) |
6989 ((adjusted_mode->crtc_hblank_end - 1) << 16));
6990 I915_WRITE(HSYNC(cpu_transcoder),
6991 (adjusted_mode->crtc_hsync_start - 1) |
6992 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6994 I915_WRITE(VTOTAL(cpu_transcoder),
6995 (adjusted_mode->crtc_vdisplay - 1) |
6996 ((crtc_vtotal - 1) << 16));
6997 I915_WRITE(VBLANK(cpu_transcoder),
6998 (adjusted_mode->crtc_vblank_start - 1) |
6999 ((crtc_vblank_end - 1) << 16));
7000 I915_WRITE(VSYNC(cpu_transcoder),
7001 (adjusted_mode->crtc_vsync_start - 1) |
7002 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7004 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7005 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7006 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7008 if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
7009 (pipe == PIPE_B || pipe == PIPE_C))
7010 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7014 static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
7016 struct drm_device *dev = intel_crtc->base.dev;
7017 struct drm_i915_private *dev_priv = to_i915(dev);
7018 enum pipe pipe = intel_crtc->pipe;
7020 /* pipesrc controls the size that is scaled from, which should
7021 * always be the user's requested size.
7023 I915_WRITE(PIPESRC(pipe),
7024 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7025 (intel_crtc->config->pipe_src_h - 1));
7028 static void intel_get_pipe_timings(struct intel_crtc *crtc,
7029 struct intel_crtc_state *pipe_config)
7031 struct drm_device *dev = crtc->base.dev;
7032 struct drm_i915_private *dev_priv = to_i915(dev);
7033 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7036 tmp = I915_READ(HTOTAL(cpu_transcoder));
7037 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7038 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
7039 tmp = I915_READ(HBLANK(cpu_transcoder));
7040 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7041 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
7042 tmp = I915_READ(HSYNC(cpu_transcoder));
7043 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7044 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
7046 tmp = I915_READ(VTOTAL(cpu_transcoder));
7047 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7048 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
7049 tmp = I915_READ(VBLANK(cpu_transcoder));
7050 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7051 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
7052 tmp = I915_READ(VSYNC(cpu_transcoder));
7053 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7054 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
7056 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
7057 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7058 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7059 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
7063 static void intel_get_pipe_src_size(struct intel_crtc *crtc,
7064 struct intel_crtc_state *pipe_config)
7066 struct drm_device *dev = crtc->base.dev;
7067 struct drm_i915_private *dev_priv = to_i915(dev);
7070 tmp = I915_READ(PIPESRC(crtc->pipe));
7071 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7072 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7074 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7075 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
7078 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
7079 struct intel_crtc_state *pipe_config)
7081 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7082 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7083 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7084 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
7086 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7087 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7088 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7089 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
7091 mode->flags = pipe_config->base.adjusted_mode.flags;
7092 mode->type = DRM_MODE_TYPE_DRIVER;
7094 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7096 mode->hsync = drm_mode_hsync(mode);
7097 mode->vrefresh = drm_mode_vrefresh(mode);
7098 drm_mode_set_name(mode);
7101 static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7103 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
7108 /* we keep both pipes enabled on 830 */
7109 if (IS_I830(dev_priv))
7110 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
7112 if (intel_crtc->config->double_wide)
7113 pipeconf |= PIPECONF_DOUBLE_WIDE;
7115 /* only g4x and later have fancy bpc/dither controls */
7116 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7117 IS_CHERRYVIEW(dev_priv)) {
7118 /* Bspec claims that we can't use dithering for 30bpp pipes. */
7119 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
7120 pipeconf |= PIPECONF_DITHER_EN |
7121 PIPECONF_DITHER_TYPE_SP;
7123 switch (intel_crtc->config->pipe_bpp) {
7125 pipeconf |= PIPECONF_6BPC;
7128 pipeconf |= PIPECONF_8BPC;
7131 pipeconf |= PIPECONF_10BPC;
7134 /* Case prevented by intel_choose_pipe_bpp_dither. */
7139 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
7140 if (INTEL_GEN(dev_priv) < 4 ||
7141 intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
7142 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7144 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7146 pipeconf |= PIPECONF_PROGRESSIVE;
7148 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
7149 intel_crtc->config->limited_color_range)
7150 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
7152 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7153 POSTING_READ(PIPECONF(intel_crtc->pipe));
7156 static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
7157 struct intel_crtc_state *crtc_state)
7159 struct drm_device *dev = crtc->base.dev;
7160 struct drm_i915_private *dev_priv = to_i915(dev);
7161 const struct intel_limit *limit;
7164 memset(&crtc_state->dpll_hw_state, 0,
7165 sizeof(crtc_state->dpll_hw_state));
7167 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7168 if (intel_panel_use_ssc(dev_priv)) {
7169 refclk = dev_priv->vbt.lvds_ssc_freq;
7170 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7173 limit = &intel_limits_i8xx_lvds;
7174 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
7175 limit = &intel_limits_i8xx_dvo;
7177 limit = &intel_limits_i8xx_dac;
7180 if (!crtc_state->clock_set &&
7181 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7182 refclk, NULL, &crtc_state->dpll)) {
7183 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7187 i8xx_compute_dpll(crtc, crtc_state, NULL);
7192 static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
7193 struct intel_crtc_state *crtc_state)
7195 struct drm_device *dev = crtc->base.dev;
7196 struct drm_i915_private *dev_priv = to_i915(dev);
7197 const struct intel_limit *limit;
7200 memset(&crtc_state->dpll_hw_state, 0,
7201 sizeof(crtc_state->dpll_hw_state));
7203 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7204 if (intel_panel_use_ssc(dev_priv)) {
7205 refclk = dev_priv->vbt.lvds_ssc_freq;
7206 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7209 if (intel_is_dual_link_lvds(dev))
7210 limit = &intel_limits_g4x_dual_channel_lvds;
7212 limit = &intel_limits_g4x_single_channel_lvds;
7213 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
7214 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
7215 limit = &intel_limits_g4x_hdmi;
7216 } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
7217 limit = &intel_limits_g4x_sdvo;
7219 /* The option is for other outputs */
7220 limit = &intel_limits_i9xx_sdvo;
7223 if (!crtc_state->clock_set &&
7224 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7225 refclk, NULL, &crtc_state->dpll)) {
7226 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7230 i9xx_compute_dpll(crtc, crtc_state, NULL);
7235 static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
7236 struct intel_crtc_state *crtc_state)
7238 struct drm_device *dev = crtc->base.dev;
7239 struct drm_i915_private *dev_priv = to_i915(dev);
7240 const struct intel_limit *limit;
7243 memset(&crtc_state->dpll_hw_state, 0,
7244 sizeof(crtc_state->dpll_hw_state));
7246 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7247 if (intel_panel_use_ssc(dev_priv)) {
7248 refclk = dev_priv->vbt.lvds_ssc_freq;
7249 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7252 limit = &intel_limits_pineview_lvds;
7254 limit = &intel_limits_pineview_sdvo;
7257 if (!crtc_state->clock_set &&
7258 !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7259 refclk, NULL, &crtc_state->dpll)) {
7260 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7264 i9xx_compute_dpll(crtc, crtc_state, NULL);
7269 static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7270 struct intel_crtc_state *crtc_state)
7272 struct drm_device *dev = crtc->base.dev;
7273 struct drm_i915_private *dev_priv = to_i915(dev);
7274 const struct intel_limit *limit;
7277 memset(&crtc_state->dpll_hw_state, 0,
7278 sizeof(crtc_state->dpll_hw_state));
7280 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
7281 if (intel_panel_use_ssc(dev_priv)) {
7282 refclk = dev_priv->vbt.lvds_ssc_freq;
7283 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
7286 limit = &intel_limits_i9xx_lvds;
7288 limit = &intel_limits_i9xx_sdvo;
7291 if (!crtc_state->clock_set &&
7292 !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7293 refclk, NULL, &crtc_state->dpll)) {
7294 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7298 i9xx_compute_dpll(crtc, crtc_state, NULL);
7303 static int chv_crtc_compute_clock(struct intel_crtc *crtc,
7304 struct intel_crtc_state *crtc_state)
7306 int refclk = 100000;
7307 const struct intel_limit *limit = &intel_limits_chv;
7309 memset(&crtc_state->dpll_hw_state, 0,
7310 sizeof(crtc_state->dpll_hw_state));
7312 if (!crtc_state->clock_set &&
7313 !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7314 refclk, NULL, &crtc_state->dpll)) {
7315 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7319 chv_compute_dpll(crtc, crtc_state);
7324 static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
7325 struct intel_crtc_state *crtc_state)
7327 int refclk = 100000;
7328 const struct intel_limit *limit = &intel_limits_vlv;
7330 memset(&crtc_state->dpll_hw_state, 0,
7331 sizeof(crtc_state->dpll_hw_state));
7333 if (!crtc_state->clock_set &&
7334 !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
7335 refclk, NULL, &crtc_state->dpll)) {
7336 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7340 vlv_compute_dpll(crtc, crtc_state);
7345 static void i9xx_get_pfit_config(struct intel_crtc *crtc,
7346 struct intel_crtc_state *pipe_config)
7348 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7351 if (INTEL_GEN(dev_priv) <= 3 &&
7352 (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
7355 tmp = I915_READ(PFIT_CONTROL);
7356 if (!(tmp & PFIT_ENABLE))
7359 /* Check whether the pfit is attached to our pipe. */
7360 if (INTEL_GEN(dev_priv) < 4) {
7361 if (crtc->pipe != PIPE_B)
7364 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7368 pipe_config->gmch_pfit.control = tmp;
7369 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7372 static void vlv_crtc_clock_get(struct intel_crtc *crtc,
7373 struct intel_crtc_state *pipe_config)
7375 struct drm_device *dev = crtc->base.dev;
7376 struct drm_i915_private *dev_priv = to_i915(dev);
7377 int pipe = pipe_config->cpu_transcoder;
7380 int refclk = 100000;
7382 /* In case of DSI, DPLL will not be used */
7383 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7386 mutex_lock(&dev_priv->sb_lock);
7387 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
7388 mutex_unlock(&dev_priv->sb_lock);
7390 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7391 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7392 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7393 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7394 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7396 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
7400 i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7401 struct intel_initial_plane_config *plane_config)
7403 struct drm_device *dev = crtc->base.dev;
7404 struct drm_i915_private *dev_priv = to_i915(dev);
7405 u32 val, base, offset;
7406 int pipe = crtc->pipe, plane = crtc->plane;
7407 int fourcc, pixel_format;
7408 unsigned int aligned_height;
7409 struct drm_framebuffer *fb;
7410 struct intel_framebuffer *intel_fb;
7412 val = I915_READ(DSPCNTR(plane));
7413 if (!(val & DISPLAY_PLANE_ENABLE))
7416 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7418 DRM_DEBUG_KMS("failed to alloc fb\n");
7422 fb = &intel_fb->base;
7426 if (INTEL_GEN(dev_priv) >= 4) {
7427 if (val & DISPPLANE_TILED) {
7428 plane_config->tiling = I915_TILING_X;
7429 fb->modifier = I915_FORMAT_MOD_X_TILED;
7433 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7434 fourcc = i9xx_format_to_fourcc(pixel_format);
7435 fb->format = drm_format_info(fourcc);
7437 if (INTEL_GEN(dev_priv) >= 4) {
7438 if (plane_config->tiling)
7439 offset = I915_READ(DSPTILEOFF(plane));
7441 offset = I915_READ(DSPLINOFF(plane));
7442 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7444 base = I915_READ(DSPADDR(plane));
7446 plane_config->base = base;
7448 val = I915_READ(PIPESRC(pipe));
7449 fb->width = ((val >> 16) & 0xfff) + 1;
7450 fb->height = ((val >> 0) & 0xfff) + 1;
7452 val = I915_READ(DSPSTRIDE(pipe));
7453 fb->pitches[0] = val & 0xffffffc0;
7455 aligned_height = intel_fb_align_height(fb, 0, fb->height);
7457 plane_config->size = fb->pitches[0] * aligned_height;
7459 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7460 pipe_name(pipe), plane, fb->width, fb->height,
7461 fb->format->cpp[0] * 8, base, fb->pitches[0],
7462 plane_config->size);
7464 plane_config->fb = intel_fb;
7467 static void chv_crtc_clock_get(struct intel_crtc *crtc,
7468 struct intel_crtc_state *pipe_config)
7470 struct drm_device *dev = crtc->base.dev;
7471 struct drm_i915_private *dev_priv = to_i915(dev);
7472 int pipe = pipe_config->cpu_transcoder;
7473 enum dpio_channel port = vlv_pipe_to_channel(pipe);
7475 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
7476 int refclk = 100000;
7478 /* In case of DSI, DPLL will not be used */
7479 if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
7482 mutex_lock(&dev_priv->sb_lock);
7483 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
7484 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
7485 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
7486 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
7487 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7488 mutex_unlock(&dev_priv->sb_lock);
7490 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
7491 clock.m2 = (pll_dw0 & 0xff) << 22;
7492 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
7493 clock.m2 |= pll_dw2 & 0x3fffff;
7494 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
7495 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
7496 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
7498 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
7501 static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
7502 struct intel_crtc_state *pipe_config)
7504 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
7505 enum intel_display_power_domain power_domain;
7509 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
7510 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
7513 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
7514 pipe_config->shared_dpll = NULL;
7518 tmp = I915_READ(PIPECONF(crtc->pipe));
7519 if (!(tmp & PIPECONF_ENABLE))
7522 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
7523 IS_CHERRYVIEW(dev_priv)) {
7524 switch (tmp & PIPECONF_BPC_MASK) {
7526 pipe_config->pipe_bpp = 18;
7529 pipe_config->pipe_bpp = 24;
7531 case PIPECONF_10BPC:
7532 pipe_config->pipe_bpp = 30;
7539 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
7540 (tmp & PIPECONF_COLOR_RANGE_SELECT))
7541 pipe_config->limited_color_range = true;
7543 if (INTEL_GEN(dev_priv) < 4)
7544 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
7546 intel_get_pipe_timings(crtc, pipe_config);
7547 intel_get_pipe_src_size(crtc, pipe_config);
7549 i9xx_get_pfit_config(crtc, pipe_config);
7551 if (INTEL_GEN(dev_priv) >= 4) {
7552 /* No way to read it out on pipes B and C */
7553 if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
7554 tmp = dev_priv->chv_dpll_md[crtc->pipe];
7556 tmp = I915_READ(DPLL_MD(crtc->pipe));
7557 pipe_config->pixel_multiplier =
7558 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
7559 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
7560 pipe_config->dpll_hw_state.dpll_md = tmp;
7561 } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
7562 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
7563 tmp = I915_READ(DPLL(crtc->pipe));
7564 pipe_config->pixel_multiplier =
7565 ((tmp & SDVO_MULTIPLIER_MASK)
7566 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
7568 /* Note that on i915G/GM the pixel multiplier is in the sdvo
7569 * port and will be fixed up in the encoder->get_config
7571 pipe_config->pixel_multiplier = 1;
7573 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
7574 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
7576 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
7577 * on 830. Filter it out here so that we don't
7578 * report errors due to that.
7580 if (IS_I830(dev_priv))
7581 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
7583 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
7584 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
7586 /* Mask out read-only status bits. */
7587 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
7588 DPLL_PORTC_READY_MASK |
7589 DPLL_PORTB_READY_MASK);
7592 if (IS_CHERRYVIEW(dev_priv))
7593 chv_crtc_clock_get(crtc, pipe_config);
7594 else if (IS_VALLEYVIEW(dev_priv))
7595 vlv_crtc_clock_get(crtc, pipe_config);
7597 i9xx_crtc_clock_get(crtc, pipe_config);
7600 * Normally the dotclock is filled in by the encoder .get_config()
7601 * but in case the pipe is enabled w/o any ports we need a sane
7604 pipe_config->base.adjusted_mode.crtc_clock =
7605 pipe_config->port_clock / pipe_config->pixel_multiplier;
7610 intel_display_power_put(dev_priv, power_domain);
7615 static void ironlake_init_pch_refclk(struct drm_i915_private *dev_priv)
7617 struct intel_encoder *encoder;
7620 bool has_lvds = false;
7621 bool has_cpu_edp = false;
7622 bool has_panel = false;
7623 bool has_ck505 = false;
7624 bool can_ssc = false;
7625 bool using_ssc_source = false;
7627 /* We need to take the global config into account */
7628 for_each_intel_encoder(&dev_priv->drm, encoder) {
7629 switch (encoder->type) {
7630 case INTEL_OUTPUT_LVDS:
7634 case INTEL_OUTPUT_EDP:
7636 if (encoder->port == PORT_A)
7644 if (HAS_PCH_IBX(dev_priv)) {
7645 has_ck505 = dev_priv->vbt.display_clock_mode;
7646 can_ssc = has_ck505;
7652 /* Check if any DPLLs are using the SSC source */
7653 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
7654 u32 temp = I915_READ(PCH_DPLL(i));
7656 if (!(temp & DPLL_VCO_ENABLE))
7659 if ((temp & PLL_REF_INPUT_MASK) ==
7660 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7661 using_ssc_source = true;
7666 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
7667 has_panel, has_lvds, has_ck505, using_ssc_source);
7669 /* Ironlake: try to setup display ref clock before DPLL
7670 * enabling. This is only under driver's control after
7671 * PCH B stepping, previous chipset stepping should be
7672 * ignoring this setting.
7674 val = I915_READ(PCH_DREF_CONTROL);
7676 /* As we must carefully and slowly disable/enable each source in turn,
7677 * compute the final state we want first and check if we need to
7678 * make any changes at all.
7681 final &= ~DREF_NONSPREAD_SOURCE_MASK;
7683 final |= DREF_NONSPREAD_CK505_ENABLE;
7685 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7687 final &= ~DREF_SSC_SOURCE_MASK;
7688 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7689 final &= ~DREF_SSC1_ENABLE;
7692 final |= DREF_SSC_SOURCE_ENABLE;
7694 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7695 final |= DREF_SSC1_ENABLE;
7698 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7699 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7701 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7703 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7704 } else if (using_ssc_source) {
7705 final |= DREF_SSC_SOURCE_ENABLE;
7706 final |= DREF_SSC1_ENABLE;
7712 /* Always enable nonspread source */
7713 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7716 val |= DREF_NONSPREAD_CK505_ENABLE;
7718 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7721 val &= ~DREF_SSC_SOURCE_MASK;
7722 val |= DREF_SSC_SOURCE_ENABLE;
7724 /* SSC must be turned on before enabling the CPU output */
7725 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
7726 DRM_DEBUG_KMS("Using SSC on panel\n");
7727 val |= DREF_SSC1_ENABLE;
7729 val &= ~DREF_SSC1_ENABLE;
7731 /* Get SSC going before enabling the outputs */
7732 I915_WRITE(PCH_DREF_CONTROL, val);
7733 POSTING_READ(PCH_DREF_CONTROL);
7736 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7738 /* Enable CPU source on CPU attached eDP */
7740 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
7741 DRM_DEBUG_KMS("Using SSC on eDP\n");
7742 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7744 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7746 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7748 I915_WRITE(PCH_DREF_CONTROL, val);
7749 POSTING_READ(PCH_DREF_CONTROL);
7752 DRM_DEBUG_KMS("Disabling CPU source output\n");
7754 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7756 /* Turn off CPU output */
7757 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7759 I915_WRITE(PCH_DREF_CONTROL, val);
7760 POSTING_READ(PCH_DREF_CONTROL);
7763 if (!using_ssc_source) {
7764 DRM_DEBUG_KMS("Disabling SSC source\n");
7766 /* Turn off the SSC source */
7767 val &= ~DREF_SSC_SOURCE_MASK;
7768 val |= DREF_SSC_SOURCE_DISABLE;
7771 val &= ~DREF_SSC1_ENABLE;
7773 I915_WRITE(PCH_DREF_CONTROL, val);
7774 POSTING_READ(PCH_DREF_CONTROL);
7779 BUG_ON(val != final);
7782 static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
7786 tmp = I915_READ(SOUTH_CHICKEN2);
7787 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7788 I915_WRITE(SOUTH_CHICKEN2, tmp);
7790 if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
7791 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7792 DRM_ERROR("FDI mPHY reset assert timeout\n");
7794 tmp = I915_READ(SOUTH_CHICKEN2);
7795 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7796 I915_WRITE(SOUTH_CHICKEN2, tmp);
7798 if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
7799 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7800 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
7803 /* WaMPhyProgramming:hsw */
7804 static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7808 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7809 tmp &= ~(0xFF << 24);
7810 tmp |= (0x12 << 24);
7811 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7813 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7815 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7817 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7819 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7821 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7822 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7823 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7825 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7826 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7827 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7829 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7832 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
7834 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7837 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
7839 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7842 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7844 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7847 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7849 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7850 tmp &= ~(0xFF << 16);
7851 tmp |= (0x1C << 16);
7852 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7854 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7855 tmp &= ~(0xFF << 16);
7856 tmp |= (0x1C << 16);
7857 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7859 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7861 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
7863 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7865 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
7867 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7868 tmp &= ~(0xF << 28);
7870 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
7872 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7873 tmp &= ~(0xF << 28);
7875 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
7878 /* Implements 3 different sequences from BSpec chapter "Display iCLK
7879 * Programming" based on the parameters passed:
7880 * - Sequence to enable CLKOUT_DP
7881 * - Sequence to enable CLKOUT_DP without spread
7882 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7884 static void lpt_enable_clkout_dp(struct drm_i915_private *dev_priv,
7885 bool with_spread, bool with_fdi)
7889 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7891 if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
7892 with_fdi, "LP PCH doesn't have FDI\n"))
7895 mutex_lock(&dev_priv->sb_lock);
7897 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7898 tmp &= ~SBI_SSCCTL_DISABLE;
7899 tmp |= SBI_SSCCTL_PATHALT;
7900 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7905 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7906 tmp &= ~SBI_SSCCTL_PATHALT;
7907 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7910 lpt_reset_fdi_mphy(dev_priv);
7911 lpt_program_fdi_mphy(dev_priv);
7915 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
7916 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7917 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7918 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7920 mutex_unlock(&dev_priv->sb_lock);
7923 /* Sequence to disable CLKOUT_DP */
7924 static void lpt_disable_clkout_dp(struct drm_i915_private *dev_priv)
7928 mutex_lock(&dev_priv->sb_lock);
7930 reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
7931 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7932 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7933 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7935 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7936 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7937 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7938 tmp |= SBI_SSCCTL_PATHALT;
7939 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7942 tmp |= SBI_SSCCTL_DISABLE;
7943 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7946 mutex_unlock(&dev_priv->sb_lock);
7949 #define BEND_IDX(steps) ((50 + (steps)) / 5)
7951 static const uint16_t sscdivintphase[] = {
7952 [BEND_IDX( 50)] = 0x3B23,
7953 [BEND_IDX( 45)] = 0x3B23,
7954 [BEND_IDX( 40)] = 0x3C23,
7955 [BEND_IDX( 35)] = 0x3C23,
7956 [BEND_IDX( 30)] = 0x3D23,
7957 [BEND_IDX( 25)] = 0x3D23,
7958 [BEND_IDX( 20)] = 0x3E23,
7959 [BEND_IDX( 15)] = 0x3E23,
7960 [BEND_IDX( 10)] = 0x3F23,
7961 [BEND_IDX( 5)] = 0x3F23,
7962 [BEND_IDX( 0)] = 0x0025,
7963 [BEND_IDX( -5)] = 0x0025,
7964 [BEND_IDX(-10)] = 0x0125,
7965 [BEND_IDX(-15)] = 0x0125,
7966 [BEND_IDX(-20)] = 0x0225,
7967 [BEND_IDX(-25)] = 0x0225,
7968 [BEND_IDX(-30)] = 0x0325,
7969 [BEND_IDX(-35)] = 0x0325,
7970 [BEND_IDX(-40)] = 0x0425,
7971 [BEND_IDX(-45)] = 0x0425,
7972 [BEND_IDX(-50)] = 0x0525,
7977 * steps -50 to 50 inclusive, in steps of 5
7978 * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
7979 * change in clock period = -(steps / 10) * 5.787 ps
7981 static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
7984 int idx = BEND_IDX(steps);
7986 if (WARN_ON(steps % 5 != 0))
7989 if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
7992 mutex_lock(&dev_priv->sb_lock);
7994 if (steps % 10 != 0)
7998 intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
8000 tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
8002 tmp |= sscdivintphase[idx];
8003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
8005 mutex_unlock(&dev_priv->sb_lock);
8010 static void lpt_init_pch_refclk(struct drm_i915_private *dev_priv)
8012 struct intel_encoder *encoder;
8013 bool has_vga = false;
8015 for_each_intel_encoder(&dev_priv->drm, encoder) {
8016 switch (encoder->type) {
8017 case INTEL_OUTPUT_ANALOG:
8026 lpt_bend_clkout_dp(dev_priv, 0);
8027 lpt_enable_clkout_dp(dev_priv, true, true);
8029 lpt_disable_clkout_dp(dev_priv);
8034 * Initialize reference clocks when the driver loads
8036 void intel_init_pch_refclk(struct drm_i915_private *dev_priv)
8038 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
8039 ironlake_init_pch_refclk(dev_priv);
8040 else if (HAS_PCH_LPT(dev_priv))
8041 lpt_init_pch_refclk(dev_priv);
8044 static void ironlake_set_pipeconf(struct drm_crtc *crtc)
8046 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
8047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8048 int pipe = intel_crtc->pipe;
8053 switch (intel_crtc->config->pipe_bpp) {
8055 val |= PIPECONF_6BPC;
8058 val |= PIPECONF_8BPC;
8061 val |= PIPECONF_10BPC;
8064 val |= PIPECONF_12BPC;
8067 /* Case prevented by intel_choose_pipe_bpp_dither. */
8071 if (intel_crtc->config->dither)
8072 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8074 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
8075 val |= PIPECONF_INTERLACED_ILK;
8077 val |= PIPECONF_PROGRESSIVE;
8079 if (intel_crtc->config->limited_color_range)
8080 val |= PIPECONF_COLOR_RANGE_SELECT;
8082 I915_WRITE(PIPECONF(pipe), val);
8083 POSTING_READ(PIPECONF(pipe));
8086 static void haswell_set_pipeconf(struct drm_crtc *crtc)
8088 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
8089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8090 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8093 if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
8094 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8096 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
8097 val |= PIPECONF_INTERLACED_ILK;
8099 val |= PIPECONF_PROGRESSIVE;
8101 I915_WRITE(PIPECONF(cpu_transcoder), val);
8102 POSTING_READ(PIPECONF(cpu_transcoder));
8105 static void haswell_set_pipemisc(struct drm_crtc *crtc)
8107 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
8108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8109 struct intel_crtc_state *config = intel_crtc->config;
8111 if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
8114 switch (intel_crtc->config->pipe_bpp) {
8116 val |= PIPEMISC_DITHER_6_BPC;
8119 val |= PIPEMISC_DITHER_8_BPC;
8122 val |= PIPEMISC_DITHER_10_BPC;
8125 val |= PIPEMISC_DITHER_12_BPC;
8128 /* Case prevented by pipe_config_set_bpp. */
8132 if (intel_crtc->config->dither)
8133 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8135 if (config->ycbcr420) {
8136 val |= PIPEMISC_OUTPUT_COLORSPACE_YUV |
8137 PIPEMISC_YUV420_ENABLE |
8138 PIPEMISC_YUV420_MODE_FULL_BLEND;
8141 I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
8145 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8148 * Account for spread spectrum to avoid
8149 * oversubscribing the link. Max center spread
8150 * is 2.5%; use 5% for safety's sake.
8152 u32 bps = target_clock * bpp * 21 / 20;
8153 return DIV_ROUND_UP(bps, link_bw * 8);
8156 static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
8158 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
8161 static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
8162 struct intel_crtc_state *crtc_state,
8163 struct dpll *reduced_clock)
8165 struct drm_crtc *crtc = &intel_crtc->base;
8166 struct drm_device *dev = crtc->dev;
8167 struct drm_i915_private *dev_priv = to_i915(dev);
8171 /* Enable autotuning of the PLL clock (if permissible) */
8173 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8174 if ((intel_panel_use_ssc(dev_priv) &&
8175 dev_priv->vbt.lvds_ssc_freq == 100000) ||
8176 (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
8178 } else if (crtc_state->sdvo_tv_clock)
8181 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
8183 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
8186 if (reduced_clock) {
8187 fp2 = i9xx_dpll_compute_fp(reduced_clock);
8189 if (reduced_clock->m < factor * reduced_clock->n)
8197 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
8198 dpll |= DPLLB_MODE_LVDS;
8200 dpll |= DPLLB_MODE_DAC_SERIAL;
8202 dpll |= (crtc_state->pixel_multiplier - 1)
8203 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
8205 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
8206 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
8207 dpll |= DPLL_SDVO_HIGH_SPEED;
8209 if (intel_crtc_has_dp_encoder(crtc_state))
8210 dpll |= DPLL_SDVO_HIGH_SPEED;
8213 * The high speed IO clock is only really required for
8214 * SDVO/HDMI/DP, but we also enable it for CRT to make it
8215 * possible to share the DPLL between CRT and HDMI. Enabling
8216 * the clock needlessly does no real harm, except use up a
8217 * bit of power potentially.
8219 * We'll limit this to IVB with 3 pipes, since it has only two
8220 * DPLLs and so DPLL sharing is the only way to get three pipes
8221 * driving PCH ports at the same time. On SNB we could do this,
8222 * and potentially avoid enabling the second DPLL, but it's not
8223 * clear if it''s a win or loss power wise. No point in doing
8224 * this on ILK at all since it has a fixed DPLL<->pipe mapping.
8226 if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
8227 intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
8228 dpll |= DPLL_SDVO_HIGH_SPEED;
8230 /* compute bitmask from p1 value */
8231 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
8233 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
8235 switch (crtc_state->dpll.p2) {
8237 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8240 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8243 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8246 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8250 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
8251 intel_panel_use_ssc(dev_priv))
8252 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
8254 dpll |= PLL_REF_INPUT_DREFCLK;
8256 dpll |= DPLL_VCO_ENABLE;
8258 crtc_state->dpll_hw_state.dpll = dpll;
8259 crtc_state->dpll_hw_state.fp0 = fp;
8260 crtc_state->dpll_hw_state.fp1 = fp2;
8263 static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8264 struct intel_crtc_state *crtc_state)
8266 struct drm_device *dev = crtc->base.dev;
8267 struct drm_i915_private *dev_priv = to_i915(dev);
8268 const struct intel_limit *limit;
8269 int refclk = 120000;
8271 memset(&crtc_state->dpll_hw_state, 0,
8272 sizeof(crtc_state->dpll_hw_state));
8274 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
8275 if (!crtc_state->has_pch_encoder)
8278 if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
8279 if (intel_panel_use_ssc(dev_priv)) {
8280 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
8281 dev_priv->vbt.lvds_ssc_freq);
8282 refclk = dev_priv->vbt.lvds_ssc_freq;
8285 if (intel_is_dual_link_lvds(dev)) {
8286 if (refclk == 100000)
8287 limit = &intel_limits_ironlake_dual_lvds_100m;
8289 limit = &intel_limits_ironlake_dual_lvds;
8291 if (refclk == 100000)
8292 limit = &intel_limits_ironlake_single_lvds_100m;
8294 limit = &intel_limits_ironlake_single_lvds;
8297 limit = &intel_limits_ironlake_dac;
8300 if (!crtc_state->clock_set &&
8301 !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
8302 refclk, NULL, &crtc_state->dpll)) {
8303 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8307 ironlake_compute_dpll(crtc, crtc_state, NULL);
8309 if (!intel_get_shared_dpll(crtc, crtc_state, NULL)) {
8310 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8311 pipe_name(crtc->pipe));
8318 static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8319 struct intel_link_m_n *m_n)
8321 struct drm_device *dev = crtc->base.dev;
8322 struct drm_i915_private *dev_priv = to_i915(dev);
8323 enum pipe pipe = crtc->pipe;
8325 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8326 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8327 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8329 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8330 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8331 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8334 static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8335 enum transcoder transcoder,
8336 struct intel_link_m_n *m_n,
8337 struct intel_link_m_n *m2_n2)
8339 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
8340 enum pipe pipe = crtc->pipe;
8342 if (INTEL_GEN(dev_priv) >= 5) {
8343 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8344 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8345 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8347 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8348 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8349 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8350 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8351 * gen < 8) and if DRRS is supported (to make sure the
8352 * registers are not unnecessarily read).
8354 if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
8355 crtc->config->has_drrs) {
8356 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8357 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8358 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8360 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8361 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8362 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8365 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8366 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8367 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8369 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8370 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8371 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8375 void intel_dp_get_m_n(struct intel_crtc *crtc,
8376 struct intel_crtc_state *pipe_config)
8378 if (pipe_config->has_pch_encoder)
8379 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8381 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
8382 &pipe_config->dp_m_n,
8383 &pipe_config->dp_m2_n2);
8386 static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
8387 struct intel_crtc_state *pipe_config)
8389 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
8390 &pipe_config->fdi_m_n, NULL);
8393 static void skylake_get_pfit_config(struct intel_crtc *crtc,
8394 struct intel_crtc_state *pipe_config)
8396 struct drm_device *dev = crtc->base.dev;
8397 struct drm_i915_private *dev_priv = to_i915(dev);
8398 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8399 uint32_t ps_ctrl = 0;
8403 /* find scaler attached to this pipe */
8404 for (i = 0; i < crtc->num_scalers; i++) {
8405 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8406 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8408 pipe_config->pch_pfit.enabled = true;
8409 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8410 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8415 scaler_state->scaler_id = id;
8417 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8419 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
8424 skylake_get_initial_plane_config(struct intel_crtc *crtc,
8425 struct intel_initial_plane_config *plane_config)
8427 struct drm_device *dev = crtc->base.dev;
8428 struct drm_i915_private *dev_priv = to_i915(dev);
8429 u32 val, base, offset, stride_mult, tiling;
8430 int pipe = crtc->pipe;
8431 int fourcc, pixel_format;
8432 unsigned int aligned_height;
8433 struct drm_framebuffer *fb;
8434 struct intel_framebuffer *intel_fb;
8436 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8438 DRM_DEBUG_KMS("failed to alloc fb\n");
8442 fb = &intel_fb->base;
8446 val = I915_READ(PLANE_CTL(pipe, 0));
8447 if (!(val & PLANE_CTL_ENABLE))
8450 pixel_format = val & PLANE_CTL_FORMAT_MASK;
8451 fourcc = skl_format_to_fourcc(pixel_format,
8452 val & PLANE_CTL_ORDER_RGBX,
8453 val & PLANE_CTL_ALPHA_MASK);
8454 fb->format = drm_format_info(fourcc);
8456 tiling = val & PLANE_CTL_TILED_MASK;
8458 case PLANE_CTL_TILED_LINEAR:
8459 fb->modifier = DRM_FORMAT_MOD_LINEAR;
8461 case PLANE_CTL_TILED_X:
8462 plane_config->tiling = I915_TILING_X;
8463 fb->modifier = I915_FORMAT_MOD_X_TILED;
8465 case PLANE_CTL_TILED_Y:
8466 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8467 fb->modifier = I915_FORMAT_MOD_Y_TILED_CCS;
8469 fb->modifier = I915_FORMAT_MOD_Y_TILED;
8471 case PLANE_CTL_TILED_YF:
8472 if (val & PLANE_CTL_DECOMPRESSION_ENABLE)
8473 fb->modifier = I915_FORMAT_MOD_Yf_TILED_CCS;
8475 fb->modifier = I915_FORMAT_MOD_Yf_TILED;
8478 MISSING_CASE(tiling);
8482 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
8483 plane_config->base = base;
8485 offset = I915_READ(PLANE_OFFSET(pipe, 0));
8487 val = I915_READ(PLANE_SIZE(pipe, 0));
8488 fb->height = ((val >> 16) & 0xfff) + 1;
8489 fb->width = ((val >> 0) & 0x1fff) + 1;
8491 val = I915_READ(PLANE_STRIDE(pipe, 0));
8492 stride_mult = intel_fb_stride_alignment(fb, 0);
8493 fb->pitches[0] = (val & 0x3ff) * stride_mult;
8495 aligned_height = intel_fb_align_height(fb, 0, fb->height);
8497 plane_config->size = fb->pitches[0] * aligned_height;
8499 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8500 pipe_name(pipe), fb->width, fb->height,
8501 fb->format->cpp[0] * 8, base, fb->pitches[0],
8502 plane_config->size);
8504 plane_config->fb = intel_fb;
8511 static void ironlake_get_pfit_config(struct intel_crtc *crtc,
8512 struct intel_crtc_state *pipe_config)
8514 struct drm_device *dev = crtc->base.dev;
8515 struct drm_i915_private *dev_priv = to_i915(dev);
8518 tmp = I915_READ(PF_CTL(crtc->pipe));
8520 if (tmp & PF_ENABLE) {
8521 pipe_config->pch_pfit.enabled = true;
8522 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
8523 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
8525 /* We currently do not free assignements of panel fitters on
8526 * ivb/hsw (since we don't use the higher upscaling modes which
8527 * differentiates them) so just WARN about this case for now. */
8528 if (IS_GEN7(dev_priv)) {
8529 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
8530 PF_PIPE_SEL_IVB(crtc->pipe));
8536 ironlake_get_initial_plane_config(struct intel_crtc *crtc,
8537 struct intel_initial_plane_config *plane_config)
8539 struct drm_device *dev = crtc->base.dev;
8540 struct drm_i915_private *dev_priv = to_i915(dev);
8541 u32 val, base, offset;
8542 int pipe = crtc->pipe;
8543 int fourcc, pixel_format;
8544 unsigned int aligned_height;
8545 struct drm_framebuffer *fb;
8546 struct intel_framebuffer *intel_fb;
8548 val = I915_READ(DSPCNTR(pipe));
8549 if (!(val & DISPLAY_PLANE_ENABLE))
8552 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8554 DRM_DEBUG_KMS("failed to alloc fb\n");
8558 fb = &intel_fb->base;
8562 if (INTEL_GEN(dev_priv) >= 4) {
8563 if (val & DISPPLANE_TILED) {
8564 plane_config->tiling = I915_TILING_X;
8565 fb->modifier = I915_FORMAT_MOD_X_TILED;
8569 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
8570 fourcc = i9xx_format_to_fourcc(pixel_format);
8571 fb->format = drm_format_info(fourcc);
8573 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
8574 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
8575 offset = I915_READ(DSPOFFSET(pipe));
8577 if (plane_config->tiling)
8578 offset = I915_READ(DSPTILEOFF(pipe));
8580 offset = I915_READ(DSPLINOFF(pipe));
8582 plane_config->base = base;
8584 val = I915_READ(PIPESRC(pipe));
8585 fb->width = ((val >> 16) & 0xfff) + 1;
8586 fb->height = ((val >> 0) & 0xfff) + 1;
8588 val = I915_READ(DSPSTRIDE(pipe));
8589 fb->pitches[0] = val & 0xffffffc0;
8591 aligned_height = intel_fb_align_height(fb, 0, fb->height);
8593 plane_config->size = fb->pitches[0] * aligned_height;
8595 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8596 pipe_name(pipe), fb->width, fb->height,
8597 fb->format->cpp[0] * 8, base, fb->pitches[0],
8598 plane_config->size);
8600 plane_config->fb = intel_fb;
8603 static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
8604 struct intel_crtc_state *pipe_config)
8606 struct drm_device *dev = crtc->base.dev;
8607 struct drm_i915_private *dev_priv = to_i915(dev);
8608 enum intel_display_power_domain power_domain;
8612 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
8613 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
8616 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
8617 pipe_config->shared_dpll = NULL;
8620 tmp = I915_READ(PIPECONF(crtc->pipe));
8621 if (!(tmp & PIPECONF_ENABLE))
8624 switch (tmp & PIPECONF_BPC_MASK) {
8626 pipe_config->pipe_bpp = 18;
8629 pipe_config->pipe_bpp = 24;
8631 case PIPECONF_10BPC:
8632 pipe_config->pipe_bpp = 30;
8634 case PIPECONF_12BPC:
8635 pipe_config->pipe_bpp = 36;
8641 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8642 pipe_config->limited_color_range = true;
8644 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
8645 struct intel_shared_dpll *pll;
8646 enum intel_dpll_id pll_id;
8648 pipe_config->has_pch_encoder = true;
8650 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8651 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8652 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8654 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8656 if (HAS_PCH_IBX(dev_priv)) {
8658 * The pipe->pch transcoder and pch transcoder->pll
8661 pll_id = (enum intel_dpll_id) crtc->pipe;
8663 tmp = I915_READ(PCH_DPLL_SEL);
8664 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8665 pll_id = DPLL_ID_PCH_PLL_B;
8667 pll_id= DPLL_ID_PCH_PLL_A;
8670 pipe_config->shared_dpll =
8671 intel_get_shared_dpll_by_id(dev_priv, pll_id);
8672 pll = pipe_config->shared_dpll;
8674 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
8675 &pipe_config->dpll_hw_state));
8677 tmp = pipe_config->dpll_hw_state.dpll;
8678 pipe_config->pixel_multiplier =
8679 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8680 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
8682 ironlake_pch_clock_get(crtc, pipe_config);
8684 pipe_config->pixel_multiplier = 1;
8687 intel_get_pipe_timings(crtc, pipe_config);
8688 intel_get_pipe_src_size(crtc, pipe_config);
8690 ironlake_get_pfit_config(crtc, pipe_config);
8695 intel_display_power_put(dev_priv, power_domain);
8700 static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8702 struct drm_device *dev = &dev_priv->drm;
8703 struct intel_crtc *crtc;
8705 for_each_intel_crtc(dev, crtc)
8706 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
8707 pipe_name(crtc->pipe));
8709 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL)),
8710 "Display power well on\n");
8711 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8712 I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8713 I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8714 I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
8715 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
8716 "CPU PWM1 enabled\n");
8717 if (IS_HASWELL(dev_priv))
8718 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
8719 "CPU PWM2 enabled\n");
8720 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
8721 "PCH PWM1 enabled\n");
8722 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
8723 "Utility pin enabled\n");
8724 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
8727 * In theory we can still leave IRQs enabled, as long as only the HPD
8728 * interrupts remain enabled. We used to check for that, but since it's
8729 * gen-specific and since we only disable LCPLL after we fully disable
8730 * the interrupts, the check below should be enough.
8732 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
8735 static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8737 if (IS_HASWELL(dev_priv))
8738 return I915_READ(D_COMP_HSW);
8740 return I915_READ(D_COMP_BDW);
8743 static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8745 if (IS_HASWELL(dev_priv)) {
8746 mutex_lock(&dev_priv->pcu_lock);
8747 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8749 DRM_DEBUG_KMS("Failed to write to D_COMP\n");
8750 mutex_unlock(&dev_priv->pcu_lock);
8752 I915_WRITE(D_COMP_BDW, val);
8753 POSTING_READ(D_COMP_BDW);
8758 * This function implements pieces of two sequences from BSpec:
8759 * - Sequence for display software to disable LCPLL
8760 * - Sequence for display software to allow package C8+
8761 * The steps implemented here are just the steps that actually touch the LCPLL
8762 * register. Callers should take care of disabling all the display engine
8763 * functions, doing the mode unset, fixing interrupts, etc.
8765 static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8766 bool switch_to_fclk, bool allow_power_down)
8770 assert_can_disable_lcpll(dev_priv);
8772 val = I915_READ(LCPLL_CTL);
8774 if (switch_to_fclk) {
8775 val |= LCPLL_CD_SOURCE_FCLK;
8776 I915_WRITE(LCPLL_CTL, val);
8778 if (wait_for_us(I915_READ(LCPLL_CTL) &
8779 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8780 DRM_ERROR("Switching to FCLK failed\n");
8782 val = I915_READ(LCPLL_CTL);
8785 val |= LCPLL_PLL_DISABLE;
8786 I915_WRITE(LCPLL_CTL, val);
8787 POSTING_READ(LCPLL_CTL);
8789 if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
8790 DRM_ERROR("LCPLL still locked\n");
8792 val = hsw_read_dcomp(dev_priv);
8793 val |= D_COMP_COMP_DISABLE;
8794 hsw_write_dcomp(dev_priv, val);
8797 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8799 DRM_ERROR("D_COMP RCOMP still in progress\n");
8801 if (allow_power_down) {
8802 val = I915_READ(LCPLL_CTL);
8803 val |= LCPLL_POWER_DOWN_ALLOW;
8804 I915_WRITE(LCPLL_CTL, val);
8805 POSTING_READ(LCPLL_CTL);
8810 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8813 static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
8817 val = I915_READ(LCPLL_CTL);
8819 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8820 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8824 * Make sure we're not on PC8 state before disabling PC8, otherwise
8825 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
8827 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
8829 if (val & LCPLL_POWER_DOWN_ALLOW) {
8830 val &= ~LCPLL_POWER_DOWN_ALLOW;
8831 I915_WRITE(LCPLL_CTL, val);
8832 POSTING_READ(LCPLL_CTL);
8835 val = hsw_read_dcomp(dev_priv);
8836 val |= D_COMP_COMP_FORCE;
8837 val &= ~D_COMP_COMP_DISABLE;
8838 hsw_write_dcomp(dev_priv, val);
8840 val = I915_READ(LCPLL_CTL);
8841 val &= ~LCPLL_PLL_DISABLE;
8842 I915_WRITE(LCPLL_CTL, val);
8844 if (intel_wait_for_register(dev_priv,
8845 LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
8847 DRM_ERROR("LCPLL not locked yet\n");
8849 if (val & LCPLL_CD_SOURCE_FCLK) {
8850 val = I915_READ(LCPLL_CTL);
8851 val &= ~LCPLL_CD_SOURCE_FCLK;
8852 I915_WRITE(LCPLL_CTL, val);
8854 if (wait_for_us((I915_READ(LCPLL_CTL) &
8855 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8856 DRM_ERROR("Switching back to LCPLL failed\n");
8859 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
8861 intel_update_cdclk(dev_priv);
8862 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
8866 * Package states C8 and deeper are really deep PC states that can only be
8867 * reached when all the devices on the system allow it, so even if the graphics
8868 * device allows PC8+, it doesn't mean the system will actually get to these
8869 * states. Our driver only allows PC8+ when going into runtime PM.
8871 * The requirements for PC8+ are that all the outputs are disabled, the power
8872 * well is disabled and most interrupts are disabled, and these are also
8873 * requirements for runtime PM. When these conditions are met, we manually do
8874 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8875 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8878 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8879 * the state of some registers, so when we come back from PC8+ we need to
8880 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8881 * need to take care of the registers kept by RC6. Notice that this happens even
8882 * if we don't put the device in PCI D3 state (which is what currently happens
8883 * because of the runtime PM support).
8885 * For more, read "Display Sequences for Package C8" on the hardware
8888 void hsw_enable_pc8(struct drm_i915_private *dev_priv)
8892 DRM_DEBUG_KMS("Enabling package C8+\n");
8894 if (HAS_PCH_LPT_LP(dev_priv)) {
8895 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8896 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8897 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8900 lpt_disable_clkout_dp(dev_priv);
8901 hsw_disable_lcpll(dev_priv, true, true);
8904 void hsw_disable_pc8(struct drm_i915_private *dev_priv)
8908 DRM_DEBUG_KMS("Disabling package C8+\n");
8910 hsw_restore_lcpll(dev_priv);
8911 lpt_init_pch_refclk(dev_priv);
8913 if (HAS_PCH_LPT_LP(dev_priv)) {
8914 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8915 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8916 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8920 static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8921 struct intel_crtc_state *crtc_state)
8923 if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
8924 struct intel_encoder *encoder =
8925 intel_ddi_get_crtc_new_encoder(crtc_state);
8927 if (!intel_get_shared_dpll(crtc, crtc_state, encoder)) {
8928 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
8929 pipe_name(crtc->pipe));
8937 static void cannonlake_get_ddi_pll(struct drm_i915_private *dev_priv,
8939 struct intel_crtc_state *pipe_config)
8941 enum intel_dpll_id id;
8944 temp = I915_READ(DPCLKA_CFGCR0) & DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port);
8945 id = temp >> DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port);
8947 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL2))
8950 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8953 static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
8955 struct intel_crtc_state *pipe_config)
8957 enum intel_dpll_id id;
8961 id = DPLL_ID_SKL_DPLL0;
8964 id = DPLL_ID_SKL_DPLL1;
8967 id = DPLL_ID_SKL_DPLL2;
8970 DRM_ERROR("Incorrect port type\n");
8974 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8977 static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8979 struct intel_crtc_state *pipe_config)
8981 enum intel_dpll_id id;
8984 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8985 id = temp >> (port * 3 + 1);
8987 if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
8990 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
8993 static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8995 struct intel_crtc_state *pipe_config)
8997 enum intel_dpll_id id;
8998 uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9000 switch (ddi_pll_sel) {
9001 case PORT_CLK_SEL_WRPLL1:
9002 id = DPLL_ID_WRPLL1;
9004 case PORT_CLK_SEL_WRPLL2:
9005 id = DPLL_ID_WRPLL2;
9007 case PORT_CLK_SEL_SPLL:
9010 case PORT_CLK_SEL_LCPLL_810:
9011 id = DPLL_ID_LCPLL_810;
9013 case PORT_CLK_SEL_LCPLL_1350:
9014 id = DPLL_ID_LCPLL_1350;
9016 case PORT_CLK_SEL_LCPLL_2700:
9017 id = DPLL_ID_LCPLL_2700;
9020 MISSING_CASE(ddi_pll_sel);
9022 case PORT_CLK_SEL_NONE:
9026 pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
9029 static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
9030 struct intel_crtc_state *pipe_config,
9031 u64 *power_domain_mask)
9033 struct drm_device *dev = crtc->base.dev;
9034 struct drm_i915_private *dev_priv = to_i915(dev);
9035 enum intel_display_power_domain power_domain;
9039 * The pipe->transcoder mapping is fixed with the exception of the eDP
9040 * transcoder handled below.
9042 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
9045 * XXX: Do intel_display_power_get_if_enabled before reading this (for
9046 * consistency and less surprising code; it's in always on power).
9048 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9049 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9050 enum pipe trans_edp_pipe;
9051 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9053 WARN(1, "unknown pipe linked to edp transcoder\n");
9054 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9055 case TRANS_DDI_EDP_INPUT_A_ON:
9056 trans_edp_pipe = PIPE_A;
9058 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9059 trans_edp_pipe = PIPE_B;
9061 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9062 trans_edp_pipe = PIPE_C;
9066 if (trans_edp_pipe == crtc->pipe)
9067 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9070 power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
9071 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9073 *power_domain_mask |= BIT_ULL(power_domain);
9075 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
9077 return tmp & PIPECONF_ENABLE;
9080 static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
9081 struct intel_crtc_state *pipe_config,
9082 u64 *power_domain_mask)
9084 struct drm_device *dev = crtc->base.dev;
9085 struct drm_i915_private *dev_priv = to_i915(dev);
9086 enum intel_display_power_domain power_domain;
9088 enum transcoder cpu_transcoder;
9091 for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
9093 cpu_transcoder = TRANSCODER_DSI_A;
9095 cpu_transcoder = TRANSCODER_DSI_C;
9097 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
9098 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9100 *power_domain_mask |= BIT_ULL(power_domain);
9103 * The PLL needs to be enabled with a valid divider
9104 * configuration, otherwise accessing DSI registers will hang
9105 * the machine. See BSpec North Display Engine
9106 * registers/MIPI[BXT]. We can break out here early, since we
9107 * need the same DSI PLL to be enabled for both DSI ports.
9109 if (!intel_dsi_pll_is_enabled(dev_priv))
9112 /* XXX: this works for video mode only */
9113 tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
9114 if (!(tmp & DPI_ENABLE))
9117 tmp = I915_READ(MIPI_CTRL(port));
9118 if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
9121 pipe_config->cpu_transcoder = cpu_transcoder;
9125 return transcoder_is_dsi(pipe_config->cpu_transcoder);
9128 static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
9129 struct intel_crtc_state *pipe_config)
9131 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9132 struct intel_shared_dpll *pll;
9136 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9138 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9140 if (IS_CANNONLAKE(dev_priv))
9141 cannonlake_get_ddi_pll(dev_priv, port, pipe_config);
9142 else if (IS_GEN9_BC(dev_priv))
9143 skylake_get_ddi_pll(dev_priv, port, pipe_config);
9144 else if (IS_GEN9_LP(dev_priv))
9145 bxt_get_ddi_pll(dev_priv, port, pipe_config);
9147 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9149 pll = pipe_config->shared_dpll;
9151 WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
9152 &pipe_config->dpll_hw_state));
9156 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9157 * DDI E. So just check whether this pipe is wired to DDI E and whether
9158 * the PCH transcoder is on.
9160 if (INTEL_GEN(dev_priv) < 9 &&
9161 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
9162 pipe_config->has_pch_encoder = true;
9164 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9165 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9166 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9168 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9172 static bool haswell_get_pipe_config(struct intel_crtc *crtc,
9173 struct intel_crtc_state *pipe_config)
9175 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
9176 enum intel_display_power_domain power_domain;
9177 u64 power_domain_mask;
9180 intel_crtc_init_scalers(crtc, pipe_config);
9182 power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
9183 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
9185 power_domain_mask = BIT_ULL(power_domain);
9187 pipe_config->shared_dpll = NULL;
9189 active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
9191 if (IS_GEN9_LP(dev_priv) &&
9192 bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
9200 if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
9201 haswell_get_ddi_port_state(crtc, pipe_config);
9202 intel_get_pipe_timings(crtc, pipe_config);
9205 intel_get_pipe_src_size(crtc, pipe_config);
9207 pipe_config->gamma_mode =
9208 I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
9210 if (IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9) {
9211 u32 tmp = I915_READ(PIPEMISC(crtc->pipe));
9212 bool clrspace_yuv = tmp & PIPEMISC_OUTPUT_COLORSPACE_YUV;
9214 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
9215 bool blend_mode_420 = tmp &
9216 PIPEMISC_YUV420_MODE_FULL_BLEND;
9218 pipe_config->ycbcr420 = tmp & PIPEMISC_YUV420_ENABLE;
9219 if (pipe_config->ycbcr420 != clrspace_yuv ||
9220 pipe_config->ycbcr420 != blend_mode_420)
9221 DRM_DEBUG_KMS("Bad 4:2:0 mode (%08x)\n", tmp);
9222 } else if (clrspace_yuv) {
9223 DRM_DEBUG_KMS("YCbCr 4:2:0 Unsupported\n");
9227 power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
9228 if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
9229 power_domain_mask |= BIT_ULL(power_domain);
9230 if (INTEL_GEN(dev_priv) >= 9)
9231 skylake_get_pfit_config(crtc, pipe_config);
9233 ironlake_get_pfit_config(crtc, pipe_config);
9236 if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
9237 !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
9238 pipe_config->pixel_multiplier =
9239 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9241 pipe_config->pixel_multiplier = 1;
9245 for_each_power_domain(power_domain, power_domain_mask)
9246 intel_display_power_put(dev_priv, power_domain);
9251 static u32 intel_cursor_base(const struct intel_plane_state *plane_state)
9253 struct drm_i915_private *dev_priv =
9254 to_i915(plane_state->base.plane->dev);
9255 const struct drm_framebuffer *fb = plane_state->base.fb;
9256 const struct drm_i915_gem_object *obj = intel_fb_obj(fb);
9259 if (INTEL_INFO(dev_priv)->cursor_needs_physical)
9260 base = obj->phys_handle->busaddr;
9262 base = intel_plane_ggtt_offset(plane_state);
9264 base += plane_state->main.offset;
9266 /* ILK+ do this automagically */
9267 if (HAS_GMCH_DISPLAY(dev_priv) &&
9268 plane_state->base.rotation & DRM_MODE_ROTATE_180)
9269 base += (plane_state->base.crtc_h *
9270 plane_state->base.crtc_w - 1) * fb->format->cpp[0];
9275 static u32 intel_cursor_position(const struct intel_plane_state *plane_state)
9277 int x = plane_state->base.crtc_x;
9278 int y = plane_state->base.crtc_y;
9282 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9285 pos |= x << CURSOR_X_SHIFT;
9288 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9291 pos |= y << CURSOR_Y_SHIFT;
9296 static bool intel_cursor_size_ok(const struct intel_plane_state *plane_state)
9298 const struct drm_mode_config *config =
9299 &plane_state->base.plane->dev->mode_config;
9300 int width = plane_state->base.crtc_w;
9301 int height = plane_state->base.crtc_h;
9303 return width > 0 && width <= config->cursor_width &&
9304 height > 0 && height <= config->cursor_height;
9307 static int intel_check_cursor(struct intel_crtc_state *crtc_state,
9308 struct intel_plane_state *plane_state)
9310 const struct drm_framebuffer *fb = plane_state->base.fb;
9315 ret = drm_plane_helper_check_state(&plane_state->base,
9317 DRM_PLANE_HELPER_NO_SCALING,
9318 DRM_PLANE_HELPER_NO_SCALING,
9326 if (fb->modifier != DRM_FORMAT_MOD_LINEAR) {
9327 DRM_DEBUG_KMS("cursor cannot be tiled\n");
9331 src_x = plane_state->base.src_x >> 16;
9332 src_y = plane_state->base.src_y >> 16;
9334 intel_add_fb_offsets(&src_x, &src_y, plane_state, 0);
9335 offset = intel_compute_tile_offset(&src_x, &src_y, plane_state, 0);
9337 if (src_x != 0 || src_y != 0) {
9338 DRM_DEBUG_KMS("Arbitrary cursor panning not supported\n");
9342 plane_state->main.offset = offset;
9347 static u32 i845_cursor_ctl(const struct intel_crtc_state *crtc_state,
9348 const struct intel_plane_state *plane_state)
9350 const struct drm_framebuffer *fb = plane_state->base.fb;
9352 return CURSOR_ENABLE |
9353 CURSOR_GAMMA_ENABLE |
9354 CURSOR_FORMAT_ARGB |
9355 CURSOR_STRIDE(fb->pitches[0]);
9358 static bool i845_cursor_size_ok(const struct intel_plane_state *plane_state)
9360 int width = plane_state->base.crtc_w;
9363 * 845g/865g are only limited by the width of their cursors,
9364 * the height is arbitrary up to the precision of the register.
9366 return intel_cursor_size_ok(plane_state) && IS_ALIGNED(width, 64);
9369 static int i845_check_cursor(struct intel_plane *plane,
9370 struct intel_crtc_state *crtc_state,
9371 struct intel_plane_state *plane_state)
9373 const struct drm_framebuffer *fb = plane_state->base.fb;
9376 ret = intel_check_cursor(crtc_state, plane_state);
9380 /* if we want to turn off the cursor ignore width and height */
9384 /* Check for which cursor types we support */
9385 if (!i845_cursor_size_ok(plane_state)) {
9386 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9387 plane_state->base.crtc_w,
9388 plane_state->base.crtc_h);
9392 switch (fb->pitches[0]) {
9399 DRM_DEBUG_KMS("Invalid cursor stride (%u)\n",
9404 plane_state->ctl = i845_cursor_ctl(crtc_state, plane_state);
9409 static void i845_update_cursor(struct intel_plane *plane,
9410 const struct intel_crtc_state *crtc_state,
9411 const struct intel_plane_state *plane_state)
9413 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9414 u32 cntl = 0, base = 0, pos = 0, size = 0;
9415 unsigned long irqflags;
9417 if (plane_state && plane_state->base.visible) {
9418 unsigned int width = plane_state->base.crtc_w;
9419 unsigned int height = plane_state->base.crtc_h;
9421 cntl = plane_state->ctl;
9422 size = (height << 12) | width;
9424 base = intel_cursor_base(plane_state);
9425 pos = intel_cursor_position(plane_state);
9428 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9430 /* On these chipsets we can only modify the base/size/stride
9431 * whilst the cursor is disabled.
9433 if (plane->cursor.base != base ||
9434 plane->cursor.size != size ||
9435 plane->cursor.cntl != cntl) {
9436 I915_WRITE_FW(CURCNTR(PIPE_A), 0);
9437 I915_WRITE_FW(CURBASE(PIPE_A), base);
9438 I915_WRITE_FW(CURSIZE, size);
9439 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9440 I915_WRITE_FW(CURCNTR(PIPE_A), cntl);
9442 plane->cursor.base = base;
9443 plane->cursor.size = size;
9444 plane->cursor.cntl = cntl;
9446 I915_WRITE_FW(CURPOS(PIPE_A), pos);
9449 POSTING_READ_FW(CURCNTR(PIPE_A));
9451 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9454 static void i845_disable_cursor(struct intel_plane *plane,
9455 struct intel_crtc *crtc)
9457 i845_update_cursor(plane, NULL, NULL);
9460 static u32 i9xx_cursor_ctl(const struct intel_crtc_state *crtc_state,
9461 const struct intel_plane_state *plane_state)
9463 struct drm_i915_private *dev_priv =
9464 to_i915(plane_state->base.plane->dev);
9465 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
9468 cntl = MCURSOR_GAMMA_ENABLE;
9470 if (HAS_DDI(dev_priv))
9471 cntl |= CURSOR_PIPE_CSC_ENABLE;
9473 cntl |= MCURSOR_PIPE_SELECT(crtc->pipe);
9475 switch (plane_state->base.crtc_w) {
9477 cntl |= CURSOR_MODE_64_ARGB_AX;
9480 cntl |= CURSOR_MODE_128_ARGB_AX;
9483 cntl |= CURSOR_MODE_256_ARGB_AX;
9486 MISSING_CASE(plane_state->base.crtc_w);
9490 if (plane_state->base.rotation & DRM_MODE_ROTATE_180)
9491 cntl |= CURSOR_ROTATE_180;
9496 static bool i9xx_cursor_size_ok(const struct intel_plane_state *plane_state)
9498 struct drm_i915_private *dev_priv =
9499 to_i915(plane_state->base.plane->dev);
9500 int width = plane_state->base.crtc_w;
9501 int height = plane_state->base.crtc_h;
9503 if (!intel_cursor_size_ok(plane_state))
9506 /* Cursor width is limited to a few power-of-two sizes */
9517 * IVB+ have CUR_FBC_CTL which allows an arbitrary cursor
9518 * height from 8 lines up to the cursor width, when the
9519 * cursor is not rotated. Everything else requires square
9522 if (HAS_CUR_FBC(dev_priv) &&
9523 plane_state->base.rotation & DRM_MODE_ROTATE_0) {
9524 if (height < 8 || height > width)
9527 if (height != width)
9534 static int i9xx_check_cursor(struct intel_plane *plane,
9535 struct intel_crtc_state *crtc_state,
9536 struct intel_plane_state *plane_state)
9538 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9539 const struct drm_framebuffer *fb = plane_state->base.fb;
9540 enum pipe pipe = plane->pipe;
9543 ret = intel_check_cursor(crtc_state, plane_state);
9547 /* if we want to turn off the cursor ignore width and height */
9551 /* Check for which cursor types we support */
9552 if (!i9xx_cursor_size_ok(plane_state)) {
9553 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
9554 plane_state->base.crtc_w,
9555 plane_state->base.crtc_h);
9559 if (fb->pitches[0] != plane_state->base.crtc_w * fb->format->cpp[0]) {
9560 DRM_DEBUG_KMS("Invalid cursor stride (%u) (cursor width %d)\n",
9561 fb->pitches[0], plane_state->base.crtc_w);
9566 * There's something wrong with the cursor on CHV pipe C.
9567 * If it straddles the left edge of the screen then
9568 * moving it away from the edge or disabling it often
9569 * results in a pipe underrun, and often that can lead to
9570 * dead pipe (constant underrun reported, and it scans
9571 * out just a solid color). To recover from that, the
9572 * display power well must be turned off and on again.
9573 * Refuse the put the cursor into that compromised position.
9575 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_C &&
9576 plane_state->base.visible && plane_state->base.crtc_x < 0) {
9577 DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
9581 plane_state->ctl = i9xx_cursor_ctl(crtc_state, plane_state);
9586 static void i9xx_update_cursor(struct intel_plane *plane,
9587 const struct intel_crtc_state *crtc_state,
9588 const struct intel_plane_state *plane_state)
9590 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
9591 enum pipe pipe = plane->pipe;
9592 u32 cntl = 0, base = 0, pos = 0, fbc_ctl = 0;
9593 unsigned long irqflags;
9595 if (plane_state && plane_state->base.visible) {
9596 cntl = plane_state->ctl;
9598 if (plane_state->base.crtc_h != plane_state->base.crtc_w)
9599 fbc_ctl = CUR_FBC_CTL_EN | (plane_state->base.crtc_h - 1);
9601 base = intel_cursor_base(plane_state);
9602 pos = intel_cursor_position(plane_state);
9605 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
9608 * On some platforms writing CURCNTR first will also
9609 * cause CURPOS to be armed by the CURBASE write.
9610 * Without the CURCNTR write the CURPOS write would
9611 * arm itself. Thus we always start the full update
9612 * with a CURCNTR write.
9614 * On other platforms CURPOS always requires the
9615 * CURBASE write to arm the update. Additonally
9616 * a write to any of the cursor register will cancel
9617 * an already armed cursor update. Thus leaving out
9618 * the CURBASE write after CURPOS could lead to a
9619 * cursor that doesn't appear to move, or even change
9620 * shape. Thus we always write CURBASE.
9622 * CURCNTR and CUR_FBC_CTL are always
9623 * armed by the CURBASE write only.
9625 if (plane->cursor.base != base ||
9626 plane->cursor.size != fbc_ctl ||
9627 plane->cursor.cntl != cntl) {
9628 I915_WRITE_FW(CURCNTR(pipe), cntl);
9629 if (HAS_CUR_FBC(dev_priv))
9630 I915_WRITE_FW(CUR_FBC_CTL(pipe), fbc_ctl);
9631 I915_WRITE_FW(CURPOS(pipe), pos);
9632 I915_WRITE_FW(CURBASE(pipe), base);
9634 plane->cursor.base = base;
9635 plane->cursor.size = fbc_ctl;
9636 plane->cursor.cntl = cntl;
9638 I915_WRITE_FW(CURPOS(pipe), pos);
9639 I915_WRITE_FW(CURBASE(pipe), base);
9642 POSTING_READ_FW(CURBASE(pipe));
9644 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
9647 static void i9xx_disable_cursor(struct intel_plane *plane,
9648 struct intel_crtc *crtc)
9650 i9xx_update_cursor(plane, NULL, NULL);
9654 /* VESA 640x480x72Hz mode to set on the pipe */
9655 static const struct drm_display_mode load_detect_mode = {
9656 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9657 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9660 struct drm_framebuffer *
9661 intel_framebuffer_create(struct drm_i915_gem_object *obj,
9662 struct drm_mode_fb_cmd2 *mode_cmd)
9664 struct intel_framebuffer *intel_fb;
9667 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
9669 return ERR_PTR(-ENOMEM);
9671 ret = intel_framebuffer_init(intel_fb, obj, mode_cmd);
9675 return &intel_fb->base;
9679 return ERR_PTR(ret);
9683 intel_framebuffer_pitch_for_width(int width, int bpp)
9685 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
9686 return ALIGN(pitch, 64);
9690 intel_framebuffer_size_for_mode(const struct drm_display_mode *mode, int bpp)
9692 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
9693 return PAGE_ALIGN(pitch * mode->vdisplay);
9696 static struct drm_framebuffer *
9697 intel_framebuffer_create_for_mode(struct drm_device *dev,
9698 const struct drm_display_mode *mode,
9701 struct drm_framebuffer *fb;
9702 struct drm_i915_gem_object *obj;
9703 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
9705 obj = i915_gem_object_create(to_i915(dev),
9706 intel_framebuffer_size_for_mode(mode, bpp));
9708 return ERR_CAST(obj);
9710 mode_cmd.width = mode->hdisplay;
9711 mode_cmd.height = mode->vdisplay;
9712 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
9714 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
9716 fb = intel_framebuffer_create(obj, &mode_cmd);
9718 i915_gem_object_put(obj);
9723 static struct drm_framebuffer *
9724 mode_fits_in_fbdev(struct drm_device *dev,
9725 const struct drm_display_mode *mode)
9727 #ifdef CONFIG_DRM_FBDEV_EMULATION
9728 struct drm_i915_private *dev_priv = to_i915(dev);
9729 struct drm_i915_gem_object *obj;
9730 struct drm_framebuffer *fb;
9732 if (!dev_priv->fbdev)
9735 if (!dev_priv->fbdev->fb)
9738 obj = dev_priv->fbdev->fb->obj;
9741 fb = &dev_priv->fbdev->fb->base;
9742 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
9743 fb->format->cpp[0] * 8))
9746 if (obj->base.size < mode->vdisplay * fb->pitches[0])
9749 drm_framebuffer_get(fb);
9756 static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
9757 struct drm_crtc *crtc,
9758 const struct drm_display_mode *mode,
9759 struct drm_framebuffer *fb,
9762 struct drm_plane_state *plane_state;
9763 int hdisplay, vdisplay;
9766 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
9767 if (IS_ERR(plane_state))
9768 return PTR_ERR(plane_state);
9771 drm_mode_get_hv_timing(mode, &hdisplay, &vdisplay);
9773 hdisplay = vdisplay = 0;
9775 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
9778 drm_atomic_set_fb_for_plane(plane_state, fb);
9779 plane_state->crtc_x = 0;
9780 plane_state->crtc_y = 0;
9781 plane_state->crtc_w = hdisplay;
9782 plane_state->crtc_h = vdisplay;
9783 plane_state->src_x = x << 16;
9784 plane_state->src_y = y << 16;
9785 plane_state->src_w = hdisplay << 16;
9786 plane_state->src_h = vdisplay << 16;
9791 int intel_get_load_detect_pipe(struct drm_connector *connector,
9792 const struct drm_display_mode *mode,
9793 struct intel_load_detect_pipe *old,
9794 struct drm_modeset_acquire_ctx *ctx)
9796 struct intel_crtc *intel_crtc;
9797 struct intel_encoder *intel_encoder =
9798 intel_attached_encoder(connector);
9799 struct drm_crtc *possible_crtc;
9800 struct drm_encoder *encoder = &intel_encoder->base;
9801 struct drm_crtc *crtc = NULL;
9802 struct drm_device *dev = encoder->dev;
9803 struct drm_i915_private *dev_priv = to_i915(dev);
9804 struct drm_framebuffer *fb;
9805 struct drm_mode_config *config = &dev->mode_config;
9806 struct drm_atomic_state *state = NULL, *restore_state = NULL;
9807 struct drm_connector_state *connector_state;
9808 struct intel_crtc_state *crtc_state;
9811 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
9812 connector->base.id, connector->name,
9813 encoder->base.id, encoder->name);
9815 old->restore_state = NULL;
9817 WARN_ON(!drm_modeset_is_locked(&config->connection_mutex));
9820 * Algorithm gets a little messy:
9822 * - if the connector already has an assigned crtc, use it (but make
9823 * sure it's on first)
9825 * - try to find the first unused crtc that can drive this connector,
9826 * and use that if we find one
9829 /* See if we already have a CRTC for this connector */
9830 if (connector->state->crtc) {
9831 crtc = connector->state->crtc;
9833 ret = drm_modeset_lock(&crtc->mutex, ctx);
9837 /* Make sure the crtc and connector are running */
9841 /* Find an unused one (if possible) */
9842 for_each_crtc(dev, possible_crtc) {
9844 if (!(encoder->possible_crtcs & (1 << i)))
9847 ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
9851 if (possible_crtc->state->enable) {
9852 drm_modeset_unlock(&possible_crtc->mutex);
9856 crtc = possible_crtc;
9861 * If we didn't find an unused CRTC, don't use any.
9864 DRM_DEBUG_KMS("no pipe available for load-detect\n");
9870 intel_crtc = to_intel_crtc(crtc);
9872 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
9876 state = drm_atomic_state_alloc(dev);
9877 restore_state = drm_atomic_state_alloc(dev);
9878 if (!state || !restore_state) {
9883 state->acquire_ctx = ctx;
9884 restore_state->acquire_ctx = ctx;
9886 connector_state = drm_atomic_get_connector_state(state, connector);
9887 if (IS_ERR(connector_state)) {
9888 ret = PTR_ERR(connector_state);
9892 ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
9896 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9897 if (IS_ERR(crtc_state)) {
9898 ret = PTR_ERR(crtc_state);
9902 crtc_state->base.active = crtc_state->base.enable = true;
9905 mode = &load_detect_mode;
9907 /* We need a framebuffer large enough to accommodate all accesses
9908 * that the plane may generate whilst we perform load detection.
9909 * We can not rely on the fbcon either being present (we get called
9910 * during its initialisation to detect all boot displays, or it may
9911 * not even exist) or that it is large enough to satisfy the
9914 fb = mode_fits_in_fbdev(dev, mode);
9916 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
9917 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
9919 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
9921 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
9926 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
9930 drm_framebuffer_put(fb);
9932 ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
9936 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
9938 ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
9940 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
9942 DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
9946 ret = drm_atomic_commit(state);
9948 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
9952 old->restore_state = restore_state;
9953 drm_atomic_state_put(state);
9955 /* let the connector get through one full cycle before testing */
9956 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
9961 drm_atomic_state_put(state);
9964 if (restore_state) {
9965 drm_atomic_state_put(restore_state);
9966 restore_state = NULL;
9969 if (ret == -EDEADLK)
9975 void intel_release_load_detect_pipe(struct drm_connector *connector,
9976 struct intel_load_detect_pipe *old,
9977 struct drm_modeset_acquire_ctx *ctx)
9979 struct intel_encoder *intel_encoder =
9980 intel_attached_encoder(connector);
9981 struct drm_encoder *encoder = &intel_encoder->base;
9982 struct drm_atomic_state *state = old->restore_state;
9985 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
9986 connector->base.id, connector->name,
9987 encoder->base.id, encoder->name);
9992 ret = drm_atomic_helper_commit_duplicated_state(state, ctx);
9994 DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
9995 drm_atomic_state_put(state);
9998 static int i9xx_pll_refclk(struct drm_device *dev,
9999 const struct intel_crtc_state *pipe_config)
10001 struct drm_i915_private *dev_priv = to_i915(dev);
10002 u32 dpll = pipe_config->dpll_hw_state.dpll;
10004 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
10005 return dev_priv->vbt.lvds_ssc_freq;
10006 else if (HAS_PCH_SPLIT(dev_priv))
10008 else if (!IS_GEN2(dev_priv))
10014 /* Returns the clock of the currently programmed mode of the given pipe. */
10015 static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
10016 struct intel_crtc_state *pipe_config)
10018 struct drm_device *dev = crtc->base.dev;
10019 struct drm_i915_private *dev_priv = to_i915(dev);
10020 int pipe = pipe_config->cpu_transcoder;
10021 u32 dpll = pipe_config->dpll_hw_state.dpll;
10025 int refclk = i9xx_pll_refclk(dev, pipe_config);
10027 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
10028 fp = pipe_config->dpll_hw_state.fp0;
10030 fp = pipe_config->dpll_hw_state.fp1;
10032 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
10033 if (IS_PINEVIEW(dev_priv)) {
10034 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10035 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
10037 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10038 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10041 if (!IS_GEN2(dev_priv)) {
10042 if (IS_PINEVIEW(dev_priv))
10043 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10044 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
10046 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
10047 DPLL_FPA01_P1_POST_DIV_SHIFT);
10049 switch (dpll & DPLL_MODE_MASK) {
10050 case DPLLB_MODE_DAC_SERIAL:
10051 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10054 case DPLLB_MODE_LVDS:
10055 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10059 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
10060 "mode\n", (int)(dpll & DPLL_MODE_MASK));
10064 if (IS_PINEVIEW(dev_priv))
10065 port_clock = pnv_calc_dpll_params(refclk, &clock);
10067 port_clock = i9xx_calc_dpll_params(refclk, &clock);
10069 u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
10070 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
10073 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10074 DPLL_FPA01_P1_POST_DIV_SHIFT);
10076 if (lvds & LVDS_CLKB_POWER_UP)
10081 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10084 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10085 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10087 if (dpll & PLL_P2_DIVIDE_BY_4)
10093 port_clock = i9xx_calc_dpll_params(refclk, &clock);
10097 * This value includes pixel_multiplier. We will use
10098 * port_clock to compute adjusted_mode.crtc_clock in the
10099 * encoder's get_config() function.
10101 pipe_config->port_clock = port_clock;
10104 int intel_dotclock_calculate(int link_freq,
10105 const struct intel_link_m_n *m_n)
10108 * The calculation for the data clock is:
10109 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
10110 * But we want to avoid losing precison if possible, so:
10111 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
10113 * and the link clock is simpler:
10114 * link_clock = (m * link_clock) / n
10120 return div_u64(mul_u32_u32(m_n->link_m, link_freq), m_n->link_n);
10123 static void ironlake_pch_clock_get(struct intel_crtc *crtc,
10124 struct intel_crtc_state *pipe_config)
10126 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10128 /* read out port_clock from the DPLL */
10129 i9xx_crtc_clock_get(crtc, pipe_config);
10132 * In case there is an active pipe without active ports,
10133 * we may need some idea for the dotclock anyway.
10134 * Calculate one based on the FDI configuration.
10136 pipe_config->base.adjusted_mode.crtc_clock =
10137 intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
10138 &pipe_config->fdi_m_n);
10141 /* Returns the currently programmed mode of the given encoder. */
10142 struct drm_display_mode *
10143 intel_encoder_current_mode(struct intel_encoder *encoder)
10145 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
10146 struct intel_crtc_state *crtc_state;
10147 struct drm_display_mode *mode;
10148 struct intel_crtc *crtc;
10151 if (!encoder->get_hw_state(encoder, &pipe))
10154 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
10156 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10160 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
10166 crtc_state->base.crtc = &crtc->base;
10168 if (!dev_priv->display.get_pipe_config(crtc, crtc_state)) {
10174 encoder->get_config(encoder, crtc_state);
10176 intel_mode_from_pipe_config(mode, crtc_state);
10183 static void intel_crtc_destroy(struct drm_crtc *crtc)
10185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10187 drm_crtc_cleanup(crtc);
10192 * intel_wm_need_update - Check whether watermarks need updating
10193 * @plane: drm plane
10194 * @state: new plane state
10196 * Check current plane state versus the new one to determine whether
10197 * watermarks need to be recalculated.
10199 * Returns true or false.
10201 static bool intel_wm_need_update(struct drm_plane *plane,
10202 struct drm_plane_state *state)
10204 struct intel_plane_state *new = to_intel_plane_state(state);
10205 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
10207 /* Update watermarks on tiling or size changes. */
10208 if (new->base.visible != cur->base.visible)
10211 if (!cur->base.fb || !new->base.fb)
10214 if (cur->base.fb->modifier != new->base.fb->modifier ||
10215 cur->base.rotation != new->base.rotation ||
10216 drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
10217 drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
10218 drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
10219 drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
10225 static bool needs_scaling(const struct intel_plane_state *state)
10227 int src_w = drm_rect_width(&state->base.src) >> 16;
10228 int src_h = drm_rect_height(&state->base.src) >> 16;
10229 int dst_w = drm_rect_width(&state->base.dst);
10230 int dst_h = drm_rect_height(&state->base.dst);
10232 return (src_w != dst_w || src_h != dst_h);
10235 int intel_plane_atomic_calc_changes(const struct intel_crtc_state *old_crtc_state,
10236 struct drm_crtc_state *crtc_state,
10237 const struct intel_plane_state *old_plane_state,
10238 struct drm_plane_state *plane_state)
10240 struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
10241 struct drm_crtc *crtc = crtc_state->crtc;
10242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10243 struct intel_plane *plane = to_intel_plane(plane_state->plane);
10244 struct drm_device *dev = crtc->dev;
10245 struct drm_i915_private *dev_priv = to_i915(dev);
10246 bool mode_changed = needs_modeset(crtc_state);
10247 bool was_crtc_enabled = old_crtc_state->base.active;
10248 bool is_crtc_enabled = crtc_state->active;
10249 bool turn_off, turn_on, visible, was_visible;
10250 struct drm_framebuffer *fb = plane_state->fb;
10253 if (INTEL_GEN(dev_priv) >= 9 && plane->id != PLANE_CURSOR) {
10254 ret = skl_update_scaler_plane(
10255 to_intel_crtc_state(crtc_state),
10256 to_intel_plane_state(plane_state));
10261 was_visible = old_plane_state->base.visible;
10262 visible = plane_state->visible;
10264 if (!was_crtc_enabled && WARN_ON(was_visible))
10265 was_visible = false;
10268 * Visibility is calculated as if the crtc was on, but
10269 * after scaler setup everything depends on it being off
10270 * when the crtc isn't active.
10272 * FIXME this is wrong for watermarks. Watermarks should also
10273 * be computed as if the pipe would be active. Perhaps move
10274 * per-plane wm computation to the .check_plane() hook, and
10275 * only combine the results from all planes in the current place?
10277 if (!is_crtc_enabled) {
10278 plane_state->visible = visible = false;
10279 to_intel_crtc_state(crtc_state)->active_planes &= ~BIT(plane->id);
10282 if (!was_visible && !visible)
10285 if (fb != old_plane_state->base.fb)
10286 pipe_config->fb_changed = true;
10288 turn_off = was_visible && (!visible || mode_changed);
10289 turn_on = visible && (!was_visible || mode_changed);
10291 DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
10292 intel_crtc->base.base.id, intel_crtc->base.name,
10293 plane->base.base.id, plane->base.name,
10294 fb ? fb->base.id : -1);
10296 DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
10297 plane->base.base.id, plane->base.name,
10298 was_visible, visible,
10299 turn_off, turn_on, mode_changed);
10302 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
10303 pipe_config->update_wm_pre = true;
10305 /* must disable cxsr around plane enable/disable */
10306 if (plane->id != PLANE_CURSOR)
10307 pipe_config->disable_cxsr = true;
10308 } else if (turn_off) {
10309 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
10310 pipe_config->update_wm_post = true;
10312 /* must disable cxsr around plane enable/disable */
10313 if (plane->id != PLANE_CURSOR)
10314 pipe_config->disable_cxsr = true;
10315 } else if (intel_wm_need_update(&plane->base, plane_state)) {
10316 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
10317 /* FIXME bollocks */
10318 pipe_config->update_wm_pre = true;
10319 pipe_config->update_wm_post = true;
10323 if (visible || was_visible)
10324 pipe_config->fb_bits |= plane->frontbuffer_bit;
10327 * WaCxSRDisabledForSpriteScaling:ivb
10329 * cstate->update_wm was already set above, so this flag will
10330 * take effect when we commit and program watermarks.
10332 if (plane->id == PLANE_SPRITE0 && IS_IVYBRIDGE(dev_priv) &&
10333 needs_scaling(to_intel_plane_state(plane_state)) &&
10334 !needs_scaling(old_plane_state))
10335 pipe_config->disable_lp_wm = true;
10340 static bool encoders_cloneable(const struct intel_encoder *a,
10341 const struct intel_encoder *b)
10343 /* masks could be asymmetric, so check both ways */
10344 return a == b || (a->cloneable & (1 << b->type) &&
10345 b->cloneable & (1 << a->type));
10348 static bool check_single_encoder_cloning(struct drm_atomic_state *state,
10349 struct intel_crtc *crtc,
10350 struct intel_encoder *encoder)
10352 struct intel_encoder *source_encoder;
10353 struct drm_connector *connector;
10354 struct drm_connector_state *connector_state;
10357 for_each_new_connector_in_state(state, connector, connector_state, i) {
10358 if (connector_state->crtc != &crtc->base)
10362 to_intel_encoder(connector_state->best_encoder);
10363 if (!encoders_cloneable(encoder, source_encoder))
10370 static int intel_crtc_atomic_check(struct drm_crtc *crtc,
10371 struct drm_crtc_state *crtc_state)
10373 struct drm_device *dev = crtc->dev;
10374 struct drm_i915_private *dev_priv = to_i915(dev);
10375 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10376 struct intel_crtc_state *pipe_config =
10377 to_intel_crtc_state(crtc_state);
10378 struct drm_atomic_state *state = crtc_state->state;
10380 bool mode_changed = needs_modeset(crtc_state);
10382 if (mode_changed && !crtc_state->active)
10383 pipe_config->update_wm_post = true;
10385 if (mode_changed && crtc_state->enable &&
10386 dev_priv->display.crtc_compute_clock &&
10387 !WARN_ON(pipe_config->shared_dpll)) {
10388 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10394 if (crtc_state->color_mgmt_changed) {
10395 ret = intel_color_check(crtc, crtc_state);
10400 * Changing color management on Intel hardware is
10401 * handled as part of planes update.
10403 crtc_state->planes_changed = true;
10407 if (dev_priv->display.compute_pipe_wm) {
10408 ret = dev_priv->display.compute_pipe_wm(pipe_config);
10410 DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
10415 if (dev_priv->display.compute_intermediate_wm &&
10416 !to_intel_atomic_state(state)->skip_intermediate_wm) {
10417 if (WARN_ON(!dev_priv->display.compute_pipe_wm))
10421 * Calculate 'intermediate' watermarks that satisfy both the
10422 * old state and the new state. We can program these
10425 ret = dev_priv->display.compute_intermediate_wm(dev,
10429 DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
10432 } else if (dev_priv->display.compute_intermediate_wm) {
10433 if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
10434 pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
10437 if (INTEL_GEN(dev_priv) >= 9) {
10439 ret = skl_update_scaler_crtc(pipe_config);
10442 ret = skl_check_pipe_max_pixel_rate(intel_crtc,
10445 ret = intel_atomic_setup_scalers(dev_priv, intel_crtc,
10452 static const struct drm_crtc_helper_funcs intel_helper_funcs = {
10453 .atomic_begin = intel_begin_crtc_commit,
10454 .atomic_flush = intel_finish_crtc_commit,
10455 .atomic_check = intel_crtc_atomic_check,
10458 static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
10460 struct intel_connector *connector;
10461 struct drm_connector_list_iter conn_iter;
10463 drm_connector_list_iter_begin(dev, &conn_iter);
10464 for_each_intel_connector_iter(connector, &conn_iter) {
10465 if (connector->base.state->crtc)
10466 drm_connector_unreference(&connector->base);
10468 if (connector->base.encoder) {
10469 connector->base.state->best_encoder =
10470 connector->base.encoder;
10471 connector->base.state->crtc =
10472 connector->base.encoder->crtc;
10474 drm_connector_reference(&connector->base);
10476 connector->base.state->best_encoder = NULL;
10477 connector->base.state->crtc = NULL;
10480 drm_connector_list_iter_end(&conn_iter);
10484 connected_sink_compute_bpp(struct intel_connector *connector,
10485 struct intel_crtc_state *pipe_config)
10487 const struct drm_display_info *info = &connector->base.display_info;
10488 int bpp = pipe_config->pipe_bpp;
10490 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10491 connector->base.base.id,
10492 connector->base.name);
10494 /* Don't use an invalid EDID bpc value */
10495 if (info->bpc != 0 && info->bpc * 3 < bpp) {
10496 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10497 bpp, info->bpc * 3);
10498 pipe_config->pipe_bpp = info->bpc * 3;
10501 /* Clamp bpp to 8 on screens without EDID 1.4 */
10502 if (info->bpc == 0 && bpp > 24) {
10503 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10505 pipe_config->pipe_bpp = 24;
10510 compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10511 struct intel_crtc_state *pipe_config)
10513 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
10514 struct drm_atomic_state *state;
10515 struct drm_connector *connector;
10516 struct drm_connector_state *connector_state;
10519 if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
10520 IS_CHERRYVIEW(dev_priv)))
10522 else if (INTEL_GEN(dev_priv) >= 5)
10528 pipe_config->pipe_bpp = bpp;
10530 state = pipe_config->base.state;
10532 /* Clamp display bpp to EDID value */
10533 for_each_new_connector_in_state(state, connector, connector_state, i) {
10534 if (connector_state->crtc != &crtc->base)
10537 connected_sink_compute_bpp(to_intel_connector(connector),
10544 static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10546 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10547 "type: 0x%x flags: 0x%x\n",
10549 mode->crtc_hdisplay, mode->crtc_hsync_start,
10550 mode->crtc_hsync_end, mode->crtc_htotal,
10551 mode->crtc_vdisplay, mode->crtc_vsync_start,
10552 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10556 intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
10557 unsigned int lane_count, struct intel_link_m_n *m_n)
10559 DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10561 m_n->gmch_m, m_n->gmch_n,
10562 m_n->link_m, m_n->link_n, m_n->tu);
10565 #define OUTPUT_TYPE(x) [INTEL_OUTPUT_ ## x] = #x
10567 static const char * const output_type_str[] = {
10568 OUTPUT_TYPE(UNUSED),
10569 OUTPUT_TYPE(ANALOG),
10573 OUTPUT_TYPE(TVOUT),
10579 OUTPUT_TYPE(DP_MST),
10584 static void snprintf_output_types(char *buf, size_t len,
10585 unsigned int output_types)
10592 for (i = 0; i < ARRAY_SIZE(output_type_str); i++) {
10595 if ((output_types & BIT(i)) == 0)
10598 r = snprintf(str, len, "%s%s",
10599 str != buf ? "," : "", output_type_str[i]);
10605 output_types &= ~BIT(i);
10608 WARN_ON_ONCE(output_types != 0);
10611 static void intel_dump_pipe_config(struct intel_crtc *crtc,
10612 struct intel_crtc_state *pipe_config,
10613 const char *context)
10615 struct drm_device *dev = crtc->base.dev;
10616 struct drm_i915_private *dev_priv = to_i915(dev);
10617 struct drm_plane *plane;
10618 struct intel_plane *intel_plane;
10619 struct intel_plane_state *state;
10620 struct drm_framebuffer *fb;
10623 DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
10624 crtc->base.base.id, crtc->base.name, context);
10626 snprintf_output_types(buf, sizeof(buf), pipe_config->output_types);
10627 DRM_DEBUG_KMS("output_types: %s (0x%x)\n",
10628 buf, pipe_config->output_types);
10630 DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
10631 transcoder_name(pipe_config->cpu_transcoder),
10632 pipe_config->pipe_bpp, pipe_config->dither);
10634 if (pipe_config->has_pch_encoder)
10635 intel_dump_m_n_config(pipe_config, "fdi",
10636 pipe_config->fdi_lanes,
10637 &pipe_config->fdi_m_n);
10639 if (pipe_config->ycbcr420)
10640 DRM_DEBUG_KMS("YCbCr 4:2:0 output enabled\n");
10642 if (intel_crtc_has_dp_encoder(pipe_config)) {
10643 intel_dump_m_n_config(pipe_config, "dp m_n",
10644 pipe_config->lane_count, &pipe_config->dp_m_n);
10645 if (pipe_config->has_drrs)
10646 intel_dump_m_n_config(pipe_config, "dp m2_n2",
10647 pipe_config->lane_count,
10648 &pipe_config->dp_m2_n2);
10651 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10652 pipe_config->has_audio, pipe_config->has_infoframe);
10654 DRM_DEBUG_KMS("requested mode:\n");
10655 drm_mode_debug_printmodeline(&pipe_config->base.mode);
10656 DRM_DEBUG_KMS("adjusted mode:\n");
10657 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10658 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
10659 DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d, pixel rate %d\n",
10660 pipe_config->port_clock,
10661 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
10662 pipe_config->pixel_rate);
10664 if (INTEL_GEN(dev_priv) >= 9)
10665 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
10667 pipe_config->scaler_state.scaler_users,
10668 pipe_config->scaler_state.scaler_id);
10670 if (HAS_GMCH_DISPLAY(dev_priv))
10671 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10672 pipe_config->gmch_pfit.control,
10673 pipe_config->gmch_pfit.pgm_ratios,
10674 pipe_config->gmch_pfit.lvds_border_bits);
10676 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
10677 pipe_config->pch_pfit.pos,
10678 pipe_config->pch_pfit.size,
10679 enableddisabled(pipe_config->pch_pfit.enabled));
10681 DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
10682 pipe_config->ips_enabled, pipe_config->double_wide);
10684 intel_dpll_dump_hw_state(dev_priv, &pipe_config->dpll_hw_state);
10686 DRM_DEBUG_KMS("planes on this crtc\n");
10687 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
10688 struct drm_format_name_buf format_name;
10689 intel_plane = to_intel_plane(plane);
10690 if (intel_plane->pipe != crtc->pipe)
10693 state = to_intel_plane_state(plane->state);
10694 fb = state->base.fb;
10696 DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
10697 plane->base.id, plane->name, state->scaler_id);
10701 DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
10702 plane->base.id, plane->name,
10703 fb->base.id, fb->width, fb->height,
10704 drm_get_format_name(fb->format->format, &format_name));
10705 if (INTEL_GEN(dev_priv) >= 9)
10706 DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
10708 state->base.src.x1 >> 16,
10709 state->base.src.y1 >> 16,
10710 drm_rect_width(&state->base.src) >> 16,
10711 drm_rect_height(&state->base.src) >> 16,
10712 state->base.dst.x1, state->base.dst.y1,
10713 drm_rect_width(&state->base.dst),
10714 drm_rect_height(&state->base.dst));
10718 static bool check_digital_port_conflicts(struct drm_atomic_state *state)
10720 struct drm_device *dev = state->dev;
10721 struct drm_connector *connector;
10722 struct drm_connector_list_iter conn_iter;
10723 unsigned int used_ports = 0;
10724 unsigned int used_mst_ports = 0;
10727 * Walk the connector list instead of the encoder
10728 * list to detect the problem on ddi platforms
10729 * where there's just one encoder per digital port.
10731 drm_connector_list_iter_begin(dev, &conn_iter);
10732 drm_for_each_connector_iter(connector, &conn_iter) {
10733 struct drm_connector_state *connector_state;
10734 struct intel_encoder *encoder;
10736 connector_state = drm_atomic_get_existing_connector_state(state, connector);
10737 if (!connector_state)
10738 connector_state = connector->state;
10740 if (!connector_state->best_encoder)
10743 encoder = to_intel_encoder(connector_state->best_encoder);
10745 WARN_ON(!connector_state->crtc);
10747 switch (encoder->type) {
10748 unsigned int port_mask;
10749 case INTEL_OUTPUT_DDI:
10750 if (WARN_ON(!HAS_DDI(to_i915(dev))))
10752 case INTEL_OUTPUT_DP:
10753 case INTEL_OUTPUT_HDMI:
10754 case INTEL_OUTPUT_EDP:
10755 port_mask = 1 << encoder->port;
10757 /* the same port mustn't appear more than once */
10758 if (used_ports & port_mask)
10761 used_ports |= port_mask;
10763 case INTEL_OUTPUT_DP_MST:
10765 1 << encoder->port;
10771 drm_connector_list_iter_end(&conn_iter);
10773 /* can't mix MST and SST/HDMI on the same port */
10774 if (used_ports & used_mst_ports)
10781 clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
10783 struct drm_i915_private *dev_priv =
10784 to_i915(crtc_state->base.crtc->dev);
10785 struct intel_crtc_scaler_state scaler_state;
10786 struct intel_dpll_hw_state dpll_hw_state;
10787 struct intel_shared_dpll *shared_dpll;
10788 struct intel_crtc_wm_state wm_state;
10789 bool force_thru, ips_force_disable;
10791 /* FIXME: before the switch to atomic started, a new pipe_config was
10792 * kzalloc'd. Code that depends on any field being zero should be
10793 * fixed, so that the crtc_state can be safely duplicated. For now,
10794 * only fields that are know to not cause problems are preserved. */
10796 scaler_state = crtc_state->scaler_state;
10797 shared_dpll = crtc_state->shared_dpll;
10798 dpll_hw_state = crtc_state->dpll_hw_state;
10799 force_thru = crtc_state->pch_pfit.force_thru;
10800 ips_force_disable = crtc_state->ips_force_disable;
10801 if (IS_G4X(dev_priv) ||
10802 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
10803 wm_state = crtc_state->wm;
10805 /* Keep base drm_crtc_state intact, only clear our extended struct */
10806 BUILD_BUG_ON(offsetof(struct intel_crtc_state, base));
10807 memset(&crtc_state->base + 1, 0,
10808 sizeof(*crtc_state) - sizeof(crtc_state->base));
10810 crtc_state->scaler_state = scaler_state;
10811 crtc_state->shared_dpll = shared_dpll;
10812 crtc_state->dpll_hw_state = dpll_hw_state;
10813 crtc_state->pch_pfit.force_thru = force_thru;
10814 crtc_state->ips_force_disable = ips_force_disable;
10815 if (IS_G4X(dev_priv) ||
10816 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
10817 crtc_state->wm = wm_state;
10821 intel_modeset_pipe_config(struct drm_crtc *crtc,
10822 struct intel_crtc_state *pipe_config)
10824 struct drm_atomic_state *state = pipe_config->base.state;
10825 struct intel_encoder *encoder;
10826 struct drm_connector *connector;
10827 struct drm_connector_state *connector_state;
10828 int base_bpp, ret = -EINVAL;
10832 clear_intel_crtc_state(pipe_config);
10834 pipe_config->cpu_transcoder =
10835 (enum transcoder) to_intel_crtc(crtc)->pipe;
10838 * Sanitize sync polarity flags based on requested ones. If neither
10839 * positive or negative polarity is requested, treat this as meaning
10840 * negative polarity.
10842 if (!(pipe_config->base.adjusted_mode.flags &
10843 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10844 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10846 if (!(pipe_config->base.adjusted_mode.flags &
10847 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10848 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10850 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10856 * Determine the real pipe dimensions. Note that stereo modes can
10857 * increase the actual pipe size due to the frame doubling and
10858 * insertion of additional space for blanks between the frame. This
10859 * is stored in the crtc timings. We use the requested mode to do this
10860 * computation to clearly distinguish it from the adjusted mode, which
10861 * can be changed by the connectors in the below retry loop.
10863 drm_mode_get_hv_timing(&pipe_config->base.mode,
10864 &pipe_config->pipe_src_w,
10865 &pipe_config->pipe_src_h);
10867 for_each_new_connector_in_state(state, connector, connector_state, i) {
10868 if (connector_state->crtc != crtc)
10871 encoder = to_intel_encoder(connector_state->best_encoder);
10873 if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
10874 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10879 * Determine output_types before calling the .compute_config()
10880 * hooks so that the hooks can use this information safely.
10882 if (encoder->compute_output_type)
10883 pipe_config->output_types |=
10884 BIT(encoder->compute_output_type(encoder, pipe_config,
10887 pipe_config->output_types |= BIT(encoder->type);
10891 /* Ensure the port clock defaults are reset when retrying. */
10892 pipe_config->port_clock = 0;
10893 pipe_config->pixel_multiplier = 1;
10895 /* Fill in default crtc timings, allow encoders to overwrite them. */
10896 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10897 CRTC_STEREO_DOUBLE);
10899 /* Pass our mode to the connectors and the CRTC to give them a chance to
10900 * adjust it according to limitations or connector properties, and also
10901 * a chance to reject the mode entirely.
10903 for_each_new_connector_in_state(state, connector, connector_state, i) {
10904 if (connector_state->crtc != crtc)
10907 encoder = to_intel_encoder(connector_state->best_encoder);
10909 if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
10910 DRM_DEBUG_KMS("Encoder config failure\n");
10915 /* Set default port clock if not overwritten by the encoder. Needs to be
10916 * done afterwards in case the encoder adjusts the mode. */
10917 if (!pipe_config->port_clock)
10918 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
10919 * pipe_config->pixel_multiplier;
10921 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
10923 DRM_DEBUG_KMS("CRTC fixup failed\n");
10927 if (ret == RETRY) {
10928 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10933 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10935 goto encoder_retry;
10938 /* Dithering seems to not pass-through bits correctly when it should, so
10939 * only enable it on 6bpc panels and when its not a compliance
10940 * test requesting 6bpc video pattern.
10942 pipe_config->dither = (pipe_config->pipe_bpp == 6*3) &&
10943 !pipe_config->dither_force_disable;
10944 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
10945 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10952 intel_modeset_update_crtc_state(struct drm_atomic_state *state)
10954 struct drm_crtc *crtc;
10955 struct drm_crtc_state *new_crtc_state;
10958 /* Double check state. */
10959 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
10960 to_intel_crtc(crtc)->config = to_intel_crtc_state(new_crtc_state);
10963 * Update legacy state to satisfy fbc code. This can
10964 * be removed when fbc uses the atomic state.
10966 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
10967 struct drm_plane_state *plane_state = crtc->primary->state;
10969 crtc->primary->fb = plane_state->fb;
10970 crtc->x = plane_state->src_x >> 16;
10971 crtc->y = plane_state->src_y >> 16;
10976 static bool intel_fuzzy_clock_check(int clock1, int clock2)
10980 if (clock1 == clock2)
10983 if (!clock1 || !clock2)
10986 diff = abs(clock1 - clock2);
10988 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10995 intel_compare_m_n(unsigned int m, unsigned int n,
10996 unsigned int m2, unsigned int n2,
10999 if (m == m2 && n == n2)
11002 if (exact || !m || !n || !m2 || !n2)
11005 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
11012 } else if (n < n2) {
11022 return intel_fuzzy_clock_check(m, m2);
11026 intel_compare_link_m_n(const struct intel_link_m_n *m_n,
11027 struct intel_link_m_n *m2_n2,
11030 if (m_n->tu == m2_n2->tu &&
11031 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
11032 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
11033 intel_compare_m_n(m_n->link_m, m_n->link_n,
11034 m2_n2->link_m, m2_n2->link_n, !adjust)) {
11044 static void __printf(3, 4)
11045 pipe_config_err(bool adjust, const char *name, const char *format, ...)
11048 unsigned int category;
11049 struct va_format vaf;
11053 level = KERN_DEBUG;
11054 category = DRM_UT_KMS;
11057 category = DRM_UT_NONE;
11060 va_start(args, format);
11064 drm_printk(level, category, "mismatch in %s %pV", name, &vaf);
11070 intel_pipe_config_compare(struct drm_i915_private *dev_priv,
11071 struct intel_crtc_state *current_config,
11072 struct intel_crtc_state *pipe_config,
11076 bool fixup_inherited = adjust &&
11077 (current_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED) &&
11078 !(pipe_config->base.mode.private_flags & I915_MODE_FLAG_INHERITED);
11080 #define PIPE_CONF_CHECK_X(name) \
11081 if (current_config->name != pipe_config->name) { \
11082 pipe_config_err(adjust, __stringify(name), \
11083 "(expected 0x%08x, found 0x%08x)\n", \
11084 current_config->name, \
11085 pipe_config->name); \
11089 #define PIPE_CONF_CHECK_I(name) \
11090 if (current_config->name != pipe_config->name) { \
11091 pipe_config_err(adjust, __stringify(name), \
11092 "(expected %i, found %i)\n", \
11093 current_config->name, \
11094 pipe_config->name); \
11098 #define PIPE_CONF_CHECK_BOOL(name) \
11099 if (current_config->name != pipe_config->name) { \
11100 pipe_config_err(adjust, __stringify(name), \
11101 "(expected %s, found %s)\n", \
11102 yesno(current_config->name), \
11103 yesno(pipe_config->name)); \
11108 * Checks state where we only read out the enabling, but not the entire
11109 * state itself (like full infoframes or ELD for audio). These states
11110 * require a full modeset on bootup to fix up.
11112 #define PIPE_CONF_CHECK_BOOL_INCOMPLETE(name) \
11113 if (!fixup_inherited || (!current_config->name && !pipe_config->name)) { \
11114 PIPE_CONF_CHECK_BOOL(name); \
11116 pipe_config_err(adjust, __stringify(name), \
11117 "unable to verify whether state matches exactly, forcing modeset (expected %s, found %s)\n", \
11118 yesno(current_config->name), \
11119 yesno(pipe_config->name)); \
11123 #define PIPE_CONF_CHECK_P(name) \
11124 if (current_config->name != pipe_config->name) { \
11125 pipe_config_err(adjust, __stringify(name), \
11126 "(expected %p, found %p)\n", \
11127 current_config->name, \
11128 pipe_config->name); \
11132 #define PIPE_CONF_CHECK_M_N(name) \
11133 if (!intel_compare_link_m_n(¤t_config->name, \
11134 &pipe_config->name,\
11136 pipe_config_err(adjust, __stringify(name), \
11137 "(expected tu %i gmch %i/%i link %i/%i, " \
11138 "found tu %i, gmch %i/%i link %i/%i)\n", \
11139 current_config->name.tu, \
11140 current_config->name.gmch_m, \
11141 current_config->name.gmch_n, \
11142 current_config->name.link_m, \
11143 current_config->name.link_n, \
11144 pipe_config->name.tu, \
11145 pipe_config->name.gmch_m, \
11146 pipe_config->name.gmch_n, \
11147 pipe_config->name.link_m, \
11148 pipe_config->name.link_n); \
11152 /* This is required for BDW+ where there is only one set of registers for
11153 * switching between high and low RR.
11154 * This macro can be used whenever a comparison has to be made between one
11155 * hw state and multiple sw state variables.
11157 #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
11158 if (!intel_compare_link_m_n(¤t_config->name, \
11159 &pipe_config->name, adjust) && \
11160 !intel_compare_link_m_n(¤t_config->alt_name, \
11161 &pipe_config->name, adjust)) { \
11162 pipe_config_err(adjust, __stringify(name), \
11163 "(expected tu %i gmch %i/%i link %i/%i, " \
11164 "or tu %i gmch %i/%i link %i/%i, " \
11165 "found tu %i, gmch %i/%i link %i/%i)\n", \
11166 current_config->name.tu, \
11167 current_config->name.gmch_m, \
11168 current_config->name.gmch_n, \
11169 current_config->name.link_m, \
11170 current_config->name.link_n, \
11171 current_config->alt_name.tu, \
11172 current_config->alt_name.gmch_m, \
11173 current_config->alt_name.gmch_n, \
11174 current_config->alt_name.link_m, \
11175 current_config->alt_name.link_n, \
11176 pipe_config->name.tu, \
11177 pipe_config->name.gmch_m, \
11178 pipe_config->name.gmch_n, \
11179 pipe_config->name.link_m, \
11180 pipe_config->name.link_n); \
11184 #define PIPE_CONF_CHECK_FLAGS(name, mask) \
11185 if ((current_config->name ^ pipe_config->name) & (mask)) { \
11186 pipe_config_err(adjust, __stringify(name), \
11187 "(%x) (expected %i, found %i)\n", \
11189 current_config->name & (mask), \
11190 pipe_config->name & (mask)); \
11194 #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
11195 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
11196 pipe_config_err(adjust, __stringify(name), \
11197 "(expected %i, found %i)\n", \
11198 current_config->name, \
11199 pipe_config->name); \
11203 #define PIPE_CONF_QUIRK(quirk) \
11204 ((current_config->quirks | pipe_config->quirks) & (quirk))
11206 PIPE_CONF_CHECK_I(cpu_transcoder);
11208 PIPE_CONF_CHECK_BOOL(has_pch_encoder);
11209 PIPE_CONF_CHECK_I(fdi_lanes);
11210 PIPE_CONF_CHECK_M_N(fdi_m_n);
11212 PIPE_CONF_CHECK_I(lane_count);
11213 PIPE_CONF_CHECK_X(lane_lat_optim_mask);
11215 if (INTEL_GEN(dev_priv) < 8) {
11216 PIPE_CONF_CHECK_M_N(dp_m_n);
11218 if (current_config->has_drrs)
11219 PIPE_CONF_CHECK_M_N(dp_m2_n2);
11221 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
11223 PIPE_CONF_CHECK_X(output_types);
11225 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
11226 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
11227 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
11228 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
11229 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
11230 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
11232 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
11233 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
11234 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
11235 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
11236 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
11237 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
11239 PIPE_CONF_CHECK_I(pixel_multiplier);
11240 PIPE_CONF_CHECK_BOOL(has_hdmi_sink);
11241 if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
11242 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
11243 PIPE_CONF_CHECK_BOOL(limited_color_range);
11245 PIPE_CONF_CHECK_BOOL(hdmi_scrambling);
11246 PIPE_CONF_CHECK_BOOL(hdmi_high_tmds_clock_ratio);
11247 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_infoframe);
11248 PIPE_CONF_CHECK_BOOL(ycbcr420);
11250 PIPE_CONF_CHECK_BOOL_INCOMPLETE(has_audio);
11252 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11253 DRM_MODE_FLAG_INTERLACE);
11255 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
11256 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11257 DRM_MODE_FLAG_PHSYNC);
11258 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11259 DRM_MODE_FLAG_NHSYNC);
11260 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11261 DRM_MODE_FLAG_PVSYNC);
11262 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
11263 DRM_MODE_FLAG_NVSYNC);
11266 PIPE_CONF_CHECK_X(gmch_pfit.control);
11267 /* pfit ratios are autocomputed by the hw on gen4+ */
11268 if (INTEL_GEN(dev_priv) < 4)
11269 PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
11270 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
11273 PIPE_CONF_CHECK_I(pipe_src_w);
11274 PIPE_CONF_CHECK_I(pipe_src_h);
11276 PIPE_CONF_CHECK_BOOL(pch_pfit.enabled);
11277 if (current_config->pch_pfit.enabled) {
11278 PIPE_CONF_CHECK_X(pch_pfit.pos);
11279 PIPE_CONF_CHECK_X(pch_pfit.size);
11282 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
11283 PIPE_CONF_CHECK_CLOCK_FUZZY(pixel_rate);
11286 PIPE_CONF_CHECK_BOOL(double_wide);
11288 PIPE_CONF_CHECK_P(shared_dpll);
11289 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
11290 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
11291 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
11292 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
11293 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
11294 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
11295 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
11296 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
11297 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
11298 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr0);
11299 PIPE_CONF_CHECK_X(dpll_hw_state.ebb0);
11300 PIPE_CONF_CHECK_X(dpll_hw_state.ebb4);
11301 PIPE_CONF_CHECK_X(dpll_hw_state.pll0);
11302 PIPE_CONF_CHECK_X(dpll_hw_state.pll1);
11303 PIPE_CONF_CHECK_X(dpll_hw_state.pll2);
11304 PIPE_CONF_CHECK_X(dpll_hw_state.pll3);
11305 PIPE_CONF_CHECK_X(dpll_hw_state.pll6);
11306 PIPE_CONF_CHECK_X(dpll_hw_state.pll8);
11307 PIPE_CONF_CHECK_X(dpll_hw_state.pll9);
11308 PIPE_CONF_CHECK_X(dpll_hw_state.pll10);
11309 PIPE_CONF_CHECK_X(dpll_hw_state.pcsdw12);
11311 PIPE_CONF_CHECK_X(dsi_pll.ctrl);
11312 PIPE_CONF_CHECK_X(dsi_pll.div);
11314 if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
11315 PIPE_CONF_CHECK_I(pipe_bpp);
11317 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
11318 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
11320 PIPE_CONF_CHECK_I(min_voltage_level);
11322 #undef PIPE_CONF_CHECK_X
11323 #undef PIPE_CONF_CHECK_I
11324 #undef PIPE_CONF_CHECK_BOOL
11325 #undef PIPE_CONF_CHECK_BOOL_INCOMPLETE
11326 #undef PIPE_CONF_CHECK_P
11327 #undef PIPE_CONF_CHECK_FLAGS
11328 #undef PIPE_CONF_CHECK_CLOCK_FUZZY
11329 #undef PIPE_CONF_QUIRK
11334 static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
11335 const struct intel_crtc_state *pipe_config)
11337 if (pipe_config->has_pch_encoder) {
11338 int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
11339 &pipe_config->fdi_m_n);
11340 int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
11343 * FDI already provided one idea for the dotclock.
11344 * Yell if the encoder disagrees.
11346 WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
11347 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
11348 fdi_dotclock, dotclock);
11352 static void verify_wm_state(struct drm_crtc *crtc,
11353 struct drm_crtc_state *new_state)
11355 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
11356 struct skl_ddb_allocation hw_ddb, *sw_ddb;
11357 struct skl_pipe_wm hw_wm, *sw_wm;
11358 struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
11359 struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
11360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11361 const enum pipe pipe = intel_crtc->pipe;
11362 int plane, level, max_level = ilk_wm_max_level(dev_priv);
11364 if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
11367 skl_pipe_wm_get_hw_state(crtc, &hw_wm);
11368 sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
11370 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
11371 sw_ddb = &dev_priv->wm.skl_hw.ddb;
11374 for_each_universal_plane(dev_priv, pipe, plane) {
11375 hw_plane_wm = &hw_wm.planes[plane];
11376 sw_plane_wm = &sw_wm->planes[plane];
11379 for (level = 0; level <= max_level; level++) {
11380 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11381 &sw_plane_wm->wm[level]))
11384 DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11385 pipe_name(pipe), plane + 1, level,
11386 sw_plane_wm->wm[level].plane_en,
11387 sw_plane_wm->wm[level].plane_res_b,
11388 sw_plane_wm->wm[level].plane_res_l,
11389 hw_plane_wm->wm[level].plane_en,
11390 hw_plane_wm->wm[level].plane_res_b,
11391 hw_plane_wm->wm[level].plane_res_l);
11394 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11395 &sw_plane_wm->trans_wm)) {
11396 DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11397 pipe_name(pipe), plane + 1,
11398 sw_plane_wm->trans_wm.plane_en,
11399 sw_plane_wm->trans_wm.plane_res_b,
11400 sw_plane_wm->trans_wm.plane_res_l,
11401 hw_plane_wm->trans_wm.plane_en,
11402 hw_plane_wm->trans_wm.plane_res_b,
11403 hw_plane_wm->trans_wm.plane_res_l);
11407 hw_ddb_entry = &hw_ddb.plane[pipe][plane];
11408 sw_ddb_entry = &sw_ddb->plane[pipe][plane];
11410 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
11411 DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
11412 pipe_name(pipe), plane + 1,
11413 sw_ddb_entry->start, sw_ddb_entry->end,
11414 hw_ddb_entry->start, hw_ddb_entry->end);
11420 * If the cursor plane isn't active, we may not have updated it's ddb
11421 * allocation. In that case since the ddb allocation will be updated
11422 * once the plane becomes visible, we can skip this check
11425 hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
11426 sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
11429 for (level = 0; level <= max_level; level++) {
11430 if (skl_wm_level_equals(&hw_plane_wm->wm[level],
11431 &sw_plane_wm->wm[level]))
11434 DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11435 pipe_name(pipe), level,
11436 sw_plane_wm->wm[level].plane_en,
11437 sw_plane_wm->wm[level].plane_res_b,
11438 sw_plane_wm->wm[level].plane_res_l,
11439 hw_plane_wm->wm[level].plane_en,
11440 hw_plane_wm->wm[level].plane_res_b,
11441 hw_plane_wm->wm[level].plane_res_l);
11444 if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
11445 &sw_plane_wm->trans_wm)) {
11446 DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
11448 sw_plane_wm->trans_wm.plane_en,
11449 sw_plane_wm->trans_wm.plane_res_b,
11450 sw_plane_wm->trans_wm.plane_res_l,
11451 hw_plane_wm->trans_wm.plane_en,
11452 hw_plane_wm->trans_wm.plane_res_b,
11453 hw_plane_wm->trans_wm.plane_res_l);
11457 hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
11458 sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
11460 if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
11461 DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
11463 sw_ddb_entry->start, sw_ddb_entry->end,
11464 hw_ddb_entry->start, hw_ddb_entry->end);
11470 verify_connector_state(struct drm_device *dev,
11471 struct drm_atomic_state *state,
11472 struct drm_crtc *crtc)
11474 struct drm_connector *connector;
11475 struct drm_connector_state *new_conn_state;
11478 for_each_new_connector_in_state(state, connector, new_conn_state, i) {
11479 struct drm_encoder *encoder = connector->encoder;
11480 struct drm_crtc_state *crtc_state = NULL;
11482 if (new_conn_state->crtc != crtc)
11486 crtc_state = drm_atomic_get_new_crtc_state(state, new_conn_state->crtc);
11488 intel_connector_verify_state(crtc_state, new_conn_state);
11490 I915_STATE_WARN(new_conn_state->best_encoder != encoder,
11491 "connector's atomic encoder doesn't match legacy encoder\n");
11496 verify_encoder_state(struct drm_device *dev, struct drm_atomic_state *state)
11498 struct intel_encoder *encoder;
11499 struct drm_connector *connector;
11500 struct drm_connector_state *old_conn_state, *new_conn_state;
11503 for_each_intel_encoder(dev, encoder) {
11504 bool enabled = false, found = false;
11507 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
11508 encoder->base.base.id,
11509 encoder->base.name);
11511 for_each_oldnew_connector_in_state(state, connector, old_conn_state,
11512 new_conn_state, i) {
11513 if (old_conn_state->best_encoder == &encoder->base)
11516 if (new_conn_state->best_encoder != &encoder->base)
11518 found = enabled = true;
11520 I915_STATE_WARN(new_conn_state->crtc !=
11521 encoder->base.crtc,
11522 "connector's crtc doesn't match encoder crtc\n");
11528 I915_STATE_WARN(!!encoder->base.crtc != enabled,
11529 "encoder's enabled state mismatch "
11530 "(expected %i, found %i)\n",
11531 !!encoder->base.crtc, enabled);
11533 if (!encoder->base.crtc) {
11536 active = encoder->get_hw_state(encoder, &pipe);
11537 I915_STATE_WARN(active,
11538 "encoder detached but still enabled on pipe %c.\n",
11545 verify_crtc_state(struct drm_crtc *crtc,
11546 struct drm_crtc_state *old_crtc_state,
11547 struct drm_crtc_state *new_crtc_state)
11549 struct drm_device *dev = crtc->dev;
11550 struct drm_i915_private *dev_priv = to_i915(dev);
11551 struct intel_encoder *encoder;
11552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11553 struct intel_crtc_state *pipe_config, *sw_config;
11554 struct drm_atomic_state *old_state;
11557 old_state = old_crtc_state->state;
11558 __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
11559 pipe_config = to_intel_crtc_state(old_crtc_state);
11560 memset(pipe_config, 0, sizeof(*pipe_config));
11561 pipe_config->base.crtc = crtc;
11562 pipe_config->base.state = old_state;
11564 DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
11566 active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
11568 /* we keep both pipes enabled on 830 */
11569 if (IS_I830(dev_priv))
11570 active = new_crtc_state->active;
11572 I915_STATE_WARN(new_crtc_state->active != active,
11573 "crtc active state doesn't match with hw state "
11574 "(expected %i, found %i)\n", new_crtc_state->active, active);
11576 I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
11577 "transitional active state does not match atomic hw state "
11578 "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
11580 for_each_encoder_on_crtc(dev, crtc, encoder) {
11583 active = encoder->get_hw_state(encoder, &pipe);
11584 I915_STATE_WARN(active != new_crtc_state->active,
11585 "[ENCODER:%i] active %i with crtc active %i\n",
11586 encoder->base.base.id, active, new_crtc_state->active);
11588 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
11589 "Encoder connected to wrong pipe %c\n",
11593 encoder->get_config(encoder, pipe_config);
11596 intel_crtc_compute_pixel_rate(pipe_config);
11598 if (!new_crtc_state->active)
11601 intel_pipe_config_sanity_check(dev_priv, pipe_config);
11603 sw_config = to_intel_crtc_state(new_crtc_state);
11604 if (!intel_pipe_config_compare(dev_priv, sw_config,
11605 pipe_config, false)) {
11606 I915_STATE_WARN(1, "pipe state doesn't match!\n");
11607 intel_dump_pipe_config(intel_crtc, pipe_config,
11609 intel_dump_pipe_config(intel_crtc, sw_config,
11615 verify_single_dpll_state(struct drm_i915_private *dev_priv,
11616 struct intel_shared_dpll *pll,
11617 struct drm_crtc *crtc,
11618 struct drm_crtc_state *new_state)
11620 struct intel_dpll_hw_state dpll_hw_state;
11621 unsigned crtc_mask;
11624 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11626 DRM_DEBUG_KMS("%s\n", pll->name);
11628 active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
11630 if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
11631 I915_STATE_WARN(!pll->on && pll->active_mask,
11632 "pll in active use but not on in sw tracking\n");
11633 I915_STATE_WARN(pll->on && !pll->active_mask,
11634 "pll is on but not used by any active crtc\n");
11635 I915_STATE_WARN(pll->on != active,
11636 "pll on state mismatch (expected %i, found %i)\n",
11641 I915_STATE_WARN(pll->active_mask & ~pll->state.crtc_mask,
11642 "more active pll users than references: %x vs %x\n",
11643 pll->active_mask, pll->state.crtc_mask);
11648 crtc_mask = 1 << drm_crtc_index(crtc);
11650 if (new_state->active)
11651 I915_STATE_WARN(!(pll->active_mask & crtc_mask),
11652 "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
11653 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11655 I915_STATE_WARN(pll->active_mask & crtc_mask,
11656 "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
11657 pipe_name(drm_crtc_index(crtc)), pll->active_mask);
11659 I915_STATE_WARN(!(pll->state.crtc_mask & crtc_mask),
11660 "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
11661 crtc_mask, pll->state.crtc_mask);
11663 I915_STATE_WARN(pll->on && memcmp(&pll->state.hw_state,
11665 sizeof(dpll_hw_state)),
11666 "pll hw state mismatch\n");
11670 verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
11671 struct drm_crtc_state *old_crtc_state,
11672 struct drm_crtc_state *new_crtc_state)
11674 struct drm_i915_private *dev_priv = to_i915(dev);
11675 struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
11676 struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
11678 if (new_state->shared_dpll)
11679 verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
11681 if (old_state->shared_dpll &&
11682 old_state->shared_dpll != new_state->shared_dpll) {
11683 unsigned crtc_mask = 1 << drm_crtc_index(crtc);
11684 struct intel_shared_dpll *pll = old_state->shared_dpll;
11686 I915_STATE_WARN(pll->active_mask & crtc_mask,
11687 "pll active mismatch (didn't expect pipe %c in active mask)\n",
11688 pipe_name(drm_crtc_index(crtc)));
11689 I915_STATE_WARN(pll->state.crtc_mask & crtc_mask,
11690 "pll enabled crtcs mismatch (found %x in enabled mask)\n",
11691 pipe_name(drm_crtc_index(crtc)));
11696 intel_modeset_verify_crtc(struct drm_crtc *crtc,
11697 struct drm_atomic_state *state,
11698 struct drm_crtc_state *old_state,
11699 struct drm_crtc_state *new_state)
11701 if (!needs_modeset(new_state) &&
11702 !to_intel_crtc_state(new_state)->update_pipe)
11705 verify_wm_state(crtc, new_state);
11706 verify_connector_state(crtc->dev, state, crtc);
11707 verify_crtc_state(crtc, old_state, new_state);
11708 verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
11712 verify_disabled_dpll_state(struct drm_device *dev)
11714 struct drm_i915_private *dev_priv = to_i915(dev);
11717 for (i = 0; i < dev_priv->num_shared_dpll; i++)
11718 verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
11722 intel_modeset_verify_disabled(struct drm_device *dev,
11723 struct drm_atomic_state *state)
11725 verify_encoder_state(dev, state);
11726 verify_connector_state(dev, state, NULL);
11727 verify_disabled_dpll_state(dev);
11730 static void update_scanline_offset(struct intel_crtc *crtc)
11732 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
11735 * The scanline counter increments at the leading edge of hsync.
11737 * On most platforms it starts counting from vtotal-1 on the
11738 * first active line. That means the scanline counter value is
11739 * always one less than what we would expect. Ie. just after
11740 * start of vblank, which also occurs at start of hsync (on the
11741 * last active line), the scanline counter will read vblank_start-1.
11743 * On gen2 the scanline counter starts counting from 1 instead
11744 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11745 * to keep the value positive), instead of adding one.
11747 * On HSW+ the behaviour of the scanline counter depends on the output
11748 * type. For DP ports it behaves like most other platforms, but on HDMI
11749 * there's an extra 1 line difference. So we need to add two instead of
11750 * one to the value.
11752 * On VLV/CHV DSI the scanline counter would appear to increment
11753 * approx. 1/3 of a scanline before start of vblank. Unfortunately
11754 * that means we can't tell whether we're in vblank or not while
11755 * we're on that particular line. We must still set scanline_offset
11756 * to 1 so that the vblank timestamps come out correct when we query
11757 * the scanline counter from within the vblank interrupt handler.
11758 * However if queried just before the start of vblank we'll get an
11759 * answer that's slightly in the future.
11761 if (IS_GEN2(dev_priv)) {
11762 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
11765 vtotal = adjusted_mode->crtc_vtotal;
11766 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
11769 crtc->scanline_offset = vtotal - 1;
11770 } else if (HAS_DDI(dev_priv) &&
11771 intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
11772 crtc->scanline_offset = 2;
11774 crtc->scanline_offset = 1;
11777 static void intel_modeset_clear_plls(struct drm_atomic_state *state)
11779 struct drm_device *dev = state->dev;
11780 struct drm_i915_private *dev_priv = to_i915(dev);
11781 struct drm_crtc *crtc;
11782 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11785 if (!dev_priv->display.crtc_compute_clock)
11788 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11790 struct intel_shared_dpll *old_dpll =
11791 to_intel_crtc_state(old_crtc_state)->shared_dpll;
11793 if (!needs_modeset(new_crtc_state))
11796 to_intel_crtc_state(new_crtc_state)->shared_dpll = NULL;
11801 intel_release_shared_dpll(old_dpll, intel_crtc, state);
11806 * This implements the workaround described in the "notes" section of the mode
11807 * set sequence documentation. When going from no pipes or single pipe to
11808 * multiple pipes, and planes are enabled after the pipe, we need to wait at
11809 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
11811 static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
11813 struct drm_crtc_state *crtc_state;
11814 struct intel_crtc *intel_crtc;
11815 struct drm_crtc *crtc;
11816 struct intel_crtc_state *first_crtc_state = NULL;
11817 struct intel_crtc_state *other_crtc_state = NULL;
11818 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
11821 /* look at all crtc's that are going to be enabled in during modeset */
11822 for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
11823 intel_crtc = to_intel_crtc(crtc);
11825 if (!crtc_state->active || !needs_modeset(crtc_state))
11828 if (first_crtc_state) {
11829 other_crtc_state = to_intel_crtc_state(crtc_state);
11832 first_crtc_state = to_intel_crtc_state(crtc_state);
11833 first_pipe = intel_crtc->pipe;
11837 /* No workaround needed? */
11838 if (!first_crtc_state)
11841 /* w/a possibly needed, check how many crtc's are already enabled. */
11842 for_each_intel_crtc(state->dev, intel_crtc) {
11843 struct intel_crtc_state *pipe_config;
11845 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
11846 if (IS_ERR(pipe_config))
11847 return PTR_ERR(pipe_config);
11849 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
11851 if (!pipe_config->base.active ||
11852 needs_modeset(&pipe_config->base))
11855 /* 2 or more enabled crtcs means no need for w/a */
11856 if (enabled_pipe != INVALID_PIPE)
11859 enabled_pipe = intel_crtc->pipe;
11862 if (enabled_pipe != INVALID_PIPE)
11863 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
11864 else if (other_crtc_state)
11865 other_crtc_state->hsw_workaround_pipe = first_pipe;
11870 static int intel_lock_all_pipes(struct drm_atomic_state *state)
11872 struct drm_crtc *crtc;
11874 /* Add all pipes to the state */
11875 for_each_crtc(state->dev, crtc) {
11876 struct drm_crtc_state *crtc_state;
11878 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11879 if (IS_ERR(crtc_state))
11880 return PTR_ERR(crtc_state);
11886 static int intel_modeset_all_pipes(struct drm_atomic_state *state)
11888 struct drm_crtc *crtc;
11891 * Add all pipes to the state, and force
11892 * a modeset on all the active ones.
11894 for_each_crtc(state->dev, crtc) {
11895 struct drm_crtc_state *crtc_state;
11898 crtc_state = drm_atomic_get_crtc_state(state, crtc);
11899 if (IS_ERR(crtc_state))
11900 return PTR_ERR(crtc_state);
11902 if (!crtc_state->active || needs_modeset(crtc_state))
11905 crtc_state->mode_changed = true;
11907 ret = drm_atomic_add_affected_connectors(state, crtc);
11911 ret = drm_atomic_add_affected_planes(state, crtc);
11919 static int intel_modeset_checks(struct drm_atomic_state *state)
11921 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
11922 struct drm_i915_private *dev_priv = to_i915(state->dev);
11923 struct drm_crtc *crtc;
11924 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
11927 if (!check_digital_port_conflicts(state)) {
11928 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
11932 intel_state->modeset = true;
11933 intel_state->active_crtcs = dev_priv->active_crtcs;
11934 intel_state->cdclk.logical = dev_priv->cdclk.logical;
11935 intel_state->cdclk.actual = dev_priv->cdclk.actual;
11937 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
11938 if (new_crtc_state->active)
11939 intel_state->active_crtcs |= 1 << i;
11941 intel_state->active_crtcs &= ~(1 << i);
11943 if (old_crtc_state->active != new_crtc_state->active)
11944 intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
11948 * See if the config requires any additional preparation, e.g.
11949 * to adjust global state with pipes off. We need to do this
11950 * here so we can get the modeset_pipe updated config for the new
11951 * mode set on this crtc. For other crtcs we need to use the
11952 * adjusted_mode bits in the crtc directly.
11954 if (dev_priv->display.modeset_calc_cdclk) {
11955 ret = dev_priv->display.modeset_calc_cdclk(state);
11960 * Writes to dev_priv->cdclk.logical must protected by
11961 * holding all the crtc locks, even if we don't end up
11962 * touching the hardware
11964 if (intel_cdclk_changed(&dev_priv->cdclk.logical,
11965 &intel_state->cdclk.logical)) {
11966 ret = intel_lock_all_pipes(state);
11971 /* All pipes must be switched off while we change the cdclk. */
11972 if (intel_cdclk_needs_modeset(&dev_priv->cdclk.actual,
11973 &intel_state->cdclk.actual)) {
11974 ret = intel_modeset_all_pipes(state);
11979 DRM_DEBUG_KMS("New cdclk calculated to be logical %u kHz, actual %u kHz\n",
11980 intel_state->cdclk.logical.cdclk,
11981 intel_state->cdclk.actual.cdclk);
11982 DRM_DEBUG_KMS("New voltage level calculated to be logical %u, actual %u\n",
11983 intel_state->cdclk.logical.voltage_level,
11984 intel_state->cdclk.actual.voltage_level);
11986 to_intel_atomic_state(state)->cdclk.logical = dev_priv->cdclk.logical;
11989 intel_modeset_clear_plls(state);
11991 if (IS_HASWELL(dev_priv))
11992 return haswell_mode_set_planes_workaround(state);
11998 * Handle calculation of various watermark data at the end of the atomic check
11999 * phase. The code here should be run after the per-crtc and per-plane 'check'
12000 * handlers to ensure that all derived state has been updated.
12002 static int calc_watermark_data(struct drm_atomic_state *state)
12004 struct drm_device *dev = state->dev;
12005 struct drm_i915_private *dev_priv = to_i915(dev);
12007 /* Is there platform-specific watermark information to calculate? */
12008 if (dev_priv->display.compute_global_watermarks)
12009 return dev_priv->display.compute_global_watermarks(state);
12015 * intel_atomic_check - validate state object
12017 * @state: state to validate
12019 static int intel_atomic_check(struct drm_device *dev,
12020 struct drm_atomic_state *state)
12022 struct drm_i915_private *dev_priv = to_i915(dev);
12023 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12024 struct drm_crtc *crtc;
12025 struct drm_crtc_state *old_crtc_state, *crtc_state;
12027 bool any_ms = false;
12029 ret = drm_atomic_helper_check_modeset(dev, state);
12033 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, crtc_state, i) {
12034 struct intel_crtc_state *pipe_config =
12035 to_intel_crtc_state(crtc_state);
12037 /* Catch I915_MODE_FLAG_INHERITED */
12038 if (crtc_state->mode.private_flags != old_crtc_state->mode.private_flags)
12039 crtc_state->mode_changed = true;
12041 if (!needs_modeset(crtc_state))
12044 if (!crtc_state->enable) {
12049 /* FIXME: For only active_changed we shouldn't need to do any
12050 * state recomputation at all. */
12052 ret = drm_atomic_add_affected_connectors(state, crtc);
12056 ret = intel_modeset_pipe_config(crtc, pipe_config);
12058 intel_dump_pipe_config(to_intel_crtc(crtc),
12059 pipe_config, "[failed]");
12063 if (i915_modparams.fastboot &&
12064 intel_pipe_config_compare(dev_priv,
12065 to_intel_crtc_state(old_crtc_state),
12066 pipe_config, true)) {
12067 crtc_state->mode_changed = false;
12068 pipe_config->update_pipe = true;
12071 if (needs_modeset(crtc_state))
12074 ret = drm_atomic_add_affected_planes(state, crtc);
12078 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
12079 needs_modeset(crtc_state) ?
12080 "[modeset]" : "[fastset]");
12084 ret = intel_modeset_checks(state);
12089 intel_state->cdclk.logical = dev_priv->cdclk.logical;
12092 ret = drm_atomic_helper_check_planes(dev, state);
12096 intel_fbc_choose_crtc(dev_priv, state);
12097 return calc_watermark_data(state);
12100 static int intel_atomic_prepare_commit(struct drm_device *dev,
12101 struct drm_atomic_state *state)
12103 return drm_atomic_helper_prepare_planes(dev, state);
12106 u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
12108 struct drm_device *dev = crtc->base.dev;
12110 if (!dev->max_vblank_count)
12111 return drm_crtc_accurate_vblank_count(&crtc->base);
12113 return dev->driver->get_vblank_counter(dev, crtc->pipe);
12116 static void intel_update_crtc(struct drm_crtc *crtc,
12117 struct drm_atomic_state *state,
12118 struct drm_crtc_state *old_crtc_state,
12119 struct drm_crtc_state *new_crtc_state)
12121 struct drm_device *dev = crtc->dev;
12122 struct drm_i915_private *dev_priv = to_i915(dev);
12123 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12124 struct intel_crtc_state *pipe_config = to_intel_crtc_state(new_crtc_state);
12125 bool modeset = needs_modeset(new_crtc_state);
12128 update_scanline_offset(intel_crtc);
12129 dev_priv->display.crtc_enable(pipe_config, state);
12131 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12135 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12137 intel_crtc, pipe_config,
12138 to_intel_plane_state(crtc->primary->state));
12141 drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
12144 static void intel_update_crtcs(struct drm_atomic_state *state)
12146 struct drm_crtc *crtc;
12147 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12150 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12151 if (!new_crtc_state->active)
12154 intel_update_crtc(crtc, state, old_crtc_state,
12159 static void skl_update_crtcs(struct drm_atomic_state *state)
12161 struct drm_i915_private *dev_priv = to_i915(state->dev);
12162 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12163 struct drm_crtc *crtc;
12164 struct intel_crtc *intel_crtc;
12165 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12166 struct intel_crtc_state *cstate;
12167 unsigned int updated = 0;
12172 const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
12174 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i)
12175 /* ignore allocations for crtc's that have been turned off. */
12176 if (new_crtc_state->active)
12177 entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
12180 * Whenever the number of active pipes changes, we need to make sure we
12181 * update the pipes in the right order so that their ddb allocations
12182 * never overlap with eachother inbetween CRTC updates. Otherwise we'll
12183 * cause pipe underruns and other bad stuff.
12188 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12189 bool vbl_wait = false;
12190 unsigned int cmask = drm_crtc_mask(crtc);
12192 intel_crtc = to_intel_crtc(crtc);
12193 cstate = to_intel_crtc_state(new_crtc_state);
12194 pipe = intel_crtc->pipe;
12196 if (updated & cmask || !cstate->base.active)
12199 if (skl_ddb_allocation_overlaps(dev_priv,
12201 &cstate->wm.skl.ddb,
12206 entries[i] = &cstate->wm.skl.ddb;
12209 * If this is an already active pipe, it's DDB changed,
12210 * and this isn't the last pipe that needs updating
12211 * then we need to wait for a vblank to pass for the
12212 * new ddb allocation to take effect.
12214 if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
12215 &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
12216 !new_crtc_state->active_changed &&
12217 intel_state->wm_results.dirty_pipes != updated)
12220 intel_update_crtc(crtc, state, old_crtc_state,
12224 intel_wait_for_vblank(dev_priv, pipe);
12228 } while (progress);
12231 static void intel_atomic_helper_free_state(struct drm_i915_private *dev_priv)
12233 struct intel_atomic_state *state, *next;
12234 struct llist_node *freed;
12236 freed = llist_del_all(&dev_priv->atomic_helper.free_list);
12237 llist_for_each_entry_safe(state, next, freed, freed)
12238 drm_atomic_state_put(&state->base);
12241 static void intel_atomic_helper_free_state_worker(struct work_struct *work)
12243 struct drm_i915_private *dev_priv =
12244 container_of(work, typeof(*dev_priv), atomic_helper.free_work);
12246 intel_atomic_helper_free_state(dev_priv);
12249 static void intel_atomic_commit_fence_wait(struct intel_atomic_state *intel_state)
12251 struct wait_queue_entry wait_fence, wait_reset;
12252 struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
12254 init_wait_entry(&wait_fence, 0);
12255 init_wait_entry(&wait_reset, 0);
12257 prepare_to_wait(&intel_state->commit_ready.wait,
12258 &wait_fence, TASK_UNINTERRUPTIBLE);
12259 prepare_to_wait(&dev_priv->gpu_error.wait_queue,
12260 &wait_reset, TASK_UNINTERRUPTIBLE);
12263 if (i915_sw_fence_done(&intel_state->commit_ready)
12264 || test_bit(I915_RESET_MODESET, &dev_priv->gpu_error.flags))
12269 finish_wait(&intel_state->commit_ready.wait, &wait_fence);
12270 finish_wait(&dev_priv->gpu_error.wait_queue, &wait_reset);
12273 static void intel_atomic_commit_tail(struct drm_atomic_state *state)
12275 struct drm_device *dev = state->dev;
12276 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12277 struct drm_i915_private *dev_priv = to_i915(dev);
12278 struct drm_crtc_state *old_crtc_state, *new_crtc_state;
12279 struct drm_crtc *crtc;
12280 struct intel_crtc_state *intel_cstate;
12281 u64 put_domains[I915_MAX_PIPES] = {};
12284 intel_atomic_commit_fence_wait(intel_state);
12286 drm_atomic_helper_wait_for_dependencies(state);
12288 if (intel_state->modeset)
12289 intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
12291 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12294 if (needs_modeset(new_crtc_state) ||
12295 to_intel_crtc_state(new_crtc_state)->update_pipe) {
12297 put_domains[to_intel_crtc(crtc)->pipe] =
12298 modeset_get_crtc_power_domains(crtc,
12299 to_intel_crtc_state(new_crtc_state));
12302 if (!needs_modeset(new_crtc_state))
12305 intel_pre_plane_update(to_intel_crtc_state(old_crtc_state),
12306 to_intel_crtc_state(new_crtc_state));
12308 if (old_crtc_state->active) {
12309 intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
12310 dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
12311 intel_crtc->active = false;
12312 intel_fbc_disable(intel_crtc);
12313 intel_disable_shared_dpll(intel_crtc);
12316 * Underruns don't always raise
12317 * interrupts, so check manually.
12319 intel_check_cpu_fifo_underruns(dev_priv);
12320 intel_check_pch_fifo_underruns(dev_priv);
12322 if (!new_crtc_state->active) {
12324 * Make sure we don't call initial_watermarks
12325 * for ILK-style watermark updates.
12327 * No clue what this is supposed to achieve.
12329 if (INTEL_GEN(dev_priv) >= 9)
12330 dev_priv->display.initial_watermarks(intel_state,
12331 to_intel_crtc_state(new_crtc_state));
12336 /* Only after disabling all output pipelines that will be changed can we
12337 * update the the output configuration. */
12338 intel_modeset_update_crtc_state(state);
12340 if (intel_state->modeset) {
12341 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
12343 intel_set_cdclk(dev_priv, &dev_priv->cdclk.actual);
12346 * SKL workaround: bspec recommends we disable the SAGV when we
12347 * have more then one pipe enabled
12349 if (!intel_can_enable_sagv(state))
12350 intel_disable_sagv(dev_priv);
12352 intel_modeset_verify_disabled(dev, state);
12355 /* Complete the events for pipes that have now been disabled */
12356 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12357 bool modeset = needs_modeset(new_crtc_state);
12359 /* Complete events for now disable pipes here. */
12360 if (modeset && !new_crtc_state->active && new_crtc_state->event) {
12361 spin_lock_irq(&dev->event_lock);
12362 drm_crtc_send_vblank_event(crtc, new_crtc_state->event);
12363 spin_unlock_irq(&dev->event_lock);
12365 new_crtc_state->event = NULL;
12369 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
12370 dev_priv->display.update_crtcs(state);
12372 /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
12373 * already, but still need the state for the delayed optimization. To
12375 * - wrap the optimization/post_plane_update stuff into a per-crtc work.
12376 * - schedule that vblank worker _before_ calling hw_done
12377 * - at the start of commit_tail, cancel it _synchrously
12378 * - switch over to the vblank wait helper in the core after that since
12379 * we don't need out special handling any more.
12381 drm_atomic_helper_wait_for_flip_done(dev, state);
12384 * Now that the vblank has passed, we can go ahead and program the
12385 * optimal watermarks on platforms that need two-step watermark
12388 * TODO: Move this (and other cleanup) to an async worker eventually.
12390 for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
12391 intel_cstate = to_intel_crtc_state(new_crtc_state);
12393 if (dev_priv->display.optimize_watermarks)
12394 dev_priv->display.optimize_watermarks(intel_state,
12398 for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
12399 intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
12401 if (put_domains[i])
12402 modeset_put_power_domains(dev_priv, put_domains[i]);
12404 intel_modeset_verify_crtc(crtc, state, old_crtc_state, new_crtc_state);
12407 if (intel_state->modeset && intel_can_enable_sagv(state))
12408 intel_enable_sagv(dev_priv);
12410 drm_atomic_helper_commit_hw_done(state);
12412 if (intel_state->modeset) {
12413 /* As one of the primary mmio accessors, KMS has a high
12414 * likelihood of triggering bugs in unclaimed access. After we
12415 * finish modesetting, see if an error has been flagged, and if
12416 * so enable debugging for the next modeset - and hope we catch
12419 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
12420 intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
12423 drm_atomic_helper_cleanup_planes(dev, state);
12425 drm_atomic_helper_commit_cleanup_done(state);
12427 drm_atomic_state_put(state);
12429 intel_atomic_helper_free_state(dev_priv);
12432 static void intel_atomic_commit_work(struct work_struct *work)
12434 struct drm_atomic_state *state =
12435 container_of(work, struct drm_atomic_state, commit_work);
12437 intel_atomic_commit_tail(state);
12440 static int __i915_sw_fence_call
12441 intel_atomic_commit_ready(struct i915_sw_fence *fence,
12442 enum i915_sw_fence_notify notify)
12444 struct intel_atomic_state *state =
12445 container_of(fence, struct intel_atomic_state, commit_ready);
12448 case FENCE_COMPLETE:
12449 /* we do blocking waits in the worker, nothing to do here */
12453 struct intel_atomic_helper *helper =
12454 &to_i915(state->base.dev)->atomic_helper;
12456 if (llist_add(&state->freed, &helper->free_list))
12457 schedule_work(&helper->free_work);
12462 return NOTIFY_DONE;
12465 static void intel_atomic_track_fbs(struct drm_atomic_state *state)
12467 struct drm_plane_state *old_plane_state, *new_plane_state;
12468 struct drm_plane *plane;
12471 for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i)
12472 i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
12473 intel_fb_obj(new_plane_state->fb),
12474 to_intel_plane(plane)->frontbuffer_bit);
12478 * intel_atomic_commit - commit validated state object
12480 * @state: the top-level driver state object
12481 * @nonblock: nonblocking commit
12483 * This function commits a top-level state object that has been validated
12484 * with drm_atomic_helper_check().
12487 * Zero for success or -errno.
12489 static int intel_atomic_commit(struct drm_device *dev,
12490 struct drm_atomic_state *state,
12493 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
12494 struct drm_i915_private *dev_priv = to_i915(dev);
12497 drm_atomic_state_get(state);
12498 i915_sw_fence_init(&intel_state->commit_ready,
12499 intel_atomic_commit_ready);
12502 * The intel_legacy_cursor_update() fast path takes care
12503 * of avoiding the vblank waits for simple cursor
12504 * movement and flips. For cursor on/off and size changes,
12505 * we want to perform the vblank waits so that watermark
12506 * updates happen during the correct frames. Gen9+ have
12507 * double buffered watermarks and so shouldn't need this.
12509 * Unset state->legacy_cursor_update before the call to
12510 * drm_atomic_helper_setup_commit() because otherwise
12511 * drm_atomic_helper_wait_for_flip_done() is a noop and
12512 * we get FIFO underruns because we didn't wait
12515 * FIXME doing watermarks and fb cleanup from a vblank worker
12516 * (assuming we had any) would solve these problems.
12518 if (INTEL_GEN(dev_priv) < 9 && state->legacy_cursor_update) {
12519 struct intel_crtc_state *new_crtc_state;
12520 struct intel_crtc *crtc;
12523 for_each_new_intel_crtc_in_state(intel_state, crtc, new_crtc_state, i)
12524 if (new_crtc_state->wm.need_postvbl_update ||
12525 new_crtc_state->update_wm_post)
12526 state->legacy_cursor_update = false;
12529 ret = intel_atomic_prepare_commit(dev, state);
12531 DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
12532 i915_sw_fence_commit(&intel_state->commit_ready);
12536 ret = drm_atomic_helper_setup_commit(state, nonblock);
12538 ret = drm_atomic_helper_swap_state(state, true);
12541 i915_sw_fence_commit(&intel_state->commit_ready);
12543 drm_atomic_helper_cleanup_planes(dev, state);
12546 dev_priv->wm.distrust_bios_wm = false;
12547 intel_shared_dpll_swap_state(state);
12548 intel_atomic_track_fbs(state);
12550 if (intel_state->modeset) {
12551 memcpy(dev_priv->min_cdclk, intel_state->min_cdclk,
12552 sizeof(intel_state->min_cdclk));
12553 memcpy(dev_priv->min_voltage_level,
12554 intel_state->min_voltage_level,
12555 sizeof(intel_state->min_voltage_level));
12556 dev_priv->active_crtcs = intel_state->active_crtcs;
12557 dev_priv->cdclk.logical = intel_state->cdclk.logical;
12558 dev_priv->cdclk.actual = intel_state->cdclk.actual;
12561 drm_atomic_state_get(state);
12562 INIT_WORK(&state->commit_work, intel_atomic_commit_work);
12564 i915_sw_fence_commit(&intel_state->commit_ready);
12566 queue_work(system_unbound_wq, &state->commit_work);
12568 intel_atomic_commit_tail(state);
12574 static const struct drm_crtc_funcs intel_crtc_funcs = {
12575 .gamma_set = drm_atomic_helper_legacy_gamma_set,
12576 .set_config = drm_atomic_helper_set_config,
12577 .destroy = intel_crtc_destroy,
12578 .page_flip = drm_atomic_helper_page_flip,
12579 .atomic_duplicate_state = intel_crtc_duplicate_state,
12580 .atomic_destroy_state = intel_crtc_destroy_state,
12581 .set_crc_source = intel_crtc_set_crc_source,
12584 struct wait_rps_boost {
12585 struct wait_queue_entry wait;
12587 struct drm_crtc *crtc;
12588 struct drm_i915_gem_request *request;
12591 static int do_rps_boost(struct wait_queue_entry *_wait,
12592 unsigned mode, int sync, void *key)
12594 struct wait_rps_boost *wait = container_of(_wait, typeof(*wait), wait);
12595 struct drm_i915_gem_request *rq = wait->request;
12597 gen6_rps_boost(rq, NULL);
12598 i915_gem_request_put(rq);
12600 drm_crtc_vblank_put(wait->crtc);
12602 list_del(&wait->wait.entry);
12607 static void add_rps_boost_after_vblank(struct drm_crtc *crtc,
12608 struct dma_fence *fence)
12610 struct wait_rps_boost *wait;
12612 if (!dma_fence_is_i915(fence))
12615 if (INTEL_GEN(to_i915(crtc->dev)) < 6)
12618 if (drm_crtc_vblank_get(crtc))
12621 wait = kmalloc(sizeof(*wait), GFP_KERNEL);
12623 drm_crtc_vblank_put(crtc);
12627 wait->request = to_request(dma_fence_get(fence));
12630 wait->wait.func = do_rps_boost;
12631 wait->wait.flags = 0;
12633 add_wait_queue(drm_crtc_vblank_waitqueue(crtc), &wait->wait);
12637 * intel_prepare_plane_fb - Prepare fb for usage on plane
12638 * @plane: drm plane to prepare for
12639 * @fb: framebuffer to prepare for presentation
12641 * Prepares a framebuffer for usage on a display plane. Generally this
12642 * involves pinning the underlying object and updating the frontbuffer tracking
12643 * bits. Some older platforms need special physical address handling for
12646 * Must be called with struct_mutex held.
12648 * Returns 0 on success, negative error code on failure.
12651 intel_prepare_plane_fb(struct drm_plane *plane,
12652 struct drm_plane_state *new_state)
12654 struct intel_atomic_state *intel_state =
12655 to_intel_atomic_state(new_state->state);
12656 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12657 struct drm_framebuffer *fb = new_state->fb;
12658 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12659 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
12663 struct drm_crtc_state *crtc_state =
12664 drm_atomic_get_existing_crtc_state(new_state->state,
12665 plane->state->crtc);
12667 /* Big Hammer, we also need to ensure that any pending
12668 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
12669 * current scanout is retired before unpinning the old
12670 * framebuffer. Note that we rely on userspace rendering
12671 * into the buffer attached to the pipe they are waiting
12672 * on. If not, userspace generates a GPU hang with IPEHR
12673 * point to the MI_WAIT_FOR_EVENT.
12675 * This should only fail upon a hung GPU, in which case we
12676 * can safely continue.
12678 if (needs_modeset(crtc_state)) {
12679 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12680 old_obj->resv, NULL,
12688 if (new_state->fence) { /* explicit fencing */
12689 ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
12691 I915_FENCE_TIMEOUT,
12700 ret = i915_gem_object_pin_pages(obj);
12704 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
12706 i915_gem_object_unpin_pages(obj);
12710 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12711 INTEL_INFO(dev_priv)->cursor_needs_physical) {
12712 const int align = intel_cursor_alignment(dev_priv);
12714 ret = i915_gem_object_attach_phys(obj, align);
12716 struct i915_vma *vma;
12718 vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
12720 to_intel_plane_state(new_state)->vma = vma;
12722 ret = PTR_ERR(vma);
12725 i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
12727 mutex_unlock(&dev_priv->drm.struct_mutex);
12728 i915_gem_object_unpin_pages(obj);
12732 if (!new_state->fence) { /* implicit fencing */
12733 struct dma_fence *fence;
12735 ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
12737 false, I915_FENCE_TIMEOUT,
12742 fence = reservation_object_get_excl_rcu(obj->resv);
12744 add_rps_boost_after_vblank(new_state->crtc, fence);
12745 dma_fence_put(fence);
12748 add_rps_boost_after_vblank(new_state->crtc, new_state->fence);
12755 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12756 * @plane: drm plane to clean up for
12757 * @fb: old framebuffer that was on plane
12759 * Cleans up a framebuffer that has just been removed from a plane.
12761 * Must be called with struct_mutex held.
12764 intel_cleanup_plane_fb(struct drm_plane *plane,
12765 struct drm_plane_state *old_state)
12767 struct i915_vma *vma;
12769 /* Should only be called after a successful intel_prepare_plane_fb()! */
12770 vma = fetch_and_zero(&to_intel_plane_state(old_state)->vma);
12772 mutex_lock(&plane->dev->struct_mutex);
12773 intel_unpin_fb_vma(vma);
12774 mutex_unlock(&plane->dev->struct_mutex);
12779 skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
12781 struct drm_i915_private *dev_priv;
12783 int crtc_clock, max_dotclk;
12785 if (!intel_crtc || !crtc_state->base.enable)
12786 return DRM_PLANE_HELPER_NO_SCALING;
12788 dev_priv = to_i915(intel_crtc->base.dev);
12790 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
12791 max_dotclk = to_intel_atomic_state(crtc_state->base.state)->cdclk.logical.cdclk;
12793 if (IS_GEMINILAKE(dev_priv) || INTEL_GEN(dev_priv) >= 10)
12796 if (WARN_ON_ONCE(!crtc_clock || max_dotclk < crtc_clock))
12797 return DRM_PLANE_HELPER_NO_SCALING;
12800 * skl max scale is lower of:
12801 * close to 3 but not 3, -1 is for that purpose
12805 max_scale = min((1 << 16) * 3 - 1,
12806 (1 << 8) * ((max_dotclk << 8) / crtc_clock));
12812 intel_check_primary_plane(struct intel_plane *plane,
12813 struct intel_crtc_state *crtc_state,
12814 struct intel_plane_state *state)
12816 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
12817 struct drm_crtc *crtc = state->base.crtc;
12818 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
12819 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
12820 bool can_position = false;
12823 if (INTEL_GEN(dev_priv) >= 9) {
12824 /* use scaler when colorkey is not required */
12825 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
12827 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
12829 can_position = true;
12832 ret = drm_plane_helper_check_state(&state->base,
12834 min_scale, max_scale,
12835 can_position, true);
12839 if (!state->base.fb)
12842 if (INTEL_GEN(dev_priv) >= 9) {
12843 ret = skl_check_plane_surface(state);
12847 state->ctl = skl_plane_ctl(crtc_state, state);
12849 ret = i9xx_check_plane_surface(state);
12853 state->ctl = i9xx_plane_ctl(crtc_state, state);
12859 static void intel_begin_crtc_commit(struct drm_crtc *crtc,
12860 struct drm_crtc_state *old_crtc_state)
12862 struct drm_device *dev = crtc->dev;
12863 struct drm_i915_private *dev_priv = to_i915(dev);
12864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12865 struct intel_crtc_state *old_intel_cstate =
12866 to_intel_crtc_state(old_crtc_state);
12867 struct intel_atomic_state *old_intel_state =
12868 to_intel_atomic_state(old_crtc_state->state);
12869 struct intel_crtc_state *intel_cstate =
12870 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12871 bool modeset = needs_modeset(&intel_cstate->base);
12874 (intel_cstate->base.color_mgmt_changed ||
12875 intel_cstate->update_pipe)) {
12876 intel_color_set_csc(&intel_cstate->base);
12877 intel_color_load_luts(&intel_cstate->base);
12880 /* Perform vblank evasion around commit operation */
12881 intel_pipe_update_start(intel_cstate);
12886 if (intel_cstate->update_pipe)
12887 intel_update_pipe_config(old_intel_cstate, intel_cstate);
12888 else if (INTEL_GEN(dev_priv) >= 9)
12889 skl_detach_scalers(intel_crtc);
12892 if (dev_priv->display.atomic_update_watermarks)
12893 dev_priv->display.atomic_update_watermarks(old_intel_state,
12897 static void intel_finish_crtc_commit(struct drm_crtc *crtc,
12898 struct drm_crtc_state *old_crtc_state)
12900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12901 struct intel_atomic_state *old_intel_state =
12902 to_intel_atomic_state(old_crtc_state->state);
12903 struct intel_crtc_state *new_crtc_state =
12904 intel_atomic_get_new_crtc_state(old_intel_state, intel_crtc);
12906 intel_pipe_update_end(new_crtc_state);
12910 * intel_plane_destroy - destroy a plane
12911 * @plane: plane to destroy
12913 * Common destruction function for all types of planes (primary, cursor,
12916 void intel_plane_destroy(struct drm_plane *plane)
12918 drm_plane_cleanup(plane);
12919 kfree(to_intel_plane(plane));
12922 static bool i8xx_mod_supported(uint32_t format, uint64_t modifier)
12925 case DRM_FORMAT_C8:
12926 case DRM_FORMAT_RGB565:
12927 case DRM_FORMAT_XRGB1555:
12928 case DRM_FORMAT_XRGB8888:
12929 return modifier == DRM_FORMAT_MOD_LINEAR ||
12930 modifier == I915_FORMAT_MOD_X_TILED;
12936 static bool i965_mod_supported(uint32_t format, uint64_t modifier)
12939 case DRM_FORMAT_C8:
12940 case DRM_FORMAT_RGB565:
12941 case DRM_FORMAT_XRGB8888:
12942 case DRM_FORMAT_XBGR8888:
12943 case DRM_FORMAT_XRGB2101010:
12944 case DRM_FORMAT_XBGR2101010:
12945 return modifier == DRM_FORMAT_MOD_LINEAR ||
12946 modifier == I915_FORMAT_MOD_X_TILED;
12952 static bool skl_mod_supported(uint32_t format, uint64_t modifier)
12955 case DRM_FORMAT_XRGB8888:
12956 case DRM_FORMAT_XBGR8888:
12957 case DRM_FORMAT_ARGB8888:
12958 case DRM_FORMAT_ABGR8888:
12959 if (modifier == I915_FORMAT_MOD_Yf_TILED_CCS ||
12960 modifier == I915_FORMAT_MOD_Y_TILED_CCS)
12963 case DRM_FORMAT_RGB565:
12964 case DRM_FORMAT_XRGB2101010:
12965 case DRM_FORMAT_XBGR2101010:
12966 case DRM_FORMAT_YUYV:
12967 case DRM_FORMAT_YVYU:
12968 case DRM_FORMAT_UYVY:
12969 case DRM_FORMAT_VYUY:
12970 if (modifier == I915_FORMAT_MOD_Yf_TILED)
12973 case DRM_FORMAT_C8:
12974 if (modifier == DRM_FORMAT_MOD_LINEAR ||
12975 modifier == I915_FORMAT_MOD_X_TILED ||
12976 modifier == I915_FORMAT_MOD_Y_TILED)
12984 static bool intel_primary_plane_format_mod_supported(struct drm_plane *plane,
12988 struct drm_i915_private *dev_priv = to_i915(plane->dev);
12990 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
12993 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_INTEL &&
12994 modifier != DRM_FORMAT_MOD_LINEAR)
12997 if (INTEL_GEN(dev_priv) >= 9)
12998 return skl_mod_supported(format, modifier);
12999 else if (INTEL_GEN(dev_priv) >= 4)
13000 return i965_mod_supported(format, modifier);
13002 return i8xx_mod_supported(format, modifier);
13007 static bool intel_cursor_plane_format_mod_supported(struct drm_plane *plane,
13011 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
13014 return modifier == DRM_FORMAT_MOD_LINEAR && format == DRM_FORMAT_ARGB8888;
13017 static struct drm_plane_funcs intel_plane_funcs = {
13018 .update_plane = drm_atomic_helper_update_plane,
13019 .disable_plane = drm_atomic_helper_disable_plane,
13020 .destroy = intel_plane_destroy,
13021 .atomic_get_property = intel_plane_atomic_get_property,
13022 .atomic_set_property = intel_plane_atomic_set_property,
13023 .atomic_duplicate_state = intel_plane_duplicate_state,
13024 .atomic_destroy_state = intel_plane_destroy_state,
13025 .format_mod_supported = intel_primary_plane_format_mod_supported,
13029 intel_legacy_cursor_update(struct drm_plane *plane,
13030 struct drm_crtc *crtc,
13031 struct drm_framebuffer *fb,
13032 int crtc_x, int crtc_y,
13033 unsigned int crtc_w, unsigned int crtc_h,
13034 uint32_t src_x, uint32_t src_y,
13035 uint32_t src_w, uint32_t src_h,
13036 struct drm_modeset_acquire_ctx *ctx)
13038 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
13040 struct drm_plane_state *old_plane_state, *new_plane_state;
13041 struct intel_plane *intel_plane = to_intel_plane(plane);
13042 struct drm_framebuffer *old_fb;
13043 struct drm_crtc_state *crtc_state = crtc->state;
13044 struct i915_vma *old_vma, *vma;
13047 * When crtc is inactive or there is a modeset pending,
13048 * wait for it to complete in the slowpath
13050 if (!crtc_state->active || needs_modeset(crtc_state) ||
13051 to_intel_crtc_state(crtc_state)->update_pipe)
13054 old_plane_state = plane->state;
13056 * Don't do an async update if there is an outstanding commit modifying
13057 * the plane. This prevents our async update's changes from getting
13058 * overridden by a previous synchronous update's state.
13060 if (old_plane_state->commit &&
13061 !try_wait_for_completion(&old_plane_state->commit->hw_done))
13065 * If any parameters change that may affect watermarks,
13066 * take the slowpath. Only changing fb or position should be
13069 if (old_plane_state->crtc != crtc ||
13070 old_plane_state->src_w != src_w ||
13071 old_plane_state->src_h != src_h ||
13072 old_plane_state->crtc_w != crtc_w ||
13073 old_plane_state->crtc_h != crtc_h ||
13074 !old_plane_state->fb != !fb)
13077 new_plane_state = intel_plane_duplicate_state(plane);
13078 if (!new_plane_state)
13081 drm_atomic_set_fb_for_plane(new_plane_state, fb);
13083 new_plane_state->src_x = src_x;
13084 new_plane_state->src_y = src_y;
13085 new_plane_state->src_w = src_w;
13086 new_plane_state->src_h = src_h;
13087 new_plane_state->crtc_x = crtc_x;
13088 new_plane_state->crtc_y = crtc_y;
13089 new_plane_state->crtc_w = crtc_w;
13090 new_plane_state->crtc_h = crtc_h;
13092 ret = intel_plane_atomic_check_with_state(to_intel_crtc_state(crtc->state),
13093 to_intel_crtc_state(crtc->state), /* FIXME need a new crtc state? */
13094 to_intel_plane_state(plane->state),
13095 to_intel_plane_state(new_plane_state));
13099 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
13103 if (INTEL_INFO(dev_priv)->cursor_needs_physical) {
13104 int align = intel_cursor_alignment(dev_priv);
13106 ret = i915_gem_object_attach_phys(intel_fb_obj(fb), align);
13108 DRM_DEBUG_KMS("failed to attach phys object\n");
13112 vma = intel_pin_and_fence_fb_obj(fb, new_plane_state->rotation);
13114 DRM_DEBUG_KMS("failed to pin object\n");
13116 ret = PTR_ERR(vma);
13120 to_intel_plane_state(new_plane_state)->vma = vma;
13123 old_fb = old_plane_state->fb;
13125 i915_gem_track_fb(intel_fb_obj(old_fb), intel_fb_obj(fb),
13126 intel_plane->frontbuffer_bit);
13128 /* Swap plane state */
13129 plane->state = new_plane_state;
13131 if (plane->state->visible) {
13132 trace_intel_update_plane(plane, to_intel_crtc(crtc));
13133 intel_plane->update_plane(intel_plane,
13134 to_intel_crtc_state(crtc->state),
13135 to_intel_plane_state(plane->state));
13137 trace_intel_disable_plane(plane, to_intel_crtc(crtc));
13138 intel_plane->disable_plane(intel_plane, to_intel_crtc(crtc));
13141 old_vma = fetch_and_zero(&to_intel_plane_state(old_plane_state)->vma);
13143 intel_unpin_fb_vma(old_vma);
13146 mutex_unlock(&dev_priv->drm.struct_mutex);
13149 intel_plane_destroy_state(plane, new_plane_state);
13151 intel_plane_destroy_state(plane, old_plane_state);
13155 return drm_atomic_helper_update_plane(plane, crtc, fb,
13156 crtc_x, crtc_y, crtc_w, crtc_h,
13157 src_x, src_y, src_w, src_h, ctx);
13160 static const struct drm_plane_funcs intel_cursor_plane_funcs = {
13161 .update_plane = intel_legacy_cursor_update,
13162 .disable_plane = drm_atomic_helper_disable_plane,
13163 .destroy = intel_plane_destroy,
13164 .atomic_get_property = intel_plane_atomic_get_property,
13165 .atomic_set_property = intel_plane_atomic_set_property,
13166 .atomic_duplicate_state = intel_plane_duplicate_state,
13167 .atomic_destroy_state = intel_plane_destroy_state,
13168 .format_mod_supported = intel_cursor_plane_format_mod_supported,
13171 static struct intel_plane *
13172 intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
13174 struct intel_plane *primary = NULL;
13175 struct intel_plane_state *state = NULL;
13176 const uint32_t *intel_primary_formats;
13177 unsigned int supported_rotations;
13178 unsigned int num_formats;
13179 const uint64_t *modifiers;
13182 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13188 state = intel_create_plane_state(&primary->base);
13194 primary->base.state = &state->base;
13196 primary->can_scale = false;
13197 primary->max_downscale = 1;
13198 if (INTEL_GEN(dev_priv) >= 9) {
13199 primary->can_scale = true;
13200 state->scaler_id = -1;
13202 primary->pipe = pipe;
13204 * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
13205 * port is hooked to pipe B. Hence we want plane A feeding pipe B.
13207 if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
13208 primary->plane = (enum plane) !pipe;
13210 primary->plane = (enum plane) pipe;
13211 primary->id = PLANE_PRIMARY;
13212 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
13213 primary->check_plane = intel_check_primary_plane;
13215 if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv)) {
13216 intel_primary_formats = skl_primary_formats;
13217 num_formats = ARRAY_SIZE(skl_primary_formats);
13218 modifiers = skl_format_modifiers_ccs;
13220 primary->update_plane = skl_update_plane;
13221 primary->disable_plane = skl_disable_plane;
13222 } else if (INTEL_GEN(dev_priv) >= 9) {
13223 intel_primary_formats = skl_primary_formats;
13224 num_formats = ARRAY_SIZE(skl_primary_formats);
13226 modifiers = skl_format_modifiers_ccs;
13228 modifiers = skl_format_modifiers_noccs;
13230 primary->update_plane = skl_update_plane;
13231 primary->disable_plane = skl_disable_plane;
13232 } else if (INTEL_GEN(dev_priv) >= 4) {
13233 intel_primary_formats = i965_primary_formats;
13234 num_formats = ARRAY_SIZE(i965_primary_formats);
13235 modifiers = i9xx_format_modifiers;
13237 primary->update_plane = i9xx_update_primary_plane;
13238 primary->disable_plane = i9xx_disable_primary_plane;
13240 intel_primary_formats = i8xx_primary_formats;
13241 num_formats = ARRAY_SIZE(i8xx_primary_formats);
13242 modifiers = i9xx_format_modifiers;
13244 primary->update_plane = i9xx_update_primary_plane;
13245 primary->disable_plane = i9xx_disable_primary_plane;
13248 if (INTEL_GEN(dev_priv) >= 9)
13249 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13250 0, &intel_plane_funcs,
13251 intel_primary_formats, num_formats,
13253 DRM_PLANE_TYPE_PRIMARY,
13254 "plane 1%c", pipe_name(pipe));
13255 else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
13256 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13257 0, &intel_plane_funcs,
13258 intel_primary_formats, num_formats,
13260 DRM_PLANE_TYPE_PRIMARY,
13261 "primary %c", pipe_name(pipe));
13263 ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
13264 0, &intel_plane_funcs,
13265 intel_primary_formats, num_formats,
13267 DRM_PLANE_TYPE_PRIMARY,
13268 "plane %c", plane_name(primary->plane));
13272 if (INTEL_GEN(dev_priv) >= 9) {
13273 supported_rotations =
13274 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 |
13275 DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270;
13276 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
13277 supported_rotations =
13278 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180 |
13279 DRM_MODE_REFLECT_X;
13280 } else if (INTEL_GEN(dev_priv) >= 4) {
13281 supported_rotations =
13282 DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
13284 supported_rotations = DRM_MODE_ROTATE_0;
13287 if (INTEL_GEN(dev_priv) >= 4)
13288 drm_plane_create_rotation_property(&primary->base,
13290 supported_rotations);
13292 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13300 return ERR_PTR(ret);
13303 static struct intel_plane *
13304 intel_cursor_plane_create(struct drm_i915_private *dev_priv,
13307 struct intel_plane *cursor = NULL;
13308 struct intel_plane_state *state = NULL;
13311 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13317 state = intel_create_plane_state(&cursor->base);
13323 cursor->base.state = &state->base;
13325 cursor->can_scale = false;
13326 cursor->max_downscale = 1;
13327 cursor->pipe = pipe;
13328 cursor->plane = pipe;
13329 cursor->id = PLANE_CURSOR;
13330 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
13332 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
13333 cursor->update_plane = i845_update_cursor;
13334 cursor->disable_plane = i845_disable_cursor;
13335 cursor->check_plane = i845_check_cursor;
13337 cursor->update_plane = i9xx_update_cursor;
13338 cursor->disable_plane = i9xx_disable_cursor;
13339 cursor->check_plane = i9xx_check_cursor;
13342 cursor->cursor.base = ~0;
13343 cursor->cursor.cntl = ~0;
13345 if (IS_I845G(dev_priv) || IS_I865G(dev_priv) || HAS_CUR_FBC(dev_priv))
13346 cursor->cursor.size = ~0;
13348 ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
13349 0, &intel_cursor_plane_funcs,
13350 intel_cursor_formats,
13351 ARRAY_SIZE(intel_cursor_formats),
13352 cursor_format_modifiers,
13353 DRM_PLANE_TYPE_CURSOR,
13354 "cursor %c", pipe_name(pipe));
13358 if (INTEL_GEN(dev_priv) >= 4)
13359 drm_plane_create_rotation_property(&cursor->base,
13361 DRM_MODE_ROTATE_0 |
13362 DRM_MODE_ROTATE_180);
13364 if (INTEL_GEN(dev_priv) >= 9)
13365 state->scaler_id = -1;
13367 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13375 return ERR_PTR(ret);
13378 static void intel_crtc_init_scalers(struct intel_crtc *crtc,
13379 struct intel_crtc_state *crtc_state)
13381 struct intel_crtc_scaler_state *scaler_state =
13382 &crtc_state->scaler_state;
13383 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
13386 crtc->num_scalers = dev_priv->info.num_scalers[crtc->pipe];
13387 if (!crtc->num_scalers)
13390 for (i = 0; i < crtc->num_scalers; i++) {
13391 struct intel_scaler *scaler = &scaler_state->scalers[i];
13393 scaler->in_use = 0;
13394 scaler->mode = PS_SCALER_MODE_DYN;
13397 scaler_state->scaler_id = -1;
13400 static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
13402 struct intel_crtc *intel_crtc;
13403 struct intel_crtc_state *crtc_state = NULL;
13404 struct intel_plane *primary = NULL;
13405 struct intel_plane *cursor = NULL;
13408 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
13412 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13417 intel_crtc->config = crtc_state;
13418 intel_crtc->base.state = &crtc_state->base;
13419 crtc_state->base.crtc = &intel_crtc->base;
13421 primary = intel_primary_plane_create(dev_priv, pipe);
13422 if (IS_ERR(primary)) {
13423 ret = PTR_ERR(primary);
13426 intel_crtc->plane_ids_mask |= BIT(primary->id);
13428 for_each_sprite(dev_priv, pipe, sprite) {
13429 struct intel_plane *plane;
13431 plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
13432 if (IS_ERR(plane)) {
13433 ret = PTR_ERR(plane);
13436 intel_crtc->plane_ids_mask |= BIT(plane->id);
13439 cursor = intel_cursor_plane_create(dev_priv, pipe);
13440 if (IS_ERR(cursor)) {
13441 ret = PTR_ERR(cursor);
13444 intel_crtc->plane_ids_mask |= BIT(cursor->id);
13446 ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
13447 &primary->base, &cursor->base,
13449 "pipe %c", pipe_name(pipe));
13453 intel_crtc->pipe = pipe;
13454 intel_crtc->plane = primary->plane;
13456 /* initialize shared scalers */
13457 intel_crtc_init_scalers(intel_crtc, crtc_state);
13459 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13460 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13461 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
13462 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
13464 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
13466 intel_color_init(&intel_crtc->base);
13468 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
13474 * drm_mode_config_cleanup() will free up any
13475 * crtcs/planes already initialized.
13483 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13485 struct drm_device *dev = connector->base.dev;
13487 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
13489 if (!connector->base.state->crtc)
13490 return INVALID_PIPE;
13492 return to_intel_crtc(connector->base.state->crtc)->pipe;
13495 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
13496 struct drm_file *file)
13498 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
13499 struct drm_crtc *drmmode_crtc;
13500 struct intel_crtc *crtc;
13502 drmmode_crtc = drm_crtc_find(dev, file, pipe_from_crtc_id->crtc_id);
13506 crtc = to_intel_crtc(drmmode_crtc);
13507 pipe_from_crtc_id->pipe = crtc->pipe;
13512 static int intel_encoder_clones(struct intel_encoder *encoder)
13514 struct drm_device *dev = encoder->base.dev;
13515 struct intel_encoder *source_encoder;
13516 int index_mask = 0;
13519 for_each_intel_encoder(dev, source_encoder) {
13520 if (encoders_cloneable(encoder, source_encoder))
13521 index_mask |= (1 << entry);
13529 static bool has_edp_a(struct drm_i915_private *dev_priv)
13531 if (!IS_MOBILE(dev_priv))
13534 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13537 if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
13543 static bool intel_crt_present(struct drm_i915_private *dev_priv)
13545 if (INTEL_GEN(dev_priv) >= 9)
13548 if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
13551 if (IS_CHERRYVIEW(dev_priv))
13554 if (HAS_PCH_LPT_H(dev_priv) &&
13555 I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
13558 /* DDI E can't be used if DDI A requires 4 lanes */
13559 if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
13562 if (!dev_priv->vbt.int_crt_support)
13568 void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
13573 if (HAS_DDI(dev_priv))
13576 * This w/a is needed at least on CPT/PPT, but to be sure apply it
13577 * everywhere where registers can be write protected.
13579 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13584 for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
13585 u32 val = I915_READ(PP_CONTROL(pps_idx));
13587 val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
13588 I915_WRITE(PP_CONTROL(pps_idx), val);
13592 static void intel_pps_init(struct drm_i915_private *dev_priv)
13594 if (HAS_PCH_SPLIT(dev_priv) || IS_GEN9_LP(dev_priv))
13595 dev_priv->pps_mmio_base = PCH_PPS_BASE;
13596 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
13597 dev_priv->pps_mmio_base = VLV_PPS_BASE;
13599 dev_priv->pps_mmio_base = PPS_BASE;
13601 intel_pps_unlock_regs_wa(dev_priv);
13604 static void intel_setup_outputs(struct drm_i915_private *dev_priv)
13606 struct intel_encoder *encoder;
13607 bool dpd_is_edp = false;
13609 intel_pps_init(dev_priv);
13612 * intel_edp_init_connector() depends on this completing first, to
13613 * prevent the registeration of both eDP and LVDS and the incorrect
13614 * sharing of the PPS.
13616 intel_lvds_init(dev_priv);
13618 if (intel_crt_present(dev_priv))
13619 intel_crt_init(dev_priv);
13621 if (IS_GEN9_LP(dev_priv)) {
13623 * FIXME: Broxton doesn't support port detection via the
13624 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13625 * detect the ports.
13627 intel_ddi_init(dev_priv, PORT_A);
13628 intel_ddi_init(dev_priv, PORT_B);
13629 intel_ddi_init(dev_priv, PORT_C);
13631 intel_dsi_init(dev_priv);
13632 } else if (HAS_DDI(dev_priv)) {
13636 * Haswell uses DDI functions to detect digital outputs.
13637 * On SKL pre-D0 the strap isn't connected, so we assume
13640 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
13641 /* WaIgnoreDDIAStrap: skl */
13642 if (found || IS_GEN9_BC(dev_priv))
13643 intel_ddi_init(dev_priv, PORT_A);
13645 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13647 found = I915_READ(SFUSE_STRAP);
13649 if (found & SFUSE_STRAP_DDIB_DETECTED)
13650 intel_ddi_init(dev_priv, PORT_B);
13651 if (found & SFUSE_STRAP_DDIC_DETECTED)
13652 intel_ddi_init(dev_priv, PORT_C);
13653 if (found & SFUSE_STRAP_DDID_DETECTED)
13654 intel_ddi_init(dev_priv, PORT_D);
13656 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
13658 if (IS_GEN9_BC(dev_priv) &&
13659 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
13660 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
13661 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
13662 intel_ddi_init(dev_priv, PORT_E);
13664 } else if (HAS_PCH_SPLIT(dev_priv)) {
13666 dpd_is_edp = intel_dp_is_port_edp(dev_priv, PORT_D);
13668 if (has_edp_a(dev_priv))
13669 intel_dp_init(dev_priv, DP_A, PORT_A);
13671 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
13672 /* PCH SDVOB multiplex with HDMIB */
13673 found = intel_sdvo_init(dev_priv, PCH_SDVOB, PORT_B);
13675 intel_hdmi_init(dev_priv, PCH_HDMIB, PORT_B);
13676 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
13677 intel_dp_init(dev_priv, PCH_DP_B, PORT_B);
13680 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
13681 intel_hdmi_init(dev_priv, PCH_HDMIC, PORT_C);
13683 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
13684 intel_hdmi_init(dev_priv, PCH_HDMID, PORT_D);
13686 if (I915_READ(PCH_DP_C) & DP_DETECTED)
13687 intel_dp_init(dev_priv, PCH_DP_C, PORT_C);
13689 if (I915_READ(PCH_DP_D) & DP_DETECTED)
13690 intel_dp_init(dev_priv, PCH_DP_D, PORT_D);
13691 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
13692 bool has_edp, has_port;
13695 * The DP_DETECTED bit is the latched state of the DDC
13696 * SDA pin at boot. However since eDP doesn't require DDC
13697 * (no way to plug in a DP->HDMI dongle) the DDC pins for
13698 * eDP ports may have been muxed to an alternate function.
13699 * Thus we can't rely on the DP_DETECTED bit alone to detect
13700 * eDP ports. Consult the VBT as well as DP_DETECTED to
13701 * detect eDP ports.
13703 * Sadly the straps seem to be missing sometimes even for HDMI
13704 * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
13705 * and VBT for the presence of the port. Additionally we can't
13706 * trust the port type the VBT declares as we've seen at least
13707 * HDMI ports that the VBT claim are DP or eDP.
13709 has_edp = intel_dp_is_port_edp(dev_priv, PORT_B);
13710 has_port = intel_bios_is_port_present(dev_priv, PORT_B);
13711 if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
13712 has_edp &= intel_dp_init(dev_priv, VLV_DP_B, PORT_B);
13713 if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
13714 intel_hdmi_init(dev_priv, VLV_HDMIB, PORT_B);
13716 has_edp = intel_dp_is_port_edp(dev_priv, PORT_C);
13717 has_port = intel_bios_is_port_present(dev_priv, PORT_C);
13718 if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
13719 has_edp &= intel_dp_init(dev_priv, VLV_DP_C, PORT_C);
13720 if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
13721 intel_hdmi_init(dev_priv, VLV_HDMIC, PORT_C);
13723 if (IS_CHERRYVIEW(dev_priv)) {
13725 * eDP not supported on port D,
13726 * so no need to worry about it
13728 has_port = intel_bios_is_port_present(dev_priv, PORT_D);
13729 if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
13730 intel_dp_init(dev_priv, CHV_DP_D, PORT_D);
13731 if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
13732 intel_hdmi_init(dev_priv, CHV_HDMID, PORT_D);
13735 intel_dsi_init(dev_priv);
13736 } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
13737 bool found = false;
13739 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
13740 DRM_DEBUG_KMS("probing SDVOB\n");
13741 found = intel_sdvo_init(dev_priv, GEN3_SDVOB, PORT_B);
13742 if (!found && IS_G4X(dev_priv)) {
13743 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
13744 intel_hdmi_init(dev_priv, GEN4_HDMIB, PORT_B);
13747 if (!found && IS_G4X(dev_priv))
13748 intel_dp_init(dev_priv, DP_B, PORT_B);
13751 /* Before G4X SDVOC doesn't have its own detect register */
13753 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
13754 DRM_DEBUG_KMS("probing SDVOC\n");
13755 found = intel_sdvo_init(dev_priv, GEN3_SDVOC, PORT_C);
13758 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
13760 if (IS_G4X(dev_priv)) {
13761 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
13762 intel_hdmi_init(dev_priv, GEN4_HDMIC, PORT_C);
13764 if (IS_G4X(dev_priv))
13765 intel_dp_init(dev_priv, DP_C, PORT_C);
13768 if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
13769 intel_dp_init(dev_priv, DP_D, PORT_D);
13770 } else if (IS_GEN2(dev_priv))
13771 intel_dvo_init(dev_priv);
13773 if (SUPPORTS_TV(dev_priv))
13774 intel_tv_init(dev_priv);
13776 intel_psr_init(dev_priv);
13778 for_each_intel_encoder(&dev_priv->drm, encoder) {
13779 encoder->base.possible_crtcs = encoder->crtc_mask;
13780 encoder->base.possible_clones =
13781 intel_encoder_clones(encoder);
13784 intel_init_pch_refclk(dev_priv);
13786 drm_helper_move_panel_connectors_to_head(&dev_priv->drm);
13789 static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
13791 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
13793 drm_framebuffer_cleanup(fb);
13795 i915_gem_object_lock(intel_fb->obj);
13796 WARN_ON(!intel_fb->obj->framebuffer_references--);
13797 i915_gem_object_unlock(intel_fb->obj);
13799 i915_gem_object_put(intel_fb->obj);
13804 static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
13805 struct drm_file *file,
13806 unsigned int *handle)
13808 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
13809 struct drm_i915_gem_object *obj = intel_fb->obj;
13811 if (obj->userptr.mm) {
13812 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
13816 return drm_gem_handle_create(file, &obj->base, handle);
13819 static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
13820 struct drm_file *file,
13821 unsigned flags, unsigned color,
13822 struct drm_clip_rect *clips,
13823 unsigned num_clips)
13825 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13827 i915_gem_object_flush_if_display(obj);
13828 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
13833 static const struct drm_framebuffer_funcs intel_fb_funcs = {
13834 .destroy = intel_user_framebuffer_destroy,
13835 .create_handle = intel_user_framebuffer_create_handle,
13836 .dirty = intel_user_framebuffer_dirty,
13840 u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
13841 uint64_t fb_modifier, uint32_t pixel_format)
13843 u32 gen = INTEL_GEN(dev_priv);
13846 int cpp = drm_format_plane_cpp(pixel_format, 0);
13848 /* "The stride in bytes must not exceed the of the size of 8K
13849 * pixels and 32K bytes."
13851 return min(8192 * cpp, 32768);
13852 } else if (gen >= 5 && !HAS_GMCH_DISPLAY(dev_priv)) {
13854 } else if (gen >= 4) {
13855 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13859 } else if (gen >= 3) {
13860 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
13865 /* XXX DSPC is limited to 4k tiled */
13870 static int intel_framebuffer_init(struct intel_framebuffer *intel_fb,
13871 struct drm_i915_gem_object *obj,
13872 struct drm_mode_fb_cmd2 *mode_cmd)
13874 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
13875 struct drm_framebuffer *fb = &intel_fb->base;
13876 struct drm_format_name_buf format_name;
13878 unsigned int tiling, stride;
13882 i915_gem_object_lock(obj);
13883 obj->framebuffer_references++;
13884 tiling = i915_gem_object_get_tiling(obj);
13885 stride = i915_gem_object_get_stride(obj);
13886 i915_gem_object_unlock(obj);
13888 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
13890 * If there's a fence, enforce that
13891 * the fb modifier and tiling mode match.
13893 if (tiling != I915_TILING_NONE &&
13894 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
13895 DRM_DEBUG_KMS("tiling_mode doesn't match fb modifier\n");
13899 if (tiling == I915_TILING_X) {
13900 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
13901 } else if (tiling == I915_TILING_Y) {
13902 DRM_DEBUG_KMS("No Y tiling for legacy addfb\n");
13907 /* Passed in modifier sanity checking. */
13908 switch (mode_cmd->modifier[0]) {
13909 case I915_FORMAT_MOD_Y_TILED_CCS:
13910 case I915_FORMAT_MOD_Yf_TILED_CCS:
13911 switch (mode_cmd->pixel_format) {
13912 case DRM_FORMAT_XBGR8888:
13913 case DRM_FORMAT_ABGR8888:
13914 case DRM_FORMAT_XRGB8888:
13915 case DRM_FORMAT_ARGB8888:
13918 DRM_DEBUG_KMS("RC supported only with RGB8888 formats\n");
13922 case I915_FORMAT_MOD_Y_TILED:
13923 case I915_FORMAT_MOD_Yf_TILED:
13924 if (INTEL_GEN(dev_priv) < 9) {
13925 DRM_DEBUG_KMS("Unsupported tiling 0x%llx!\n",
13926 mode_cmd->modifier[0]);
13929 case DRM_FORMAT_MOD_LINEAR:
13930 case I915_FORMAT_MOD_X_TILED:
13933 DRM_DEBUG_KMS("Unsupported fb modifier 0x%llx!\n",
13934 mode_cmd->modifier[0]);
13939 * gen2/3 display engine uses the fence if present,
13940 * so the tiling mode must match the fb modifier exactly.
13942 if (INTEL_INFO(dev_priv)->gen < 4 &&
13943 tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
13944 DRM_DEBUG_KMS("tiling_mode must match fb modifier exactly on gen2/3\n");
13948 pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
13949 mode_cmd->pixel_format);
13950 if (mode_cmd->pitches[0] > pitch_limit) {
13951 DRM_DEBUG_KMS("%s pitch (%u) must be at most %d\n",
13952 mode_cmd->modifier[0] != DRM_FORMAT_MOD_LINEAR ?
13953 "tiled" : "linear",
13954 mode_cmd->pitches[0], pitch_limit);
13959 * If there's a fence, enforce that
13960 * the fb pitch and fence stride match.
13962 if (tiling != I915_TILING_NONE && mode_cmd->pitches[0] != stride) {
13963 DRM_DEBUG_KMS("pitch (%d) must match tiling stride (%d)\n",
13964 mode_cmd->pitches[0], stride);
13968 /* Reject formats not supported by any plane early. */
13969 switch (mode_cmd->pixel_format) {
13970 case DRM_FORMAT_C8:
13971 case DRM_FORMAT_RGB565:
13972 case DRM_FORMAT_XRGB8888:
13973 case DRM_FORMAT_ARGB8888:
13975 case DRM_FORMAT_XRGB1555:
13976 if (INTEL_GEN(dev_priv) > 3) {
13977 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13978 drm_get_format_name(mode_cmd->pixel_format, &format_name));
13982 case DRM_FORMAT_ABGR8888:
13983 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
13984 INTEL_GEN(dev_priv) < 9) {
13985 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13986 drm_get_format_name(mode_cmd->pixel_format, &format_name));
13990 case DRM_FORMAT_XBGR8888:
13991 case DRM_FORMAT_XRGB2101010:
13992 case DRM_FORMAT_XBGR2101010:
13993 if (INTEL_GEN(dev_priv) < 4) {
13994 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
13995 drm_get_format_name(mode_cmd->pixel_format, &format_name));
13999 case DRM_FORMAT_ABGR2101010:
14000 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
14001 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14002 drm_get_format_name(mode_cmd->pixel_format, &format_name));
14006 case DRM_FORMAT_YUYV:
14007 case DRM_FORMAT_UYVY:
14008 case DRM_FORMAT_YVYU:
14009 case DRM_FORMAT_VYUY:
14010 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv)) {
14011 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14012 drm_get_format_name(mode_cmd->pixel_format, &format_name));
14017 DRM_DEBUG_KMS("unsupported pixel format: %s\n",
14018 drm_get_format_name(mode_cmd->pixel_format, &format_name));
14022 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14023 if (mode_cmd->offsets[0] != 0)
14026 drm_helper_mode_fill_fb_struct(&dev_priv->drm, fb, mode_cmd);
14028 for (i = 0; i < fb->format->num_planes; i++) {
14029 u32 stride_alignment;
14031 if (mode_cmd->handles[i] != mode_cmd->handles[0]) {
14032 DRM_DEBUG_KMS("bad plane %d handle\n", i);
14036 stride_alignment = intel_fb_stride_alignment(fb, i);
14039 * Display WA #0531: skl,bxt,kbl,glk
14041 * Render decompression and plane width > 3840
14042 * combined with horizontal panning requires the
14043 * plane stride to be a multiple of 4. We'll just
14044 * require the entire fb to accommodate that to avoid
14045 * potential runtime errors at plane configuration time.
14047 if (IS_GEN9(dev_priv) && i == 0 && fb->width > 3840 &&
14048 (fb->modifier == I915_FORMAT_MOD_Y_TILED_CCS ||
14049 fb->modifier == I915_FORMAT_MOD_Yf_TILED_CCS))
14050 stride_alignment *= 4;
14052 if (fb->pitches[i] & (stride_alignment - 1)) {
14053 DRM_DEBUG_KMS("plane %d pitch (%d) must be at least %u byte aligned\n",
14054 i, fb->pitches[i], stride_alignment);
14059 intel_fb->obj = obj;
14061 ret = intel_fill_fb_info(dev_priv, fb);
14065 ret = drm_framebuffer_init(&dev_priv->drm, fb, &intel_fb_funcs);
14067 DRM_ERROR("framebuffer init failed %d\n", ret);
14074 i915_gem_object_lock(obj);
14075 obj->framebuffer_references--;
14076 i915_gem_object_unlock(obj);
14080 static struct drm_framebuffer *
14081 intel_user_framebuffer_create(struct drm_device *dev,
14082 struct drm_file *filp,
14083 const struct drm_mode_fb_cmd2 *user_mode_cmd)
14085 struct drm_framebuffer *fb;
14086 struct drm_i915_gem_object *obj;
14087 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
14089 obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
14091 return ERR_PTR(-ENOENT);
14093 fb = intel_framebuffer_create(obj, &mode_cmd);
14095 i915_gem_object_put(obj);
14100 static void intel_atomic_state_free(struct drm_atomic_state *state)
14102 struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
14104 drm_atomic_state_default_release(state);
14106 i915_sw_fence_fini(&intel_state->commit_ready);
14111 static const struct drm_mode_config_funcs intel_mode_funcs = {
14112 .fb_create = intel_user_framebuffer_create,
14113 .get_format_info = intel_get_format_info,
14114 .output_poll_changed = intel_fbdev_output_poll_changed,
14115 .atomic_check = intel_atomic_check,
14116 .atomic_commit = intel_atomic_commit,
14117 .atomic_state_alloc = intel_atomic_state_alloc,
14118 .atomic_state_clear = intel_atomic_state_clear,
14119 .atomic_state_free = intel_atomic_state_free,
14123 * intel_init_display_hooks - initialize the display modesetting hooks
14124 * @dev_priv: device private
14126 void intel_init_display_hooks(struct drm_i915_private *dev_priv)
14128 intel_init_cdclk_hooks(dev_priv);
14130 if (INTEL_INFO(dev_priv)->gen >= 9) {
14131 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
14132 dev_priv->display.get_initial_plane_config =
14133 skylake_get_initial_plane_config;
14134 dev_priv->display.crtc_compute_clock =
14135 haswell_crtc_compute_clock;
14136 dev_priv->display.crtc_enable = haswell_crtc_enable;
14137 dev_priv->display.crtc_disable = haswell_crtc_disable;
14138 } else if (HAS_DDI(dev_priv)) {
14139 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
14140 dev_priv->display.get_initial_plane_config =
14141 ironlake_get_initial_plane_config;
14142 dev_priv->display.crtc_compute_clock =
14143 haswell_crtc_compute_clock;
14144 dev_priv->display.crtc_enable = haswell_crtc_enable;
14145 dev_priv->display.crtc_disable = haswell_crtc_disable;
14146 } else if (HAS_PCH_SPLIT(dev_priv)) {
14147 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
14148 dev_priv->display.get_initial_plane_config =
14149 ironlake_get_initial_plane_config;
14150 dev_priv->display.crtc_compute_clock =
14151 ironlake_crtc_compute_clock;
14152 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14153 dev_priv->display.crtc_disable = ironlake_crtc_disable;
14154 } else if (IS_CHERRYVIEW(dev_priv)) {
14155 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14156 dev_priv->display.get_initial_plane_config =
14157 i9xx_get_initial_plane_config;
14158 dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
14159 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14160 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14161 } else if (IS_VALLEYVIEW(dev_priv)) {
14162 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14163 dev_priv->display.get_initial_plane_config =
14164 i9xx_get_initial_plane_config;
14165 dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
14166 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14167 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14168 } else if (IS_G4X(dev_priv)) {
14169 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14170 dev_priv->display.get_initial_plane_config =
14171 i9xx_get_initial_plane_config;
14172 dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
14173 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14174 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14175 } else if (IS_PINEVIEW(dev_priv)) {
14176 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14177 dev_priv->display.get_initial_plane_config =
14178 i9xx_get_initial_plane_config;
14179 dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
14180 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14181 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14182 } else if (!IS_GEN2(dev_priv)) {
14183 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14184 dev_priv->display.get_initial_plane_config =
14185 i9xx_get_initial_plane_config;
14186 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
14187 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14188 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14190 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
14191 dev_priv->display.get_initial_plane_config =
14192 i9xx_get_initial_plane_config;
14193 dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
14194 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14195 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14198 if (IS_GEN5(dev_priv)) {
14199 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
14200 } else if (IS_GEN6(dev_priv)) {
14201 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
14202 } else if (IS_IVYBRIDGE(dev_priv)) {
14203 /* FIXME: detect B0+ stepping and use auto training */
14204 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
14205 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
14206 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
14209 if (INTEL_GEN(dev_priv) >= 9)
14210 dev_priv->display.update_crtcs = skl_update_crtcs;
14212 dev_priv->display.update_crtcs = intel_update_crtcs;
14216 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14218 static void quirk_ssc_force_disable(struct drm_device *dev)
14220 struct drm_i915_private *dev_priv = to_i915(dev);
14221 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
14222 DRM_INFO("applying lvds SSC disable quirk\n");
14226 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14229 static void quirk_invert_brightness(struct drm_device *dev)
14231 struct drm_i915_private *dev_priv = to_i915(dev);
14232 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
14233 DRM_INFO("applying inverted panel brightness quirk\n");
14236 /* Some VBT's incorrectly indicate no backlight is present */
14237 static void quirk_backlight_present(struct drm_device *dev)
14239 struct drm_i915_private *dev_priv = to_i915(dev);
14240 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14241 DRM_INFO("applying backlight present quirk\n");
14244 /* Toshiba Satellite P50-C-18C requires T12 delay to be min 800ms
14245 * which is 300 ms greater than eDP spec T12 min.
14247 static void quirk_increase_t12_delay(struct drm_device *dev)
14249 struct drm_i915_private *dev_priv = to_i915(dev);
14251 dev_priv->quirks |= QUIRK_INCREASE_T12_DELAY;
14252 DRM_INFO("Applying T12 delay quirk\n");
14255 struct intel_quirk {
14257 int subsystem_vendor;
14258 int subsystem_device;
14259 void (*hook)(struct drm_device *dev);
14262 /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14263 struct intel_dmi_quirk {
14264 void (*hook)(struct drm_device *dev);
14265 const struct dmi_system_id (*dmi_id_list)[];
14268 static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14270 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14274 static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14276 .dmi_id_list = &(const struct dmi_system_id[]) {
14278 .callback = intel_dmi_reverse_brightness,
14279 .ident = "NCR Corporation",
14280 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14281 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14284 { } /* terminating entry */
14286 .hook = quirk_invert_brightness,
14290 static struct intel_quirk intel_quirks[] = {
14291 /* Lenovo U160 cannot use SSC on LVDS */
14292 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
14294 /* Sony Vaio Y cannot use SSC on LVDS */
14295 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
14297 /* Acer Aspire 5734Z must invert backlight brightness */
14298 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14300 /* Acer/eMachines G725 */
14301 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14303 /* Acer/eMachines e725 */
14304 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14306 /* Acer/Packard Bell NCL20 */
14307 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14309 /* Acer Aspire 4736Z */
14310 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
14312 /* Acer Aspire 5336 */
14313 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
14315 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14316 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
14318 /* Acer C720 Chromebook (Core i3 4005U) */
14319 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14321 /* Apple Macbook 2,1 (Core 2 T7400) */
14322 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14324 /* Apple Macbook 4,1 */
14325 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14327 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14328 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
14330 /* HP Chromebook 14 (Celeron 2955U) */
14331 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
14333 /* Dell Chromebook 11 */
14334 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
14336 /* Dell Chromebook 11 (2015 version) */
14337 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
14339 /* Toshiba Satellite P50-C-18C */
14340 { 0x191B, 0x1179, 0xF840, quirk_increase_t12_delay },
14343 static void intel_init_quirks(struct drm_device *dev)
14345 struct pci_dev *d = dev->pdev;
14348 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14349 struct intel_quirk *q = &intel_quirks[i];
14351 if (d->device == q->device &&
14352 (d->subsystem_vendor == q->subsystem_vendor ||
14353 q->subsystem_vendor == PCI_ANY_ID) &&
14354 (d->subsystem_device == q->subsystem_device ||
14355 q->subsystem_device == PCI_ANY_ID))
14358 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14359 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14360 intel_dmi_quirks[i].hook(dev);
14364 /* Disable the VGA plane that we never use */
14365 static void i915_disable_vga(struct drm_i915_private *dev_priv)
14367 struct pci_dev *pdev = dev_priv->drm.pdev;
14369 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
14371 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
14372 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
14373 outb(SR01, VGA_SR_INDEX);
14374 sr1 = inb(VGA_SR_DATA);
14375 outb(sr1 | 1<<5, VGA_SR_DATA);
14376 vga_put(pdev, VGA_RSRC_LEGACY_IO);
14379 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
14380 POSTING_READ(vga_reg);
14383 void intel_modeset_init_hw(struct drm_device *dev)
14385 struct drm_i915_private *dev_priv = to_i915(dev);
14387 intel_update_cdclk(dev_priv);
14388 intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
14389 dev_priv->cdclk.logical = dev_priv->cdclk.actual = dev_priv->cdclk.hw;
14393 * Calculate what we think the watermarks should be for the state we've read
14394 * out of the hardware and then immediately program those watermarks so that
14395 * we ensure the hardware settings match our internal state.
14397 * We can calculate what we think WM's should be by creating a duplicate of the
14398 * current state (which was constructed during hardware readout) and running it
14399 * through the atomic check code to calculate new watermark values in the
14402 static void sanitize_watermarks(struct drm_device *dev)
14404 struct drm_i915_private *dev_priv = to_i915(dev);
14405 struct drm_atomic_state *state;
14406 struct intel_atomic_state *intel_state;
14407 struct drm_crtc *crtc;
14408 struct drm_crtc_state *cstate;
14409 struct drm_modeset_acquire_ctx ctx;
14413 /* Only supported on platforms that use atomic watermark design */
14414 if (!dev_priv->display.optimize_watermarks)
14418 * We need to hold connection_mutex before calling duplicate_state so
14419 * that the connector loop is protected.
14421 drm_modeset_acquire_init(&ctx, 0);
14423 ret = drm_modeset_lock_all_ctx(dev, &ctx);
14424 if (ret == -EDEADLK) {
14425 drm_modeset_backoff(&ctx);
14427 } else if (WARN_ON(ret)) {
14431 state = drm_atomic_helper_duplicate_state(dev, &ctx);
14432 if (WARN_ON(IS_ERR(state)))
14435 intel_state = to_intel_atomic_state(state);
14438 * Hardware readout is the only time we don't want to calculate
14439 * intermediate watermarks (since we don't trust the current
14442 if (!HAS_GMCH_DISPLAY(dev_priv))
14443 intel_state->skip_intermediate_wm = true;
14445 ret = intel_atomic_check(dev, state);
14448 * If we fail here, it means that the hardware appears to be
14449 * programmed in a way that shouldn't be possible, given our
14450 * understanding of watermark requirements. This might mean a
14451 * mistake in the hardware readout code or a mistake in the
14452 * watermark calculations for a given platform. Raise a WARN
14453 * so that this is noticeable.
14455 * If this actually happens, we'll have to just leave the
14456 * BIOS-programmed watermarks untouched and hope for the best.
14458 WARN(true, "Could not determine valid watermarks for inherited state\n");
14462 /* Write calculated watermark values back */
14463 for_each_new_crtc_in_state(state, crtc, cstate, i) {
14464 struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
14466 cs->wm.need_postvbl_update = true;
14467 dev_priv->display.optimize_watermarks(intel_state, cs);
14469 to_intel_crtc_state(crtc->state)->wm = cs->wm;
14473 drm_atomic_state_put(state);
14475 drm_modeset_drop_locks(&ctx);
14476 drm_modeset_acquire_fini(&ctx);
14479 static void intel_update_fdi_pll_freq(struct drm_i915_private *dev_priv)
14481 if (IS_GEN5(dev_priv)) {
14483 I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK;
14485 dev_priv->fdi_pll_freq = (fdi_pll_clk + 2) * 10000;
14486 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
14487 dev_priv->fdi_pll_freq = 270000;
14492 DRM_DEBUG_DRIVER("FDI PLL freq=%d\n", dev_priv->fdi_pll_freq);
14495 int intel_modeset_init(struct drm_device *dev)
14497 struct drm_i915_private *dev_priv = to_i915(dev);
14498 struct i915_ggtt *ggtt = &dev_priv->ggtt;
14500 struct intel_crtc *crtc;
14502 drm_mode_config_init(dev);
14504 dev->mode_config.min_width = 0;
14505 dev->mode_config.min_height = 0;
14507 dev->mode_config.preferred_depth = 24;
14508 dev->mode_config.prefer_shadow = 1;
14510 dev->mode_config.allow_fb_modifiers = true;
14512 dev->mode_config.funcs = &intel_mode_funcs;
14514 init_llist_head(&dev_priv->atomic_helper.free_list);
14515 INIT_WORK(&dev_priv->atomic_helper.free_work,
14516 intel_atomic_helper_free_state_worker);
14518 intel_init_quirks(dev);
14520 intel_init_pm(dev_priv);
14522 if (INTEL_INFO(dev_priv)->num_pipes == 0)
14526 * There may be no VBT; and if the BIOS enabled SSC we can
14527 * just keep using it to avoid unnecessary flicker. Whereas if the
14528 * BIOS isn't using it, don't assume it will work even if the VBT
14529 * indicates as much.
14531 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
14532 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14535 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14536 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14537 bios_lvds_use_ssc ? "en" : "dis",
14538 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14539 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14543 if (IS_GEN2(dev_priv)) {
14544 dev->mode_config.max_width = 2048;
14545 dev->mode_config.max_height = 2048;
14546 } else if (IS_GEN3(dev_priv)) {
14547 dev->mode_config.max_width = 4096;
14548 dev->mode_config.max_height = 4096;
14550 dev->mode_config.max_width = 8192;
14551 dev->mode_config.max_height = 8192;
14554 if (IS_I845G(dev_priv) || IS_I865G(dev_priv)) {
14555 dev->mode_config.cursor_width = IS_I845G(dev_priv) ? 64 : 512;
14556 dev->mode_config.cursor_height = 1023;
14557 } else if (IS_GEN2(dev_priv)) {
14558 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14559 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14561 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14562 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14565 dev->mode_config.fb_base = ggtt->mappable_base;
14567 DRM_DEBUG_KMS("%d display pipe%s available.\n",
14568 INTEL_INFO(dev_priv)->num_pipes,
14569 INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
14571 for_each_pipe(dev_priv, pipe) {
14574 ret = intel_crtc_init(dev_priv, pipe);
14576 drm_mode_config_cleanup(dev);
14581 intel_shared_dpll_init(dev);
14582 intel_update_fdi_pll_freq(dev_priv);
14584 intel_update_czclk(dev_priv);
14585 intel_modeset_init_hw(dev);
14587 if (dev_priv->max_cdclk_freq == 0)
14588 intel_update_max_cdclk(dev_priv);
14590 /* Just disable it once at startup */
14591 i915_disable_vga(dev_priv);
14592 intel_setup_outputs(dev_priv);
14594 drm_modeset_lock_all(dev);
14595 intel_modeset_setup_hw_state(dev, dev->mode_config.acquire_ctx);
14596 drm_modeset_unlock_all(dev);
14598 for_each_intel_crtc(dev, crtc) {
14599 struct intel_initial_plane_config plane_config = {};
14605 * Note that reserving the BIOS fb up front prevents us
14606 * from stuffing other stolen allocations like the ring
14607 * on top. This prevents some ugliness at boot time, and
14608 * can even allow for smooth boot transitions if the BIOS
14609 * fb is large enough for the active pipe configuration.
14611 dev_priv->display.get_initial_plane_config(crtc,
14615 * If the fb is shared between multiple heads, we'll
14616 * just get the first one.
14618 intel_find_initial_plane_obj(crtc, &plane_config);
14622 * Make sure hardware watermarks really match the state we read out.
14623 * Note that we need to do this after reconstructing the BIOS fb's
14624 * since the watermark calculation done here will use pstate->fb.
14626 if (!HAS_GMCH_DISPLAY(dev_priv))
14627 sanitize_watermarks(dev);
14632 void i830_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14634 /* 640x480@60Hz, ~25175 kHz */
14635 struct dpll clock = {
14645 WARN_ON(i9xx_calc_dpll_params(48000, &clock) != 25154);
14647 DRM_DEBUG_KMS("enabling pipe %c due to force quirk (vco=%d dot=%d)\n",
14648 pipe_name(pipe), clock.vco, clock.dot);
14650 fp = i9xx_dpll_compute_fp(&clock);
14651 dpll = (I915_READ(DPLL(pipe)) & DPLL_DVO_2X_MODE) |
14652 DPLL_VGA_MODE_DIS |
14653 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) |
14654 PLL_P2_DIVIDE_BY_4 |
14655 PLL_REF_INPUT_DREFCLK |
14658 I915_WRITE(FP0(pipe), fp);
14659 I915_WRITE(FP1(pipe), fp);
14661 I915_WRITE(HTOTAL(pipe), (640 - 1) | ((800 - 1) << 16));
14662 I915_WRITE(HBLANK(pipe), (640 - 1) | ((800 - 1) << 16));
14663 I915_WRITE(HSYNC(pipe), (656 - 1) | ((752 - 1) << 16));
14664 I915_WRITE(VTOTAL(pipe), (480 - 1) | ((525 - 1) << 16));
14665 I915_WRITE(VBLANK(pipe), (480 - 1) | ((525 - 1) << 16));
14666 I915_WRITE(VSYNC(pipe), (490 - 1) | ((492 - 1) << 16));
14667 I915_WRITE(PIPESRC(pipe), ((640 - 1) << 16) | (480 - 1));
14670 * Apparently we need to have VGA mode enabled prior to changing
14671 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
14672 * dividers, even though the register value does change.
14674 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VGA_MODE_DIS);
14675 I915_WRITE(DPLL(pipe), dpll);
14677 /* Wait for the clocks to stabilize. */
14678 POSTING_READ(DPLL(pipe));
14681 /* The pixel multiplier can only be updated once the
14682 * DPLL is enabled and the clocks are stable.
14684 * So write it again.
14686 I915_WRITE(DPLL(pipe), dpll);
14688 /* We do this three times for luck */
14689 for (i = 0; i < 3 ; i++) {
14690 I915_WRITE(DPLL(pipe), dpll);
14691 POSTING_READ(DPLL(pipe));
14692 udelay(150); /* wait for warmup */
14695 I915_WRITE(PIPECONF(pipe), PIPECONF_ENABLE | PIPECONF_PROGRESSIVE);
14696 POSTING_READ(PIPECONF(pipe));
14699 void i830_disable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
14701 DRM_DEBUG_KMS("disabling pipe %c due to force quirk\n",
14704 assert_plane_disabled(dev_priv, PLANE_A);
14705 assert_plane_disabled(dev_priv, PLANE_B);
14707 I915_WRITE(PIPECONF(pipe), 0);
14708 POSTING_READ(PIPECONF(pipe));
14710 if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
14711 DRM_ERROR("pipe %c off wait timed out\n", pipe_name(pipe));
14713 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
14714 POSTING_READ(DPLL(pipe));
14718 intel_check_plane_mapping(struct intel_crtc *crtc)
14720 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
14723 if (INTEL_INFO(dev_priv)->num_pipes == 1)
14726 val = I915_READ(DSPCNTR(!crtc->plane));
14728 if ((val & DISPLAY_PLANE_ENABLE) &&
14729 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14735 static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14737 struct drm_device *dev = crtc->base.dev;
14738 struct intel_encoder *encoder;
14740 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14746 static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
14748 struct drm_device *dev = encoder->base.dev;
14749 struct intel_connector *connector;
14751 for_each_connector_on_encoder(dev, &encoder->base, connector)
14757 static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
14758 enum pipe pch_transcoder)
14760 return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
14761 (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == PIPE_A);
14764 static void intel_sanitize_crtc(struct intel_crtc *crtc,
14765 struct drm_modeset_acquire_ctx *ctx)
14767 struct drm_device *dev = crtc->base.dev;
14768 struct drm_i915_private *dev_priv = to_i915(dev);
14769 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
14771 /* Clear any frame start delays used for debugging left by the BIOS */
14772 if (!transcoder_is_dsi(cpu_transcoder)) {
14773 i915_reg_t reg = PIPECONF(cpu_transcoder);
14776 I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14779 /* restore vblank interrupts to correct state */
14780 drm_crtc_vblank_reset(&crtc->base);
14781 if (crtc->active) {
14782 struct intel_plane *plane;
14784 drm_crtc_vblank_on(&crtc->base);
14786 /* Disable everything but the primary plane */
14787 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14788 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14791 trace_intel_disable_plane(&plane->base, crtc);
14792 plane->disable_plane(plane, crtc);
14796 /* We need to sanitize the plane -> pipe mapping first because this will
14797 * disable the crtc (and hence change the state) if it is wrong. Note
14798 * that gen4+ has a fixed plane -> pipe mapping. */
14799 if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
14802 DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
14803 crtc->base.base.id, crtc->base.name);
14805 /* Pipe has the wrong plane attached and the plane is active.
14806 * Temporarily change the plane mapping and disable everything
14808 plane = crtc->plane;
14809 crtc->base.primary->state->visible = true;
14810 crtc->plane = !plane;
14811 intel_crtc_disable_noatomic(&crtc->base, ctx);
14812 crtc->plane = plane;
14815 /* Adjust the state of the output pipe according to whether we
14816 * have active connectors/encoders. */
14817 if (crtc->active && !intel_crtc_has_encoders(crtc))
14818 intel_crtc_disable_noatomic(&crtc->base, ctx);
14820 if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
14822 * We start out with underrun reporting disabled to avoid races.
14823 * For correct bookkeeping mark this on active crtcs.
14825 * Also on gmch platforms we dont have any hardware bits to
14826 * disable the underrun reporting. Which means we need to start
14827 * out with underrun reporting disabled also on inactive pipes,
14828 * since otherwise we'll complain about the garbage we read when
14829 * e.g. coming up after runtime pm.
14831 * No protection against concurrent access is required - at
14832 * worst a fifo underrun happens which also sets this to false.
14834 crtc->cpu_fifo_underrun_disabled = true;
14836 * We track the PCH trancoder underrun reporting state
14837 * within the crtc. With crtc for pipe A housing the underrun
14838 * reporting state for PCH transcoder A, crtc for pipe B housing
14839 * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
14840 * and marking underrun reporting as disabled for the non-existing
14841 * PCH transcoders B and C would prevent enabling the south
14842 * error interrupt (see cpt_can_enable_serr_int()).
14844 if (has_pch_trancoder(dev_priv, crtc->pipe))
14845 crtc->pch_fifo_underrun_disabled = true;
14849 static void intel_sanitize_encoder(struct intel_encoder *encoder)
14851 struct intel_connector *connector;
14853 /* We need to check both for a crtc link (meaning that the
14854 * encoder is active and trying to read from a pipe) and the
14855 * pipe itself being active. */
14856 bool has_active_crtc = encoder->base.crtc &&
14857 to_intel_crtc(encoder->base.crtc)->active;
14859 connector = intel_encoder_find_connector(encoder);
14860 if (connector && !has_active_crtc) {
14861 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
14862 encoder->base.base.id,
14863 encoder->base.name);
14865 /* Connector is active, but has no active pipe. This is
14866 * fallout from our resume register restoring. Disable
14867 * the encoder manually again. */
14868 if (encoder->base.crtc) {
14869 struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
14871 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
14872 encoder->base.base.id,
14873 encoder->base.name);
14874 encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
14875 if (encoder->post_disable)
14876 encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
14878 encoder->base.crtc = NULL;
14880 /* Inconsistent output/port/pipe state happens presumably due to
14881 * a bug in one of the get_hw_state functions. Or someplace else
14882 * in our code, like the register restore mess on resume. Clamp
14883 * things to off as a safer default. */
14885 connector->base.dpms = DRM_MODE_DPMS_OFF;
14886 connector->base.encoder = NULL;
14888 /* Enabled encoders without active connectors will be fixed in
14889 * the crtc fixup. */
14892 void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
14894 i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
14896 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
14897 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
14898 i915_disable_vga(dev_priv);
14902 void i915_redisable_vga(struct drm_i915_private *dev_priv)
14904 /* This function can be called both from intel_modeset_setup_hw_state or
14905 * at a very early point in our resume sequence, where the power well
14906 * structures are not yet restored. Since this function is at a very
14907 * paranoid "someone might have enabled VGA while we were not looking"
14908 * level, just check if the power well is enabled instead of trying to
14909 * follow the "don't touch the power well if we don't need it" policy
14910 * the rest of the driver uses. */
14911 if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
14914 i915_redisable_vga_power_on(dev_priv);
14916 intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
14919 static bool primary_get_hw_state(struct intel_plane *plane)
14921 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
14923 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
14926 /* FIXME read out full plane state for all planes */
14927 static void readout_plane_state(struct intel_crtc *crtc)
14929 struct intel_plane *primary = to_intel_plane(crtc->base.primary);
14932 visible = crtc->active && primary_get_hw_state(primary);
14934 intel_set_plane_visible(to_intel_crtc_state(crtc->base.state),
14935 to_intel_plane_state(primary->base.state),
14939 static void intel_modeset_readout_hw_state(struct drm_device *dev)
14941 struct drm_i915_private *dev_priv = to_i915(dev);
14943 struct intel_crtc *crtc;
14944 struct intel_encoder *encoder;
14945 struct intel_connector *connector;
14946 struct drm_connector_list_iter conn_iter;
14949 dev_priv->active_crtcs = 0;
14951 for_each_intel_crtc(dev, crtc) {
14952 struct intel_crtc_state *crtc_state =
14953 to_intel_crtc_state(crtc->base.state);
14955 __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
14956 memset(crtc_state, 0, sizeof(*crtc_state));
14957 crtc_state->base.crtc = &crtc->base;
14959 crtc_state->base.active = crtc_state->base.enable =
14960 dev_priv->display.get_pipe_config(crtc, crtc_state);
14962 crtc->base.enabled = crtc_state->base.enable;
14963 crtc->active = crtc_state->base.active;
14965 if (crtc_state->base.active)
14966 dev_priv->active_crtcs |= 1 << crtc->pipe;
14968 readout_plane_state(crtc);
14970 DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
14971 crtc->base.base.id, crtc->base.name,
14972 enableddisabled(crtc_state->base.active));
14975 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
14976 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
14978 pll->on = pll->funcs.get_hw_state(dev_priv, pll,
14979 &pll->state.hw_state);
14980 pll->state.crtc_mask = 0;
14981 for_each_intel_crtc(dev, crtc) {
14982 struct intel_crtc_state *crtc_state =
14983 to_intel_crtc_state(crtc->base.state);
14985 if (crtc_state->base.active &&
14986 crtc_state->shared_dpll == pll)
14987 pll->state.crtc_mask |= 1 << crtc->pipe;
14989 pll->active_mask = pll->state.crtc_mask;
14991 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
14992 pll->name, pll->state.crtc_mask, pll->on);
14995 for_each_intel_encoder(dev, encoder) {
14998 if (encoder->get_hw_state(encoder, &pipe)) {
14999 struct intel_crtc_state *crtc_state;
15001 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15002 crtc_state = to_intel_crtc_state(crtc->base.state);
15004 encoder->base.crtc = &crtc->base;
15005 encoder->get_config(encoder, crtc_state);
15007 encoder->base.crtc = NULL;
15010 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
15011 encoder->base.base.id, encoder->base.name,
15012 enableddisabled(encoder->base.crtc),
15016 drm_connector_list_iter_begin(dev, &conn_iter);
15017 for_each_intel_connector_iter(connector, &conn_iter) {
15018 if (connector->get_hw_state(connector)) {
15019 connector->base.dpms = DRM_MODE_DPMS_ON;
15021 encoder = connector->encoder;
15022 connector->base.encoder = &encoder->base;
15024 if (encoder->base.crtc &&
15025 encoder->base.crtc->state->active) {
15027 * This has to be done during hardware readout
15028 * because anything calling .crtc_disable may
15029 * rely on the connector_mask being accurate.
15031 encoder->base.crtc->state->connector_mask |=
15032 1 << drm_connector_index(&connector->base);
15033 encoder->base.crtc->state->encoder_mask |=
15034 1 << drm_encoder_index(&encoder->base);
15038 connector->base.dpms = DRM_MODE_DPMS_OFF;
15039 connector->base.encoder = NULL;
15041 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15042 connector->base.base.id, connector->base.name,
15043 enableddisabled(connector->base.encoder));
15045 drm_connector_list_iter_end(&conn_iter);
15047 for_each_intel_crtc(dev, crtc) {
15048 struct intel_crtc_state *crtc_state =
15049 to_intel_crtc_state(crtc->base.state);
15052 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15053 if (crtc_state->base.active) {
15054 intel_mode_from_pipe_config(&crtc->base.mode, crtc_state);
15055 intel_mode_from_pipe_config(&crtc_state->base.adjusted_mode, crtc_state);
15056 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15059 * The initial mode needs to be set in order to keep
15060 * the atomic core happy. It wants a valid mode if the
15061 * crtc's enabled, so we do the above call.
15063 * But we don't set all the derived state fully, hence
15064 * set a flag to indicate that a full recalculation is
15065 * needed on the next commit.
15067 crtc_state->base.mode.private_flags = I915_MODE_FLAG_INHERITED;
15069 intel_crtc_compute_pixel_rate(crtc_state);
15071 if (dev_priv->display.modeset_calc_cdclk) {
15072 min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
15073 if (WARN_ON(min_cdclk < 0))
15077 drm_calc_timestamping_constants(&crtc->base,
15078 &crtc_state->base.adjusted_mode);
15079 update_scanline_offset(crtc);
15082 dev_priv->min_cdclk[crtc->pipe] = min_cdclk;
15083 dev_priv->min_voltage_level[crtc->pipe] =
15084 crtc_state->min_voltage_level;
15086 intel_pipe_config_sanity_check(dev_priv, crtc_state);
15091 get_encoder_power_domains(struct drm_i915_private *dev_priv)
15093 struct intel_encoder *encoder;
15095 for_each_intel_encoder(&dev_priv->drm, encoder) {
15097 enum intel_display_power_domain domain;
15099 if (!encoder->get_power_domains)
15102 get_domains = encoder->get_power_domains(encoder);
15103 for_each_power_domain(domain, get_domains)
15104 intel_display_power_get(dev_priv, domain);
15108 /* Scan out the current hw modeset state,
15109 * and sanitizes it to the current state
15112 intel_modeset_setup_hw_state(struct drm_device *dev,
15113 struct drm_modeset_acquire_ctx *ctx)
15115 struct drm_i915_private *dev_priv = to_i915(dev);
15117 struct intel_crtc *crtc;
15118 struct intel_encoder *encoder;
15121 if (IS_HASWELL(dev_priv)) {
15123 * WaRsPkgCStateDisplayPMReq:hsw
15124 * System hang if this isn't done before disabling all planes!
15126 I915_WRITE(CHICKEN_PAR1_1,
15127 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
15130 intel_modeset_readout_hw_state(dev);
15132 /* HW state is read out, now we need to sanitize this mess. */
15133 get_encoder_power_domains(dev_priv);
15135 for_each_intel_encoder(dev, encoder) {
15136 intel_sanitize_encoder(encoder);
15139 for_each_pipe(dev_priv, pipe) {
15140 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15142 intel_sanitize_crtc(crtc, ctx);
15143 intel_dump_pipe_config(crtc, crtc->config,
15144 "[setup_hw_state]");
15147 intel_modeset_update_connector_atomic_state(dev);
15149 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15150 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15152 if (!pll->on || pll->active_mask)
15155 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15157 pll->funcs.disable(dev_priv, pll);
15161 if (IS_G4X(dev_priv)) {
15162 g4x_wm_get_hw_state(dev);
15163 g4x_wm_sanitize(dev_priv);
15164 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
15165 vlv_wm_get_hw_state(dev);
15166 vlv_wm_sanitize(dev_priv);
15167 } else if (INTEL_GEN(dev_priv) >= 9) {
15168 skl_wm_get_hw_state(dev);
15169 } else if (HAS_PCH_SPLIT(dev_priv)) {
15170 ilk_wm_get_hw_state(dev);
15173 for_each_intel_crtc(dev, crtc) {
15176 put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
15177 if (WARN_ON(put_domains))
15178 modeset_put_power_domains(dev_priv, put_domains);
15180 intel_display_set_init_power(dev_priv, false);
15182 intel_power_domains_verify_state(dev_priv);
15184 intel_fbc_init_pipe_state(dev_priv);
15187 void intel_display_resume(struct drm_device *dev)
15189 struct drm_i915_private *dev_priv = to_i915(dev);
15190 struct drm_atomic_state *state = dev_priv->modeset_restore_state;
15191 struct drm_modeset_acquire_ctx ctx;
15194 dev_priv->modeset_restore_state = NULL;
15196 state->acquire_ctx = &ctx;
15198 drm_modeset_acquire_init(&ctx, 0);
15201 ret = drm_modeset_lock_all_ctx(dev, &ctx);
15202 if (ret != -EDEADLK)
15205 drm_modeset_backoff(&ctx);
15209 ret = __intel_display_resume(dev, state, &ctx);
15211 intel_enable_ipc(dev_priv);
15212 drm_modeset_drop_locks(&ctx);
15213 drm_modeset_acquire_fini(&ctx);
15216 DRM_ERROR("Restoring old state failed with %i\n", ret);
15218 drm_atomic_state_put(state);
15221 int intel_connector_register(struct drm_connector *connector)
15223 struct intel_connector *intel_connector = to_intel_connector(connector);
15226 ret = intel_backlight_device_register(intel_connector);
15236 void intel_connector_unregister(struct drm_connector *connector)
15238 struct intel_connector *intel_connector = to_intel_connector(connector);
15240 intel_backlight_device_unregister(intel_connector);
15241 intel_panel_destroy_backlight(connector);
15244 static void intel_hpd_poll_fini(struct drm_device *dev)
15246 struct intel_connector *connector;
15247 struct drm_connector_list_iter conn_iter;
15249 /* First disable polling... */
15250 drm_kms_helper_poll_fini(dev);
15252 /* Then kill the work that may have been queued by hpd. */
15253 drm_connector_list_iter_begin(dev, &conn_iter);
15254 for_each_intel_connector_iter(connector, &conn_iter) {
15255 if (connector->modeset_retry_work.func)
15256 cancel_work_sync(&connector->modeset_retry_work);
15258 drm_connector_list_iter_end(&conn_iter);
15261 void intel_modeset_cleanup(struct drm_device *dev)
15263 struct drm_i915_private *dev_priv = to_i915(dev);
15265 flush_work(&dev_priv->atomic_helper.free_work);
15266 WARN_ON(!llist_empty(&dev_priv->atomic_helper.free_list));
15268 intel_disable_gt_powersave(dev_priv);
15271 * Interrupts and polling as the first thing to avoid creating havoc.
15272 * Too much stuff here (turning of connectors, ...) would
15273 * experience fancy races otherwise.
15275 intel_irq_uninstall(dev_priv);
15278 * Due to the hpd irq storm handling the hotplug work can re-arm the
15279 * poll handlers. Hence disable polling after hpd handling is shut down.
15281 intel_hpd_poll_fini(dev);
15283 /* poll work can call into fbdev, hence clean that up afterwards */
15284 intel_fbdev_fini(dev_priv);
15286 intel_unregister_dsm_handler();
15288 intel_fbc_global_disable(dev_priv);
15290 /* flush any delayed tasks or pending work */
15291 flush_scheduled_work();
15293 drm_mode_config_cleanup(dev);
15295 intel_cleanup_overlay(dev_priv);
15297 intel_cleanup_gt_powersave(dev_priv);
15299 intel_teardown_gmbus(dev_priv);
15302 void intel_connector_attach_encoder(struct intel_connector *connector,
15303 struct intel_encoder *encoder)
15305 connector->encoder = encoder;
15306 drm_mode_connector_attach_encoder(&connector->base,
15311 * set vga decode state - true == enable VGA decode
15313 int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
15315 unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
15318 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15319 DRM_ERROR("failed to read control word\n");
15323 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15327 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15329 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
15331 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15332 DRM_ERROR("failed to write control word\n");
15339 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
15341 struct intel_display_error_state {
15343 u32 power_well_driver;
15345 int num_transcoders;
15347 struct intel_cursor_error_state {
15352 } cursor[I915_MAX_PIPES];
15354 struct intel_pipe_error_state {
15355 bool power_domain_on;
15358 } pipe[I915_MAX_PIPES];
15360 struct intel_plane_error_state {
15368 } plane[I915_MAX_PIPES];
15370 struct intel_transcoder_error_state {
15371 bool power_domain_on;
15372 enum transcoder cpu_transcoder;
15385 struct intel_display_error_state *
15386 intel_display_capture_error_state(struct drm_i915_private *dev_priv)
15388 struct intel_display_error_state *error;
15389 int transcoders[] = {
15397 if (INTEL_INFO(dev_priv)->num_pipes == 0)
15400 error = kzalloc(sizeof(*error), GFP_ATOMIC);
15404 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
15405 error->power_well_driver =
15406 I915_READ(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL));
15408 for_each_pipe(dev_priv, i) {
15409 error->pipe[i].power_domain_on =
15410 __intel_display_power_is_enabled(dev_priv,
15411 POWER_DOMAIN_PIPE(i));
15412 if (!error->pipe[i].power_domain_on)
15415 error->cursor[i].control = I915_READ(CURCNTR(i));
15416 error->cursor[i].position = I915_READ(CURPOS(i));
15417 error->cursor[i].base = I915_READ(CURBASE(i));
15419 error->plane[i].control = I915_READ(DSPCNTR(i));
15420 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
15421 if (INTEL_GEN(dev_priv) <= 3) {
15422 error->plane[i].size = I915_READ(DSPSIZE(i));
15423 error->plane[i].pos = I915_READ(DSPPOS(i));
15425 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
15426 error->plane[i].addr = I915_READ(DSPADDR(i));
15427 if (INTEL_GEN(dev_priv) >= 4) {
15428 error->plane[i].surface = I915_READ(DSPSURF(i));
15429 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15432 error->pipe[i].source = I915_READ(PIPESRC(i));
15434 if (HAS_GMCH_DISPLAY(dev_priv))
15435 error->pipe[i].stat = I915_READ(PIPESTAT(i));
15438 /* Note: this does not include DSI transcoders. */
15439 error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
15440 if (HAS_DDI(dev_priv))
15441 error->num_transcoders++; /* Account for eDP. */
15443 for (i = 0; i < error->num_transcoders; i++) {
15444 enum transcoder cpu_transcoder = transcoders[i];
15446 error->transcoder[i].power_domain_on =
15447 __intel_display_power_is_enabled(dev_priv,
15448 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
15449 if (!error->transcoder[i].power_domain_on)
15452 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15454 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15455 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15456 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15457 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15458 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15459 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15460 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
15466 #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15469 intel_display_print_error_state(struct drm_i915_error_state_buf *m,
15470 struct intel_display_error_state *error)
15472 struct drm_i915_private *dev_priv = m->i915;
15478 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
15479 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
15480 err_printf(m, "PWR_WELL_CTL2: %08x\n",
15481 error->power_well_driver);
15482 for_each_pipe(dev_priv, i) {
15483 err_printf(m, "Pipe [%d]:\n", i);
15484 err_printf(m, " Power: %s\n",
15485 onoff(error->pipe[i].power_domain_on));
15486 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
15487 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
15489 err_printf(m, "Plane [%d]:\n", i);
15490 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15491 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
15492 if (INTEL_GEN(dev_priv) <= 3) {
15493 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15494 err_printf(m, " POS: %08x\n", error->plane[i].pos);
15496 if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
15497 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
15498 if (INTEL_GEN(dev_priv) >= 4) {
15499 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15500 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
15503 err_printf(m, "Cursor [%d]:\n", i);
15504 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15505 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15506 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
15509 for (i = 0; i < error->num_transcoders; i++) {
15510 err_printf(m, "CPU transcoder: %s\n",
15511 transcoder_name(error->transcoder[i].cpu_transcoder));
15512 err_printf(m, " Power: %s\n",
15513 onoff(error->transcoder[i].power_domain_on));
15514 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15515 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15516 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15517 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15518 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15519 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15520 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);