2 * Copyright © 2014-2017 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #ifndef _INTEL_DEVICE_INFO_H_
26 #define _INTEL_DEVICE_INFO_H_
28 #include <uapi/drm/i915_drm.h>
30 #include "intel_step.h"
32 #include "display/intel_display.h"
34 #include "gt/intel_engine_types.h"
35 #include "gt/intel_context_types.h"
36 #include "gt/intel_sseu.h"
39 struct drm_i915_private;
41 /* Keep in gen based order, and chronological order within a gen */
43 INTEL_PLATFORM_UNINITIALIZED = 0,
97 * Subplatform bits share the same namespace per parent platform. In other words
98 * it is fine for the same bit to be used on multiple parent platforms.
101 #define INTEL_SUBPLATFORM_BITS (3)
102 #define INTEL_SUBPLATFORM_MASK (BIT(INTEL_SUBPLATFORM_BITS) - 1)
104 /* HSW/BDW/SKL/KBL/CFL */
105 #define INTEL_SUBPLATFORM_ULT (0)
106 #define INTEL_SUBPLATFORM_ULX (1)
109 #define INTEL_SUBPLATFORM_PORTF (0)
112 #define INTEL_SUBPLATFORM_UY (0)
115 #define INTEL_SUBPLATFORM_G10 0
116 #define INTEL_SUBPLATFORM_G11 1
117 #define INTEL_SUBPLATFORM_G12 2
120 #define INTEL_SUBPLATFORM_RPL 0
124 * As #define INTEL_SUBPLATFORM_RPL 0 will apply
125 * here too, SUBPLATFORM_N will have different
128 #define INTEL_SUBPLATFORM_N 1
131 #define INTEL_SUBPLATFORM_M 0
132 #define INTEL_SUBPLATFORM_P 1
134 enum intel_ppgtt_type {
135 INTEL_PPGTT_NONE = I915_GEM_PPGTT_NONE,
136 INTEL_PPGTT_ALIASING = I915_GEM_PPGTT_ALIASING,
137 INTEL_PPGTT_FULL = I915_GEM_PPGTT_FULL,
140 #define DEV_INFO_FOR_EACH_FLAG(func) \
143 func(require_force_probe); \
145 /* Keep has_* in alphabetical order */ \
146 func(has_64bit_reloc); \
147 func(has_64k_pages); \
148 func(needs_compact_pt); \
149 func(gpu_reset_clobbers_display); \
150 func(has_reset_engine); \
151 func(has_3d_pipeline); \
153 func(has_flat_ccs); \
154 func(has_global_mocs); \
156 func(has_heci_pxp); \
157 func(has_heci_gscfi); \
158 func(has_guc_deprivilege); \
159 func(has_l3_ccs_read); \
162 func(has_logical_ring_contexts); \
163 func(has_logical_ring_elsq); \
164 func(has_media_ratio_mode); \
165 func(has_mslice_steering); \
166 func(has_one_eu_per_fuse_bit); \
167 func(has_pooled_eu); \
172 func(has_runtime_pm); \
174 func(has_coherent_ggtt); \
175 func(unfenced_needs_alignment); \
176 func(hws_needs_physical);
178 #define DEV_INFO_DISPLAY_FOR_EACH_FLAG(func) \
179 /* Keep in alphabetical order */ \
180 func(cursor_needs_physical); \
181 func(has_cdclk_crawl); \
187 func(has_fpga_dbg); \
193 func(has_modular_fia); \
196 func(has_psr_hw_tracking); \
197 func(overlay_needs_physical); \
205 struct intel_device_info {
206 struct ip_version graphics;
207 struct ip_version media;
209 intel_engine_mask_t platform_engine_mask; /* Engines supported by the HW */
211 enum intel_platform platform;
213 unsigned int dma_mask_size; /* available DMA address bits */
215 enum intel_ppgtt_type ppgtt_type;
216 unsigned int ppgtt_size; /* log2, e.g. 31/32/48 bits */
218 unsigned int page_sizes; /* page sizes supported by the HW */
220 u32 memory_regions; /* regions supported by the HW */
222 u8 gt; /* GT number, 0 if undefined */
224 #define DEFINE_FLAG(name) u8 name:1
225 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
233 u8 cpu_transcoder_mask;
238 u16 size; /* in blocks */
242 #define DEFINE_FLAG(name) u8 name:1
243 DEV_INFO_DISPLAY_FOR_EACH_FLAG(DEFINE_FLAG);
246 /* Global register offset for the display engine */
249 /* Register offsets for the various display pipes and transcoders */
250 u32 pipe_offsets[I915_MAX_TRANSCODERS];
251 u32 trans_offsets[I915_MAX_TRANSCODERS];
252 u32 cursor_offsets[I915_MAX_PIPES];
255 u32 degamma_lut_size;
257 u32 degamma_lut_tests;
263 struct intel_runtime_info {
265 * Platform mask is used for optimizing or-ed IS_PLATFORM calls into
266 * into single runtime conditionals, and also to provide groundwork
267 * for future per platform, or per SKU build optimizations.
269 * Array can be extended when necessary if the corresponding
270 * BUILD_BUG_ON is hit.
272 u32 platform_mask[2];
276 u8 num_sprites[I915_MAX_PIPES];
277 u8 num_scalers[I915_MAX_PIPES];
281 struct intel_step_info step;
284 struct intel_driver_caps {
285 unsigned int scheduler;
286 bool has_logical_contexts:1;
289 const char *intel_platform_name(enum intel_platform platform);
291 void intel_device_info_subplatform_init(struct drm_i915_private *dev_priv);
292 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
294 void intel_device_info_print_static(const struct intel_device_info *info,
295 struct drm_printer *p);
296 void intel_device_info_print_runtime(const struct intel_runtime_info *info,
297 struct drm_printer *p);
299 void intel_driver_caps_print(const struct intel_driver_caps *caps,
300 struct drm_printer *p);