Merge remote-tracking branch 'asoc/topic/pcm5102a' into asoc-next
[linux-2.6-block.git] / drivers / gpu / drm / i915 / intel_crt.c
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *      Eric Anholt <eric@anholt.net>
25  */
26
27 #include <linux/dmi.h>
28 #include <linux/i2c.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_atomic_helper.h>
32 #include <drm/drm_crtc.h>
33 #include <drm/drm_crtc_helper.h>
34 #include <drm/drm_edid.h>
35 #include "intel_drv.h"
36 #include <drm/i915_drm.h>
37 #include "i915_drv.h"
38
39 /* Here's the desired hotplug mode */
40 #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 |                \
41                            ADPA_CRT_HOTPLUG_WARMUP_10MS |               \
42                            ADPA_CRT_HOTPLUG_SAMPLE_4S |                 \
43                            ADPA_CRT_HOTPLUG_VOLTAGE_50 |                \
44                            ADPA_CRT_HOTPLUG_VOLREF_325MV |              \
45                            ADPA_CRT_HOTPLUG_ENABLE)
46
47 struct intel_crt {
48         struct intel_encoder base;
49         /* DPMS state is stored in the connector, which we need in the
50          * encoder's enable/disable callbacks */
51         struct intel_connector *connector;
52         bool force_hotplug_required;
53         i915_reg_t adpa_reg;
54 };
55
56 static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
57 {
58         return container_of(encoder, struct intel_crt, base);
59 }
60
61 static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62 {
63         return intel_encoder_to_crt(intel_attached_encoder(connector));
64 }
65
66 static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67                                    enum pipe *pipe)
68 {
69         struct drm_device *dev = encoder->base.dev;
70         struct drm_i915_private *dev_priv = to_i915(dev);
71         struct intel_crt *crt = intel_encoder_to_crt(encoder);
72         u32 tmp;
73         bool ret;
74
75         if (!intel_display_power_get_if_enabled(dev_priv,
76                                                 encoder->power_domain))
77                 return false;
78
79         ret = false;
80
81         tmp = I915_READ(crt->adpa_reg);
82
83         if (!(tmp & ADPA_DAC_ENABLE))
84                 goto out;
85
86         if (HAS_PCH_CPT(dev_priv))
87                 *pipe = PORT_TO_PIPE_CPT(tmp);
88         else
89                 *pipe = PORT_TO_PIPE(tmp);
90
91         ret = true;
92 out:
93         intel_display_power_put(dev_priv, encoder->power_domain);
94
95         return ret;
96 }
97
98 static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
99 {
100         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
101         struct intel_crt *crt = intel_encoder_to_crt(encoder);
102         u32 tmp, flags = 0;
103
104         tmp = I915_READ(crt->adpa_reg);
105
106         if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
107                 flags |= DRM_MODE_FLAG_PHSYNC;
108         else
109                 flags |= DRM_MODE_FLAG_NHSYNC;
110
111         if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
112                 flags |= DRM_MODE_FLAG_PVSYNC;
113         else
114                 flags |= DRM_MODE_FLAG_NVSYNC;
115
116         return flags;
117 }
118
119 static void intel_crt_get_config(struct intel_encoder *encoder,
120                                  struct intel_crtc_state *pipe_config)
121 {
122         pipe_config->output_types |= BIT(INTEL_OUTPUT_ANALOG);
123
124         pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
125
126         pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
127 }
128
129 static void hsw_crt_get_config(struct intel_encoder *encoder,
130                                struct intel_crtc_state *pipe_config)
131 {
132         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
133
134         intel_ddi_get_config(encoder, pipe_config);
135
136         pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
137                                               DRM_MODE_FLAG_NHSYNC |
138                                               DRM_MODE_FLAG_PVSYNC |
139                                               DRM_MODE_FLAG_NVSYNC);
140         pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
141
142         pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
143 }
144
145 /* Note: The caller is required to filter out dpms modes not supported by the
146  * platform. */
147 static void intel_crt_set_dpms(struct intel_encoder *encoder,
148                                const struct intel_crtc_state *crtc_state,
149                                int mode)
150 {
151         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
152         struct intel_crt *crt = intel_encoder_to_crt(encoder);
153         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
154         const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
155         u32 adpa;
156
157         if (INTEL_GEN(dev_priv) >= 5)
158                 adpa = ADPA_HOTPLUG_BITS;
159         else
160                 adpa = 0;
161
162         if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
163                 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
164         if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
165                 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
166
167         /* For CPT allow 3 pipe config, for others just use A or B */
168         if (HAS_PCH_LPT(dev_priv))
169                 ; /* Those bits don't exist here */
170         else if (HAS_PCH_CPT(dev_priv))
171                 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
172         else if (crtc->pipe == 0)
173                 adpa |= ADPA_PIPE_A_SELECT;
174         else
175                 adpa |= ADPA_PIPE_B_SELECT;
176
177         if (!HAS_PCH_SPLIT(dev_priv))
178                 I915_WRITE(BCLRPAT(crtc->pipe), 0);
179
180         switch (mode) {
181         case DRM_MODE_DPMS_ON:
182                 adpa |= ADPA_DAC_ENABLE;
183                 break;
184         case DRM_MODE_DPMS_STANDBY:
185                 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
186                 break;
187         case DRM_MODE_DPMS_SUSPEND:
188                 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
189                 break;
190         case DRM_MODE_DPMS_OFF:
191                 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
192                 break;
193         }
194
195         I915_WRITE(crt->adpa_reg, adpa);
196 }
197
198 static void intel_disable_crt(struct intel_encoder *encoder,
199                               const struct intel_crtc_state *old_crtc_state,
200                               const struct drm_connector_state *old_conn_state)
201 {
202         intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
203 }
204
205 static void pch_disable_crt(struct intel_encoder *encoder,
206                             const struct intel_crtc_state *old_crtc_state,
207                             const struct drm_connector_state *old_conn_state)
208 {
209 }
210
211 static void pch_post_disable_crt(struct intel_encoder *encoder,
212                                  const struct intel_crtc_state *old_crtc_state,
213                                  const struct drm_connector_state *old_conn_state)
214 {
215         intel_disable_crt(encoder, old_crtc_state, old_conn_state);
216 }
217
218 static void hsw_disable_crt(struct intel_encoder *encoder,
219                             const struct intel_crtc_state *old_crtc_state,
220                             const struct drm_connector_state *old_conn_state)
221 {
222         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
223
224         WARN_ON(!old_crtc_state->has_pch_encoder);
225
226         intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
227 }
228
229 static void hsw_post_disable_crt(struct intel_encoder *encoder,
230                                  const struct intel_crtc_state *old_crtc_state,
231                                  const struct drm_connector_state *old_conn_state)
232 {
233         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
234
235         pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
236
237         lpt_disable_pch_transcoder(dev_priv);
238         lpt_disable_iclkip(dev_priv);
239
240         intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
241
242         WARN_ON(!old_crtc_state->has_pch_encoder);
243
244         intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
245 }
246
247 static void hsw_pre_pll_enable_crt(struct intel_encoder *encoder,
248                                    const struct intel_crtc_state *crtc_state,
249                                    const struct drm_connector_state *conn_state)
250 {
251         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
252
253         WARN_ON(!crtc_state->has_pch_encoder);
254
255         intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
256 }
257
258 static void hsw_pre_enable_crt(struct intel_encoder *encoder,
259                                const struct intel_crtc_state *crtc_state,
260                                const struct drm_connector_state *conn_state)
261 {
262         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
263         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
264         enum pipe pipe = crtc->pipe;
265
266         WARN_ON(!crtc_state->has_pch_encoder);
267
268         intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
269
270         dev_priv->display.fdi_link_train(crtc, crtc_state);
271 }
272
273 static void hsw_enable_crt(struct intel_encoder *encoder,
274                            const struct intel_crtc_state *crtc_state,
275                            const struct drm_connector_state *conn_state)
276 {
277         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
278         struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
279         enum pipe pipe = crtc->pipe;
280
281         WARN_ON(!crtc_state->has_pch_encoder);
282
283         intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
284
285         intel_wait_for_vblank(dev_priv, pipe);
286         intel_wait_for_vblank(dev_priv, pipe);
287         intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
288         intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
289 }
290
291 static void intel_enable_crt(struct intel_encoder *encoder,
292                              const struct intel_crtc_state *crtc_state,
293                              const struct drm_connector_state *conn_state)
294 {
295         intel_crt_set_dpms(encoder, crtc_state, DRM_MODE_DPMS_ON);
296 }
297
298 static enum drm_mode_status
299 intel_crt_mode_valid(struct drm_connector *connector,
300                      struct drm_display_mode *mode)
301 {
302         struct drm_device *dev = connector->dev;
303         struct drm_i915_private *dev_priv = to_i915(dev);
304         int max_dotclk = dev_priv->max_dotclk_freq;
305         int max_clock;
306
307         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
308                 return MODE_NO_DBLESCAN;
309
310         if (mode->clock < 25000)
311                 return MODE_CLOCK_LOW;
312
313         if (HAS_PCH_LPT(dev_priv))
314                 max_clock = 180000;
315         else if (IS_VALLEYVIEW(dev_priv))
316                 /*
317                  * 270 MHz due to current DPLL limits,
318                  * DAC limit supposedly 355 MHz.
319                  */
320                 max_clock = 270000;
321         else if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv))
322                 max_clock = 400000;
323         else
324                 max_clock = 350000;
325         if (mode->clock > max_clock)
326                 return MODE_CLOCK_HIGH;
327
328         if (mode->clock > max_dotclk)
329                 return MODE_CLOCK_HIGH;
330
331         /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
332         if (HAS_PCH_LPT(dev_priv) &&
333             (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
334                 return MODE_CLOCK_HIGH;
335
336         return MODE_OK;
337 }
338
339 static bool intel_crt_compute_config(struct intel_encoder *encoder,
340                                      struct intel_crtc_state *pipe_config,
341                                      struct drm_connector_state *conn_state)
342 {
343         return true;
344 }
345
346 static bool pch_crt_compute_config(struct intel_encoder *encoder,
347                                    struct intel_crtc_state *pipe_config,
348                                    struct drm_connector_state *conn_state)
349 {
350         pipe_config->has_pch_encoder = true;
351
352         return true;
353 }
354
355 static bool hsw_crt_compute_config(struct intel_encoder *encoder,
356                                    struct intel_crtc_state *pipe_config,
357                                    struct drm_connector_state *conn_state)
358 {
359         struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
360
361         pipe_config->has_pch_encoder = true;
362
363         /* LPT FDI RX only supports 8bpc. */
364         if (HAS_PCH_LPT(dev_priv)) {
365                 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
366                         DRM_DEBUG_KMS("LPT only supports 24bpp\n");
367                         return false;
368                 }
369
370                 pipe_config->pipe_bpp = 24;
371         }
372
373         /* FDI must always be 2.7 GHz */
374         pipe_config->port_clock = 135000 * 2;
375
376         return true;
377 }
378
379 static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
380 {
381         struct drm_device *dev = connector->dev;
382         struct intel_crt *crt = intel_attached_crt(connector);
383         struct drm_i915_private *dev_priv = to_i915(dev);
384         u32 adpa;
385         bool ret;
386
387         /* The first time through, trigger an explicit detection cycle */
388         if (crt->force_hotplug_required) {
389                 bool turn_off_dac = HAS_PCH_SPLIT(dev_priv);
390                 u32 save_adpa;
391
392                 crt->force_hotplug_required = 0;
393
394                 save_adpa = adpa = I915_READ(crt->adpa_reg);
395                 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
396
397                 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
398                 if (turn_off_dac)
399                         adpa &= ~ADPA_DAC_ENABLE;
400
401                 I915_WRITE(crt->adpa_reg, adpa);
402
403                 if (intel_wait_for_register(dev_priv,
404                                             crt->adpa_reg,
405                                             ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
406                                             1000))
407                         DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
408
409                 if (turn_off_dac) {
410                         I915_WRITE(crt->adpa_reg, save_adpa);
411                         POSTING_READ(crt->adpa_reg);
412                 }
413         }
414
415         /* Check the status to see if both blue and green are on now */
416         adpa = I915_READ(crt->adpa_reg);
417         if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
418                 ret = true;
419         else
420                 ret = false;
421         DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
422
423         return ret;
424 }
425
426 static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
427 {
428         struct drm_device *dev = connector->dev;
429         struct intel_crt *crt = intel_attached_crt(connector);
430         struct drm_i915_private *dev_priv = to_i915(dev);
431         bool reenable_hpd;
432         u32 adpa;
433         bool ret;
434         u32 save_adpa;
435
436         /*
437          * Doing a force trigger causes a hpd interrupt to get sent, which can
438          * get us stuck in a loop if we're polling:
439          *  - We enable power wells and reset the ADPA
440          *  - output_poll_exec does force probe on VGA, triggering a hpd
441          *  - HPD handler waits for poll to unlock dev->mode_config.mutex
442          *  - output_poll_exec shuts off the ADPA, unlocks
443          *    dev->mode_config.mutex
444          *  - HPD handler runs, resets ADPA and brings us back to the start
445          *
446          * Just disable HPD interrupts here to prevent this
447          */
448         reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
449
450         save_adpa = adpa = I915_READ(crt->adpa_reg);
451         DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
452
453         adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
454
455         I915_WRITE(crt->adpa_reg, adpa);
456
457         if (intel_wait_for_register(dev_priv,
458                                     crt->adpa_reg,
459                                     ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
460                                     1000)) {
461                 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
462                 I915_WRITE(crt->adpa_reg, save_adpa);
463         }
464
465         /* Check the status to see if both blue and green are on now */
466         adpa = I915_READ(crt->adpa_reg);
467         if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
468                 ret = true;
469         else
470                 ret = false;
471
472         DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
473
474         if (reenable_hpd)
475                 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
476
477         return ret;
478 }
479
480 /**
481  * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
482  *
483  * Not for i915G/i915GM
484  *
485  * \return true if CRT is connected.
486  * \return false if CRT is disconnected.
487  */
488 static bool intel_crt_detect_hotplug(struct drm_connector *connector)
489 {
490         struct drm_device *dev = connector->dev;
491         struct drm_i915_private *dev_priv = to_i915(dev);
492         u32 stat;
493         bool ret = false;
494         int i, tries = 0;
495
496         if (HAS_PCH_SPLIT(dev_priv))
497                 return intel_ironlake_crt_detect_hotplug(connector);
498
499         if (IS_VALLEYVIEW(dev_priv))
500                 return valleyview_crt_detect_hotplug(connector);
501
502         /*
503          * On 4 series desktop, CRT detect sequence need to be done twice
504          * to get a reliable result.
505          */
506
507         if (IS_G4X(dev_priv) && !IS_GM45(dev_priv))
508                 tries = 2;
509         else
510                 tries = 1;
511
512         for (i = 0; i < tries ; i++) {
513                 /* turn on the FORCE_DETECT */
514                 i915_hotplug_interrupt_update(dev_priv,
515                                               CRT_HOTPLUG_FORCE_DETECT,
516                                               CRT_HOTPLUG_FORCE_DETECT);
517                 /* wait for FORCE_DETECT to go off */
518                 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
519                                             CRT_HOTPLUG_FORCE_DETECT, 0,
520                                             1000))
521                         DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
522         }
523
524         stat = I915_READ(PORT_HOTPLUG_STAT);
525         if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
526                 ret = true;
527
528         /* clear the interrupt we just generated, if any */
529         I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
530
531         i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
532
533         return ret;
534 }
535
536 static struct edid *intel_crt_get_edid(struct drm_connector *connector,
537                                 struct i2c_adapter *i2c)
538 {
539         struct edid *edid;
540
541         edid = drm_get_edid(connector, i2c);
542
543         if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
544                 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
545                 intel_gmbus_force_bit(i2c, true);
546                 edid = drm_get_edid(connector, i2c);
547                 intel_gmbus_force_bit(i2c, false);
548         }
549
550         return edid;
551 }
552
553 /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
554 static int intel_crt_ddc_get_modes(struct drm_connector *connector,
555                                 struct i2c_adapter *adapter)
556 {
557         struct edid *edid;
558         int ret;
559
560         edid = intel_crt_get_edid(connector, adapter);
561         if (!edid)
562                 return 0;
563
564         ret = intel_connector_update_modes(connector, edid);
565         kfree(edid);
566
567         return ret;
568 }
569
570 static bool intel_crt_detect_ddc(struct drm_connector *connector)
571 {
572         struct intel_crt *crt = intel_attached_crt(connector);
573         struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
574         struct edid *edid;
575         struct i2c_adapter *i2c;
576         bool ret = false;
577
578         BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
579
580         i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
581         edid = intel_crt_get_edid(connector, i2c);
582
583         if (edid) {
584                 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
585
586                 /*
587                  * This may be a DVI-I connector with a shared DDC
588                  * link between analog and digital outputs, so we
589                  * have to check the EDID input spec of the attached device.
590                  */
591                 if (!is_digital) {
592                         DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
593                         ret = true;
594                 } else {
595                         DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
596                 }
597         } else {
598                 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
599         }
600
601         kfree(edid);
602
603         return ret;
604 }
605
606 static enum drm_connector_status
607 intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
608 {
609         struct drm_device *dev = crt->base.base.dev;
610         struct drm_i915_private *dev_priv = to_i915(dev);
611         uint32_t save_bclrpat;
612         uint32_t save_vtotal;
613         uint32_t vtotal, vactive;
614         uint32_t vsample;
615         uint32_t vblank, vblank_start, vblank_end;
616         uint32_t dsl;
617         i915_reg_t bclrpat_reg, vtotal_reg,
618                 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
619         uint8_t st00;
620         enum drm_connector_status status;
621
622         DRM_DEBUG_KMS("starting load-detect on CRT\n");
623
624         bclrpat_reg = BCLRPAT(pipe);
625         vtotal_reg = VTOTAL(pipe);
626         vblank_reg = VBLANK(pipe);
627         vsync_reg = VSYNC(pipe);
628         pipeconf_reg = PIPECONF(pipe);
629         pipe_dsl_reg = PIPEDSL(pipe);
630
631         save_bclrpat = I915_READ(bclrpat_reg);
632         save_vtotal = I915_READ(vtotal_reg);
633         vblank = I915_READ(vblank_reg);
634
635         vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
636         vactive = (save_vtotal & 0x7ff) + 1;
637
638         vblank_start = (vblank & 0xfff) + 1;
639         vblank_end = ((vblank >> 16) & 0xfff) + 1;
640
641         /* Set the border color to purple. */
642         I915_WRITE(bclrpat_reg, 0x500050);
643
644         if (!IS_GEN2(dev_priv)) {
645                 uint32_t pipeconf = I915_READ(pipeconf_reg);
646                 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
647                 POSTING_READ(pipeconf_reg);
648                 /* Wait for next Vblank to substitue
649                  * border color for Color info */
650                 intel_wait_for_vblank(dev_priv, pipe);
651                 st00 = I915_READ8(_VGA_MSR_WRITE);
652                 status = ((st00 & (1 << 4)) != 0) ?
653                         connector_status_connected :
654                         connector_status_disconnected;
655
656                 I915_WRITE(pipeconf_reg, pipeconf);
657         } else {
658                 bool restore_vblank = false;
659                 int count, detect;
660
661                 /*
662                 * If there isn't any border, add some.
663                 * Yes, this will flicker
664                 */
665                 if (vblank_start <= vactive && vblank_end >= vtotal) {
666                         uint32_t vsync = I915_READ(vsync_reg);
667                         uint32_t vsync_start = (vsync & 0xffff) + 1;
668
669                         vblank_start = vsync_start;
670                         I915_WRITE(vblank_reg,
671                                    (vblank_start - 1) |
672                                    ((vblank_end - 1) << 16));
673                         restore_vblank = true;
674                 }
675                 /* sample in the vertical border, selecting the larger one */
676                 if (vblank_start - vactive >= vtotal - vblank_end)
677                         vsample = (vblank_start + vactive) >> 1;
678                 else
679                         vsample = (vtotal + vblank_end) >> 1;
680
681                 /*
682                  * Wait for the border to be displayed
683                  */
684                 while (I915_READ(pipe_dsl_reg) >= vactive)
685                         ;
686                 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
687                         ;
688                 /*
689                  * Watch ST00 for an entire scanline
690                  */
691                 detect = 0;
692                 count = 0;
693                 do {
694                         count++;
695                         /* Read the ST00 VGA status register */
696                         st00 = I915_READ8(_VGA_MSR_WRITE);
697                         if (st00 & (1 << 4))
698                                 detect++;
699                 } while ((I915_READ(pipe_dsl_reg) == dsl));
700
701                 /* restore vblank if necessary */
702                 if (restore_vblank)
703                         I915_WRITE(vblank_reg, vblank);
704                 /*
705                  * If more than 3/4 of the scanline detected a monitor,
706                  * then it is assumed to be present. This works even on i830,
707                  * where there isn't any way to force the border color across
708                  * the screen
709                  */
710                 status = detect * 4 > count * 3 ?
711                          connector_status_connected :
712                          connector_status_disconnected;
713         }
714
715         /* Restore previous settings */
716         I915_WRITE(bclrpat_reg, save_bclrpat);
717
718         return status;
719 }
720
721 static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
722 {
723         DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
724         return 1;
725 }
726
727 static const struct dmi_system_id intel_spurious_crt_detect[] = {
728         {
729                 .callback = intel_spurious_crt_detect_dmi_callback,
730                 .ident = "ACER ZGB",
731                 .matches = {
732                         DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
733                         DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
734                 },
735         },
736         {
737                 .callback = intel_spurious_crt_detect_dmi_callback,
738                 .ident = "Intel DZ77BH-55K",
739                 .matches = {
740                         DMI_MATCH(DMI_BOARD_VENDOR, "Intel Corporation"),
741                         DMI_MATCH(DMI_BOARD_NAME, "DZ77BH-55K"),
742                 },
743         },
744         { }
745 };
746
747 static int
748 intel_crt_detect(struct drm_connector *connector,
749                  struct drm_modeset_acquire_ctx *ctx,
750                  bool force)
751 {
752         struct drm_i915_private *dev_priv = to_i915(connector->dev);
753         struct intel_crt *crt = intel_attached_crt(connector);
754         struct intel_encoder *intel_encoder = &crt->base;
755         int status, ret;
756         struct intel_load_detect_pipe tmp;
757
758         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
759                       connector->base.id, connector->name,
760                       force);
761
762         /* Skip machines without VGA that falsely report hotplug events */
763         if (dmi_check_system(intel_spurious_crt_detect))
764                 return connector_status_disconnected;
765
766         intel_display_power_get(dev_priv, intel_encoder->power_domain);
767
768         if (I915_HAS_HOTPLUG(dev_priv)) {
769                 /* We can not rely on the HPD pin always being correctly wired
770                  * up, for example many KVM do not pass it through, and so
771                  * only trust an assertion that the monitor is connected.
772                  */
773                 if (intel_crt_detect_hotplug(connector)) {
774                         DRM_DEBUG_KMS("CRT detected via hotplug\n");
775                         status = connector_status_connected;
776                         goto out;
777                 } else
778                         DRM_DEBUG_KMS("CRT not detected via hotplug\n");
779         }
780
781         if (intel_crt_detect_ddc(connector)) {
782                 status = connector_status_connected;
783                 goto out;
784         }
785
786         /* Load detection is broken on HPD capable machines. Whoever wants a
787          * broken monitor (without edid) to work behind a broken kvm (that fails
788          * to have the right resistors for HP detection) needs to fix this up.
789          * For now just bail out. */
790         if (I915_HAS_HOTPLUG(dev_priv) && !i915_modparams.load_detect_test) {
791                 status = connector_status_disconnected;
792                 goto out;
793         }
794
795         if (!force) {
796                 status = connector->status;
797                 goto out;
798         }
799
800         /* for pre-945g platforms use load detect */
801         ret = intel_get_load_detect_pipe(connector, NULL, &tmp, ctx);
802         if (ret > 0) {
803                 if (intel_crt_detect_ddc(connector))
804                         status = connector_status_connected;
805                 else if (INTEL_GEN(dev_priv) < 4)
806                         status = intel_crt_load_detect(crt,
807                                 to_intel_crtc(connector->state->crtc)->pipe);
808                 else if (i915_modparams.load_detect_test)
809                         status = connector_status_disconnected;
810                 else
811                         status = connector_status_unknown;
812                 intel_release_load_detect_pipe(connector, &tmp, ctx);
813         } else if (ret == 0)
814                 status = connector_status_unknown;
815         else if (ret < 0)
816                 status = ret;
817
818 out:
819         intel_display_power_put(dev_priv, intel_encoder->power_domain);
820         return status;
821 }
822
823 static void intel_crt_destroy(struct drm_connector *connector)
824 {
825         drm_connector_cleanup(connector);
826         kfree(connector);
827 }
828
829 static int intel_crt_get_modes(struct drm_connector *connector)
830 {
831         struct drm_device *dev = connector->dev;
832         struct drm_i915_private *dev_priv = to_i915(dev);
833         struct intel_crt *crt = intel_attached_crt(connector);
834         struct intel_encoder *intel_encoder = &crt->base;
835         int ret;
836         struct i2c_adapter *i2c;
837
838         intel_display_power_get(dev_priv, intel_encoder->power_domain);
839
840         i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
841         ret = intel_crt_ddc_get_modes(connector, i2c);
842         if (ret || !IS_G4X(dev_priv))
843                 goto out;
844
845         /* Try to probe digital port for output in DVI-I -> VGA mode. */
846         i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
847         ret = intel_crt_ddc_get_modes(connector, i2c);
848
849 out:
850         intel_display_power_put(dev_priv, intel_encoder->power_domain);
851
852         return ret;
853 }
854
855 void intel_crt_reset(struct drm_encoder *encoder)
856 {
857         struct drm_i915_private *dev_priv = to_i915(encoder->dev);
858         struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
859
860         if (INTEL_GEN(dev_priv) >= 5) {
861                 u32 adpa;
862
863                 adpa = I915_READ(crt->adpa_reg);
864                 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
865                 adpa |= ADPA_HOTPLUG_BITS;
866                 I915_WRITE(crt->adpa_reg, adpa);
867                 POSTING_READ(crt->adpa_reg);
868
869                 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
870                 crt->force_hotplug_required = 1;
871         }
872
873 }
874
875 /*
876  * Routines for controlling stuff on the analog port
877  */
878
879 static const struct drm_connector_funcs intel_crt_connector_funcs = {
880         .fill_modes = drm_helper_probe_single_connector_modes,
881         .late_register = intel_connector_register,
882         .early_unregister = intel_connector_unregister,
883         .destroy = intel_crt_destroy,
884         .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
885         .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
886 };
887
888 static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
889         .detect_ctx = intel_crt_detect,
890         .mode_valid = intel_crt_mode_valid,
891         .get_modes = intel_crt_get_modes,
892 };
893
894 static const struct drm_encoder_funcs intel_crt_enc_funcs = {
895         .reset = intel_crt_reset,
896         .destroy = intel_encoder_destroy,
897 };
898
899 void intel_crt_init(struct drm_i915_private *dev_priv)
900 {
901         struct drm_connector *connector;
902         struct intel_crt *crt;
903         struct intel_connector *intel_connector;
904         i915_reg_t adpa_reg;
905         u32 adpa;
906
907         if (HAS_PCH_SPLIT(dev_priv))
908                 adpa_reg = PCH_ADPA;
909         else if (IS_VALLEYVIEW(dev_priv))
910                 adpa_reg = VLV_ADPA;
911         else
912                 adpa_reg = ADPA;
913
914         adpa = I915_READ(adpa_reg);
915         if ((adpa & ADPA_DAC_ENABLE) == 0) {
916                 /*
917                  * On some machines (some IVB at least) CRT can be
918                  * fused off, but there's no known fuse bit to
919                  * indicate that. On these machine the ADPA register
920                  * works normally, except the DAC enable bit won't
921                  * take. So the only way to tell is attempt to enable
922                  * it and see what happens.
923                  */
924                 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
925                            ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
926                 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
927                         return;
928                 I915_WRITE(adpa_reg, adpa);
929         }
930
931         crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
932         if (!crt)
933                 return;
934
935         intel_connector = intel_connector_alloc();
936         if (!intel_connector) {
937                 kfree(crt);
938                 return;
939         }
940
941         connector = &intel_connector->base;
942         crt->connector = intel_connector;
943         drm_connector_init(&dev_priv->drm, &intel_connector->base,
944                            &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
945
946         drm_encoder_init(&dev_priv->drm, &crt->base.base, &intel_crt_enc_funcs,
947                          DRM_MODE_ENCODER_DAC, "CRT");
948
949         intel_connector_attach_encoder(intel_connector, &crt->base);
950
951         crt->base.type = INTEL_OUTPUT_ANALOG;
952         crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
953         if (IS_I830(dev_priv))
954                 crt->base.crtc_mask = (1 << 0);
955         else
956                 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
957
958         if (IS_GEN2(dev_priv))
959                 connector->interlace_allowed = 0;
960         else
961                 connector->interlace_allowed = 1;
962         connector->doublescan_allowed = 0;
963
964         crt->adpa_reg = adpa_reg;
965
966         crt->base.power_domain = POWER_DOMAIN_PORT_CRT;
967
968         if (I915_HAS_HOTPLUG(dev_priv) &&
969             !dmi_check_system(intel_spurious_crt_detect))
970                 crt->base.hpd_pin = HPD_CRT;
971
972         if (HAS_DDI(dev_priv)) {
973                 crt->base.port = PORT_E;
974                 crt->base.get_config = hsw_crt_get_config;
975                 crt->base.get_hw_state = intel_ddi_get_hw_state;
976                 crt->base.compute_config = hsw_crt_compute_config;
977                 crt->base.pre_pll_enable = hsw_pre_pll_enable_crt;
978                 crt->base.pre_enable = hsw_pre_enable_crt;
979                 crt->base.enable = hsw_enable_crt;
980                 crt->base.disable = hsw_disable_crt;
981                 crt->base.post_disable = hsw_post_disable_crt;
982         } else {
983                 if (HAS_PCH_SPLIT(dev_priv)) {
984                         crt->base.compute_config = pch_crt_compute_config;
985                         crt->base.disable = pch_disable_crt;
986                         crt->base.post_disable = pch_post_disable_crt;
987                 } else {
988                         crt->base.compute_config = intel_crt_compute_config;
989                         crt->base.disable = intel_disable_crt;
990                 }
991                 crt->base.port = PORT_NONE;
992                 crt->base.get_config = intel_crt_get_config;
993                 crt->base.get_hw_state = intel_crt_get_hw_state;
994                 crt->base.enable = intel_enable_crt;
995         }
996         intel_connector->get_hw_state = intel_connector_get_hw_state;
997
998         drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
999
1000         if (!I915_HAS_HOTPLUG(dev_priv))
1001                 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
1002
1003         /*
1004          * Configure the automatic hotplug detection stuff
1005          */
1006         crt->force_hotplug_required = 0;
1007
1008         /*
1009          * TODO: find a proper way to discover whether we need to set the the
1010          * polarity and link reversal bits or not, instead of relying on the
1011          * BIOS.
1012          */
1013         if (HAS_PCH_LPT(dev_priv)) {
1014                 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
1015                                  FDI_RX_LINK_REVERSAL_OVERRIDE;
1016
1017                 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
1018         }
1019
1020         intel_crt_reset(&crt->base.base);
1021 }