drm/i915: Call intel_dp_mst_resume() before resuming displays
[linux-block.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/apple-gmux.h>
39 #include <linux/console.h>
40 #include <linux/module.h>
41 #include <linux/pm_runtime.h>
42 #include <linux/vgaarb.h>
43 #include <linux/vga_switcheroo.h>
44 #include <drm/drm_crtc_helper.h>
45
46 static struct drm_driver driver;
47
48 #define GEN_DEFAULT_PIPEOFFSETS \
49         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
50                           PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
51         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
52                            TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
53         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
54
55 #define GEN_CHV_PIPEOFFSETS \
56         .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
57                           CHV_PIPE_C_OFFSET }, \
58         .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
59                            CHV_TRANSCODER_C_OFFSET, }, \
60         .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
61                              CHV_PALETTE_C_OFFSET }
62
63 #define CURSOR_OFFSETS \
64         .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
65
66 #define IVB_CURSOR_OFFSETS \
67         .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
68
69 #define BDW_COLORS \
70         .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
71 #define CHV_COLORS \
72         .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
73
74 static const struct intel_device_info intel_i830_info = {
75         .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
76         .has_overlay = 1, .overlay_needs_physical = 1,
77         .ring_mask = RENDER_RING,
78         GEN_DEFAULT_PIPEOFFSETS,
79         CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_845g_info = {
83         .gen = 2, .num_pipes = 1,
84         .has_overlay = 1, .overlay_needs_physical = 1,
85         .ring_mask = RENDER_RING,
86         GEN_DEFAULT_PIPEOFFSETS,
87         CURSOR_OFFSETS,
88 };
89
90 static const struct intel_device_info intel_i85x_info = {
91         .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
92         .cursor_needs_physical = 1,
93         .has_overlay = 1, .overlay_needs_physical = 1,
94         .has_fbc = 1,
95         .ring_mask = RENDER_RING,
96         GEN_DEFAULT_PIPEOFFSETS,
97         CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i865g_info = {
101         .gen = 2, .num_pipes = 1,
102         .has_overlay = 1, .overlay_needs_physical = 1,
103         .ring_mask = RENDER_RING,
104         GEN_DEFAULT_PIPEOFFSETS,
105         CURSOR_OFFSETS,
106 };
107
108 static const struct intel_device_info intel_i915g_info = {
109         .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
110         .has_overlay = 1, .overlay_needs_physical = 1,
111         .ring_mask = RENDER_RING,
112         GEN_DEFAULT_PIPEOFFSETS,
113         CURSOR_OFFSETS,
114 };
115 static const struct intel_device_info intel_i915gm_info = {
116         .gen = 3, .is_mobile = 1, .num_pipes = 2,
117         .cursor_needs_physical = 1,
118         .has_overlay = 1, .overlay_needs_physical = 1,
119         .supports_tv = 1,
120         .has_fbc = 1,
121         .ring_mask = RENDER_RING,
122         GEN_DEFAULT_PIPEOFFSETS,
123         CURSOR_OFFSETS,
124 };
125 static const struct intel_device_info intel_i945g_info = {
126         .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
127         .has_overlay = 1, .overlay_needs_physical = 1,
128         .ring_mask = RENDER_RING,
129         GEN_DEFAULT_PIPEOFFSETS,
130         CURSOR_OFFSETS,
131 };
132 static const struct intel_device_info intel_i945gm_info = {
133         .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
134         .has_hotplug = 1, .cursor_needs_physical = 1,
135         .has_overlay = 1, .overlay_needs_physical = 1,
136         .supports_tv = 1,
137         .has_fbc = 1,
138         .ring_mask = RENDER_RING,
139         GEN_DEFAULT_PIPEOFFSETS,
140         CURSOR_OFFSETS,
141 };
142
143 static const struct intel_device_info intel_i965g_info = {
144         .gen = 4, .is_broadwater = 1, .num_pipes = 2,
145         .has_hotplug = 1,
146         .has_overlay = 1,
147         .ring_mask = RENDER_RING,
148         GEN_DEFAULT_PIPEOFFSETS,
149         CURSOR_OFFSETS,
150 };
151
152 static const struct intel_device_info intel_i965gm_info = {
153         .gen = 4, .is_crestline = 1, .num_pipes = 2,
154         .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
155         .has_overlay = 1,
156         .supports_tv = 1,
157         .ring_mask = RENDER_RING,
158         GEN_DEFAULT_PIPEOFFSETS,
159         CURSOR_OFFSETS,
160 };
161
162 static const struct intel_device_info intel_g33_info = {
163         .gen = 3, .is_g33 = 1, .num_pipes = 2,
164         .need_gfx_hws = 1, .has_hotplug = 1,
165         .has_overlay = 1,
166         .ring_mask = RENDER_RING,
167         GEN_DEFAULT_PIPEOFFSETS,
168         CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_g45_info = {
172         .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
173         .has_pipe_cxsr = 1, .has_hotplug = 1,
174         .ring_mask = RENDER_RING | BSD_RING,
175         GEN_DEFAULT_PIPEOFFSETS,
176         CURSOR_OFFSETS,
177 };
178
179 static const struct intel_device_info intel_gm45_info = {
180         .gen = 4, .is_g4x = 1, .num_pipes = 2,
181         .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
182         .has_pipe_cxsr = 1, .has_hotplug = 1,
183         .supports_tv = 1,
184         .ring_mask = RENDER_RING | BSD_RING,
185         GEN_DEFAULT_PIPEOFFSETS,
186         CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_pineview_info = {
190         .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
191         .need_gfx_hws = 1, .has_hotplug = 1,
192         .has_overlay = 1,
193         GEN_DEFAULT_PIPEOFFSETS,
194         CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_d_info = {
198         .gen = 5, .num_pipes = 2,
199         .need_gfx_hws = 1, .has_hotplug = 1,
200         .ring_mask = RENDER_RING | BSD_RING,
201         GEN_DEFAULT_PIPEOFFSETS,
202         CURSOR_OFFSETS,
203 };
204
205 static const struct intel_device_info intel_ironlake_m_info = {
206         .gen = 5, .is_mobile = 1, .num_pipes = 2,
207         .need_gfx_hws = 1, .has_hotplug = 1,
208         .has_fbc = 1,
209         .ring_mask = RENDER_RING | BSD_RING,
210         GEN_DEFAULT_PIPEOFFSETS,
211         CURSOR_OFFSETS,
212 };
213
214 static const struct intel_device_info intel_sandybridge_d_info = {
215         .gen = 6, .num_pipes = 2,
216         .need_gfx_hws = 1, .has_hotplug = 1,
217         .has_fbc = 1,
218         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
219         .has_llc = 1,
220         GEN_DEFAULT_PIPEOFFSETS,
221         CURSOR_OFFSETS,
222 };
223
224 static const struct intel_device_info intel_sandybridge_m_info = {
225         .gen = 6, .is_mobile = 1, .num_pipes = 2,
226         .need_gfx_hws = 1, .has_hotplug = 1,
227         .has_fbc = 1,
228         .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
229         .has_llc = 1,
230         GEN_DEFAULT_PIPEOFFSETS,
231         CURSOR_OFFSETS,
232 };
233
234 #define GEN7_FEATURES  \
235         .gen = 7, .num_pipes = 3, \
236         .need_gfx_hws = 1, .has_hotplug = 1, \
237         .has_fbc = 1, \
238         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
239         .has_llc = 1, \
240         GEN_DEFAULT_PIPEOFFSETS, \
241         IVB_CURSOR_OFFSETS
242
243 static const struct intel_device_info intel_ivybridge_d_info = {
244         GEN7_FEATURES,
245         .is_ivybridge = 1,
246 };
247
248 static const struct intel_device_info intel_ivybridge_m_info = {
249         GEN7_FEATURES,
250         .is_ivybridge = 1,
251         .is_mobile = 1,
252 };
253
254 static const struct intel_device_info intel_ivybridge_q_info = {
255         GEN7_FEATURES,
256         .is_ivybridge = 1,
257         .num_pipes = 0, /* legal, last one wins */
258 };
259
260 #define VLV_FEATURES  \
261         .gen = 7, .num_pipes = 2, \
262         .need_gfx_hws = 1, .has_hotplug = 1, \
263         .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
264         .display_mmio_offset = VLV_DISPLAY_BASE, \
265         GEN_DEFAULT_PIPEOFFSETS, \
266         CURSOR_OFFSETS
267
268 static const struct intel_device_info intel_valleyview_m_info = {
269         VLV_FEATURES,
270         .is_valleyview = 1,
271         .is_mobile = 1,
272 };
273
274 static const struct intel_device_info intel_valleyview_d_info = {
275         VLV_FEATURES,
276         .is_valleyview = 1,
277 };
278
279 #define HSW_FEATURES  \
280         GEN7_FEATURES, \
281         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
282         .has_ddi = 1, \
283         .has_fpga_dbg = 1
284
285 static const struct intel_device_info intel_haswell_d_info = {
286         HSW_FEATURES,
287         .is_haswell = 1,
288 };
289
290 static const struct intel_device_info intel_haswell_m_info = {
291         HSW_FEATURES,
292         .is_haswell = 1,
293         .is_mobile = 1,
294 };
295
296 #define BDW_FEATURES \
297         HSW_FEATURES, \
298         BDW_COLORS
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301         BDW_FEATURES,
302         .gen = 8,
303 };
304
305 static const struct intel_device_info intel_broadwell_m_info = {
306         BDW_FEATURES,
307         .gen = 8, .is_mobile = 1,
308 };
309
310 static const struct intel_device_info intel_broadwell_gt3d_info = {
311         BDW_FEATURES,
312         .gen = 8,
313         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
314 };
315
316 static const struct intel_device_info intel_broadwell_gt3m_info = {
317         BDW_FEATURES,
318         .gen = 8, .is_mobile = 1,
319         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
320 };
321
322 static const struct intel_device_info intel_cherryview_info = {
323         .gen = 8, .num_pipes = 3,
324         .need_gfx_hws = 1, .has_hotplug = 1,
325         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
326         .is_cherryview = 1,
327         .display_mmio_offset = VLV_DISPLAY_BASE,
328         GEN_CHV_PIPEOFFSETS,
329         CURSOR_OFFSETS,
330         CHV_COLORS,
331 };
332
333 static const struct intel_device_info intel_skylake_info = {
334         BDW_FEATURES,
335         .is_skylake = 1,
336         .gen = 9,
337 };
338
339 static const struct intel_device_info intel_skylake_gt3_info = {
340         BDW_FEATURES,
341         .is_skylake = 1,
342         .gen = 9,
343         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
344 };
345
346 static const struct intel_device_info intel_broxton_info = {
347         .is_preliminary = 1,
348         .is_broxton = 1,
349         .gen = 9,
350         .need_gfx_hws = 1, .has_hotplug = 1,
351         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
352         .num_pipes = 3,
353         .has_ddi = 1,
354         .has_fpga_dbg = 1,
355         .has_fbc = 1,
356         GEN_DEFAULT_PIPEOFFSETS,
357         IVB_CURSOR_OFFSETS,
358         BDW_COLORS,
359 };
360
361 static const struct intel_device_info intel_kabylake_info = {
362         BDW_FEATURES,
363         .is_preliminary = 1,
364         .is_kabylake = 1,
365         .gen = 9,
366 };
367
368 static const struct intel_device_info intel_kabylake_gt3_info = {
369         BDW_FEATURES,
370         .is_preliminary = 1,
371         .is_kabylake = 1,
372         .gen = 9,
373         .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
374 };
375
376 /*
377  * Make sure any device matches here are from most specific to most
378  * general.  For example, since the Quanta match is based on the subsystem
379  * and subvendor IDs, we need it to come before the more general IVB
380  * PCI ID matches, otherwise we'll use the wrong info struct above.
381  */
382 static const struct pci_device_id pciidlist[] = {
383         INTEL_I830_IDS(&intel_i830_info),
384         INTEL_I845G_IDS(&intel_845g_info),
385         INTEL_I85X_IDS(&intel_i85x_info),
386         INTEL_I865G_IDS(&intel_i865g_info),
387         INTEL_I915G_IDS(&intel_i915g_info),
388         INTEL_I915GM_IDS(&intel_i915gm_info),
389         INTEL_I945G_IDS(&intel_i945g_info),
390         INTEL_I945GM_IDS(&intel_i945gm_info),
391         INTEL_I965G_IDS(&intel_i965g_info),
392         INTEL_G33_IDS(&intel_g33_info),
393         INTEL_I965GM_IDS(&intel_i965gm_info),
394         INTEL_GM45_IDS(&intel_gm45_info),
395         INTEL_G45_IDS(&intel_g45_info),
396         INTEL_PINEVIEW_IDS(&intel_pineview_info),
397         INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
398         INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
399         INTEL_SNB_D_IDS(&intel_sandybridge_d_info),
400         INTEL_SNB_M_IDS(&intel_sandybridge_m_info),
401         INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
402         INTEL_IVB_M_IDS(&intel_ivybridge_m_info),
403         INTEL_IVB_D_IDS(&intel_ivybridge_d_info),
404         INTEL_HSW_D_IDS(&intel_haswell_d_info),
405         INTEL_HSW_M_IDS(&intel_haswell_m_info),
406         INTEL_VLV_M_IDS(&intel_valleyview_m_info),
407         INTEL_VLV_D_IDS(&intel_valleyview_d_info),
408         INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info),
409         INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info),
410         INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info),
411         INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info),
412         INTEL_CHV_IDS(&intel_cherryview_info),
413         INTEL_SKL_GT1_IDS(&intel_skylake_info),
414         INTEL_SKL_GT2_IDS(&intel_skylake_info),
415         INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
416         INTEL_SKL_GT4_IDS(&intel_skylake_gt3_info),
417         INTEL_BXT_IDS(&intel_broxton_info),
418         INTEL_KBL_GT1_IDS(&intel_kabylake_info),
419         INTEL_KBL_GT2_IDS(&intel_kabylake_info),
420         INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
421         INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
422         {0, 0, 0}
423 };
424
425 MODULE_DEVICE_TABLE(pci, pciidlist);
426
427 static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
428 {
429         enum intel_pch ret = PCH_NOP;
430
431         /*
432          * In a virtualized passthrough environment we can be in a
433          * setup where the ISA bridge is not able to be passed through.
434          * In this case, a south bridge can be emulated and we have to
435          * make an educated guess as to which PCH is really there.
436          */
437
438         if (IS_GEN5(dev)) {
439                 ret = PCH_IBX;
440                 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
441         } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
442                 ret = PCH_CPT;
443                 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
444         } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
445                 ret = PCH_LPT;
446                 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
447         } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
448                 ret = PCH_SPT;
449                 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
450         }
451
452         return ret;
453 }
454
455 void intel_detect_pch(struct drm_device *dev)
456 {
457         struct drm_i915_private *dev_priv = dev->dev_private;
458         struct pci_dev *pch = NULL;
459
460         /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
461          * (which really amounts to a PCH but no South Display).
462          */
463         if (INTEL_INFO(dev)->num_pipes == 0) {
464                 dev_priv->pch_type = PCH_NOP;
465                 return;
466         }
467
468         /*
469          * The reason to probe ISA bridge instead of Dev31:Fun0 is to
470          * make graphics device passthrough work easy for VMM, that only
471          * need to expose ISA bridge to let driver know the real hardware
472          * underneath. This is a requirement from virtualization team.
473          *
474          * In some virtualized environments (e.g. XEN), there is irrelevant
475          * ISA bridge in the system. To work reliably, we should scan trhough
476          * all the ISA bridge devices and check for the first match, instead
477          * of only checking the first one.
478          */
479         while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
480                 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
481                         unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
482                         dev_priv->pch_id = id;
483
484                         if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
485                                 dev_priv->pch_type = PCH_IBX;
486                                 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
487                                 WARN_ON(!IS_GEN5(dev));
488                         } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
489                                 dev_priv->pch_type = PCH_CPT;
490                                 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
491                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
492                         } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
493                                 /* PantherPoint is CPT compatible */
494                                 dev_priv->pch_type = PCH_CPT;
495                                 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
496                                 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
497                         } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
498                                 dev_priv->pch_type = PCH_LPT;
499                                 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
500                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
501                                 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
502                         } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
503                                 dev_priv->pch_type = PCH_LPT;
504                                 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
505                                 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
506                                 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
507                         } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
508                                 dev_priv->pch_type = PCH_SPT;
509                                 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
510                                 WARN_ON(!IS_SKYLAKE(dev) &&
511                                         !IS_KABYLAKE(dev));
512                         } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
513                                 dev_priv->pch_type = PCH_SPT;
514                                 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
515                                 WARN_ON(!IS_SKYLAKE(dev) &&
516                                         !IS_KABYLAKE(dev));
517                         } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
518                                    (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
519                                    ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
520                                     pch->subsystem_vendor == 0x1af4 &&
521                                     pch->subsystem_device == 0x1100)) {
522                                 dev_priv->pch_type = intel_virt_detect_pch(dev);
523                         } else
524                                 continue;
525
526                         break;
527                 }
528         }
529         if (!pch)
530                 DRM_DEBUG_KMS("No PCH found.\n");
531
532         pci_dev_put(pch);
533 }
534
535 bool i915_semaphore_is_enabled(struct drm_device *dev)
536 {
537         if (INTEL_INFO(dev)->gen < 6)
538                 return false;
539
540         if (i915.semaphores >= 0)
541                 return i915.semaphores;
542
543         /* TODO: make semaphores and Execlists play nicely together */
544         if (i915.enable_execlists)
545                 return false;
546
547         /* Until we get further testing... */
548         if (IS_GEN8(dev))
549                 return false;
550
551 #ifdef CONFIG_INTEL_IOMMU
552         /* Enable semaphores on SNB when IO remapping is off */
553         if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
554                 return false;
555 #endif
556
557         return true;
558 }
559
560 static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
561 {
562         struct drm_device *dev = dev_priv->dev;
563         struct intel_encoder *encoder;
564
565         drm_modeset_lock_all(dev);
566         for_each_intel_encoder(dev, encoder)
567                 if (encoder->suspend)
568                         encoder->suspend(encoder);
569         drm_modeset_unlock_all(dev);
570 }
571
572 static int intel_suspend_complete(struct drm_i915_private *dev_priv);
573 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
574                               bool rpm_resume);
575 static int bxt_resume_prepare(struct drm_i915_private *dev_priv);
576
577 static bool suspend_to_idle(struct drm_i915_private *dev_priv)
578 {
579 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
580         if (acpi_target_system_state() < ACPI_STATE_S3)
581                 return true;
582 #endif
583         return false;
584 }
585
586 static int i915_drm_suspend(struct drm_device *dev)
587 {
588         struct drm_i915_private *dev_priv = dev->dev_private;
589         pci_power_t opregion_target_state;
590         int error;
591
592         /* ignore lid events during suspend */
593         mutex_lock(&dev_priv->modeset_restore_lock);
594         dev_priv->modeset_restore = MODESET_SUSPENDED;
595         mutex_unlock(&dev_priv->modeset_restore_lock);
596
597         disable_rpm_wakeref_asserts(dev_priv);
598
599         /* We do a lot of poking in a lot of registers, make sure they work
600          * properly. */
601         intel_display_set_init_power(dev_priv, true);
602
603         drm_kms_helper_poll_disable(dev);
604
605         pci_save_state(dev->pdev);
606
607         error = i915_gem_suspend(dev);
608         if (error) {
609                 dev_err(&dev->pdev->dev,
610                         "GEM idle failed, resume might fail\n");
611                 goto out;
612         }
613
614         intel_guc_suspend(dev);
615
616         intel_suspend_gt_powersave(dev);
617
618         intel_display_suspend(dev);
619
620         intel_dp_mst_suspend(dev);
621
622         intel_runtime_pm_disable_interrupts(dev_priv);
623         intel_hpd_cancel_work(dev_priv);
624
625         intel_suspend_encoders(dev_priv);
626
627         intel_suspend_hw(dev);
628
629         i915_gem_suspend_gtt_mappings(dev);
630
631         i915_save_state(dev);
632
633         opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
634         intel_opregion_notify_adapter(dev, opregion_target_state);
635
636         intel_uncore_forcewake_reset(dev, false);
637         intel_opregion_fini(dev);
638
639         intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
640
641         dev_priv->suspend_count++;
642
643         intel_display_set_init_power(dev_priv, false);
644
645         if (HAS_CSR(dev_priv))
646                 flush_work(&dev_priv->csr.work);
647
648 out:
649         enable_rpm_wakeref_asserts(dev_priv);
650
651         return error;
652 }
653
654 static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
655 {
656         struct drm_i915_private *dev_priv = drm_dev->dev_private;
657         bool fw_csr;
658         int ret;
659
660         disable_rpm_wakeref_asserts(dev_priv);
661
662         fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
663         /*
664          * In case of firmware assisted context save/restore don't manually
665          * deinit the power domains. This also means the CSR/DMC firmware will
666          * stay active, it will power down any HW resources as required and
667          * also enable deeper system power states that would be blocked if the
668          * firmware was inactive.
669          */
670         if (!fw_csr)
671                 intel_power_domains_suspend(dev_priv);
672
673         ret = intel_suspend_complete(dev_priv);
674
675         if (ret) {
676                 DRM_ERROR("Suspend complete failed: %d\n", ret);
677                 if (!fw_csr)
678                         intel_power_domains_init_hw(dev_priv, true);
679
680                 goto out;
681         }
682
683         pci_disable_device(drm_dev->pdev);
684         /*
685          * During hibernation on some platforms the BIOS may try to access
686          * the device even though it's already in D3 and hang the machine. So
687          * leave the device in D0 on those platforms and hope the BIOS will
688          * power down the device properly. The issue was seen on multiple old
689          * GENs with different BIOS vendors, so having an explicit blacklist
690          * is inpractical; apply the workaround on everything pre GEN6. The
691          * platforms where the issue was seen:
692          * Lenovo Thinkpad X301, X61s, X60, T60, X41
693          * Fujitsu FSC S7110
694          * Acer Aspire 1830T
695          */
696         if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
697                 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
698
699         dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
700
701 out:
702         enable_rpm_wakeref_asserts(dev_priv);
703
704         return ret;
705 }
706
707 int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
708 {
709         int error;
710
711         if (!dev || !dev->dev_private) {
712                 DRM_ERROR("dev: %p\n", dev);
713                 DRM_ERROR("DRM not initialized, aborting suspend.\n");
714                 return -ENODEV;
715         }
716
717         if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
718                          state.event != PM_EVENT_FREEZE))
719                 return -EINVAL;
720
721         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
722                 return 0;
723
724         error = i915_drm_suspend(dev);
725         if (error)
726                 return error;
727
728         return i915_drm_suspend_late(dev, false);
729 }
730
731 static int i915_drm_resume(struct drm_device *dev)
732 {
733         struct drm_i915_private *dev_priv = dev->dev_private;
734
735         disable_rpm_wakeref_asserts(dev_priv);
736
737         mutex_lock(&dev->struct_mutex);
738         i915_gem_restore_gtt_mappings(dev);
739         mutex_unlock(&dev->struct_mutex);
740
741         i915_restore_state(dev);
742         intel_opregion_setup(dev);
743
744         intel_init_pch_refclk(dev);
745         drm_mode_config_reset(dev);
746
747         /*
748          * Interrupts have to be enabled before any batches are run. If not the
749          * GPU will hang. i915_gem_init_hw() will initiate batches to
750          * update/restore the context.
751          *
752          * Modeset enabling in intel_modeset_init_hw() also needs working
753          * interrupts.
754          */
755         intel_runtime_pm_enable_interrupts(dev_priv);
756
757         mutex_lock(&dev->struct_mutex);
758         if (i915_gem_init_hw(dev)) {
759                 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
760                         atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
761         }
762         mutex_unlock(&dev->struct_mutex);
763
764         intel_guc_resume(dev);
765
766         intel_modeset_init_hw(dev);
767
768         spin_lock_irq(&dev_priv->irq_lock);
769         if (dev_priv->display.hpd_irq_setup)
770                 dev_priv->display.hpd_irq_setup(dev);
771         spin_unlock_irq(&dev_priv->irq_lock);
772
773         intel_dp_mst_resume(dev);
774
775         intel_display_resume(dev);
776
777         /*
778          * ... but also need to make sure that hotplug processing
779          * doesn't cause havoc. Like in the driver load code we don't
780          * bother with the tiny race here where we might loose hotplug
781          * notifications.
782          * */
783         intel_hpd_init(dev_priv);
784         /* Config may have changed between suspend and resume */
785         drm_helper_hpd_irq_event(dev);
786
787         intel_opregion_init(dev);
788
789         intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
790
791         mutex_lock(&dev_priv->modeset_restore_lock);
792         dev_priv->modeset_restore = MODESET_DONE;
793         mutex_unlock(&dev_priv->modeset_restore_lock);
794
795         intel_opregion_notify_adapter(dev, PCI_D0);
796
797         drm_kms_helper_poll_enable(dev);
798
799         enable_rpm_wakeref_asserts(dev_priv);
800
801         return 0;
802 }
803
804 static int i915_drm_resume_early(struct drm_device *dev)
805 {
806         struct drm_i915_private *dev_priv = dev->dev_private;
807         int ret = 0;
808
809         /*
810          * We have a resume ordering issue with the snd-hda driver also
811          * requiring our device to be power up. Due to the lack of a
812          * parent/child relationship we currently solve this with an early
813          * resume hook.
814          *
815          * FIXME: This should be solved with a special hdmi sink device or
816          * similar so that power domains can be employed.
817          */
818         if (pci_enable_device(dev->pdev)) {
819                 ret = -EIO;
820                 goto out;
821         }
822
823         pci_set_master(dev->pdev);
824
825         disable_rpm_wakeref_asserts(dev_priv);
826
827         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
828                 ret = vlv_resume_prepare(dev_priv, false);
829         if (ret)
830                 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
831                           ret);
832
833         intel_uncore_early_sanitize(dev, true);
834
835         if (IS_BROXTON(dev))
836                 ret = bxt_resume_prepare(dev_priv);
837         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
838                 hsw_disable_pc8(dev_priv);
839
840         intel_uncore_sanitize(dev);
841
842         if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
843                 intel_power_domains_init_hw(dev_priv, true);
844
845 out:
846         dev_priv->suspended_to_idle = false;
847
848         enable_rpm_wakeref_asserts(dev_priv);
849
850         return ret;
851 }
852
853 int i915_resume_switcheroo(struct drm_device *dev)
854 {
855         int ret;
856
857         if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
858                 return 0;
859
860         ret = i915_drm_resume_early(dev);
861         if (ret)
862                 return ret;
863
864         return i915_drm_resume(dev);
865 }
866
867 /**
868  * i915_reset - reset chip after a hang
869  * @dev: drm device to reset
870  *
871  * Reset the chip.  Useful if a hang is detected. Returns zero on successful
872  * reset or otherwise an error code.
873  *
874  * Procedure is fairly simple:
875  *   - reset the chip using the reset reg
876  *   - re-init context state
877  *   - re-init hardware status page
878  *   - re-init ring buffer
879  *   - re-init interrupt state
880  *   - re-init display
881  */
882 int i915_reset(struct drm_device *dev)
883 {
884         struct drm_i915_private *dev_priv = dev->dev_private;
885         bool simulated;
886         int ret;
887
888         intel_reset_gt_powersave(dev);
889
890         mutex_lock(&dev->struct_mutex);
891
892         i915_gem_reset(dev);
893
894         simulated = dev_priv->gpu_error.stop_rings != 0;
895
896         ret = intel_gpu_reset(dev, ALL_ENGINES);
897
898         /* Also reset the gpu hangman. */
899         if (simulated) {
900                 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
901                 dev_priv->gpu_error.stop_rings = 0;
902                 if (ret == -ENODEV) {
903                         DRM_INFO("Reset not implemented, but ignoring "
904                                  "error for simulated gpu hangs\n");
905                         ret = 0;
906                 }
907         }
908
909         if (i915_stop_ring_allow_warn(dev_priv))
910                 pr_notice("drm/i915: Resetting chip after gpu hang\n");
911
912         if (ret) {
913                 DRM_ERROR("Failed to reset chip: %i\n", ret);
914                 mutex_unlock(&dev->struct_mutex);
915                 return ret;
916         }
917
918         intel_overlay_reset(dev_priv);
919
920         /* Ok, now get things going again... */
921
922         /*
923          * Everything depends on having the GTT running, so we need to start
924          * there.  Fortunately we don't need to do this unless we reset the
925          * chip at a PCI level.
926          *
927          * Next we need to restore the context, but we don't use those
928          * yet either...
929          *
930          * Ring buffer needs to be re-initialized in the KMS case, or if X
931          * was running at the time of the reset (i.e. we weren't VT
932          * switched away).
933          */
934
935         /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
936         dev_priv->gpu_error.reload_in_reset = true;
937
938         ret = i915_gem_init_hw(dev);
939
940         dev_priv->gpu_error.reload_in_reset = false;
941
942         mutex_unlock(&dev->struct_mutex);
943         if (ret) {
944                 DRM_ERROR("Failed hw init on reset %d\n", ret);
945                 return ret;
946         }
947
948         /*
949          * rps/rc6 re-init is necessary to restore state lost after the
950          * reset and the re-install of gt irqs. Skip for ironlake per
951          * previous concerns that it doesn't respond well to some forms
952          * of re-init after reset.
953          */
954         if (INTEL_INFO(dev)->gen > 5)
955                 intel_enable_gt_powersave(dev);
956
957         return 0;
958 }
959
960 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
961 {
962         struct intel_device_info *intel_info =
963                 (struct intel_device_info *) ent->driver_data;
964
965         if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
966                 DRM_INFO("This hardware requires preliminary hardware support.\n"
967                          "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
968                 return -ENODEV;
969         }
970
971         /* Only bind to function 0 of the device. Early generations
972          * used function 1 as a placeholder for multi-head. This causes
973          * us confusion instead, especially on the systems where both
974          * functions have the same PCI-ID!
975          */
976         if (PCI_FUNC(pdev->devfn))
977                 return -ENODEV;
978
979         /*
980          * apple-gmux is needed on dual GPU MacBook Pro
981          * to probe the panel if we're the inactive GPU.
982          */
983         if (IS_ENABLED(CONFIG_VGA_ARB) && IS_ENABLED(CONFIG_VGA_SWITCHEROO) &&
984             apple_gmux_present() && pdev != vga_default_device() &&
985             !vga_switcheroo_handler_flags())
986                 return -EPROBE_DEFER;
987
988         return drm_get_pci_dev(pdev, ent, &driver);
989 }
990
991 static void
992 i915_pci_remove(struct pci_dev *pdev)
993 {
994         struct drm_device *dev = pci_get_drvdata(pdev);
995
996         drm_put_dev(dev);
997 }
998
999 static int i915_pm_suspend(struct device *dev)
1000 {
1001         struct pci_dev *pdev = to_pci_dev(dev);
1002         struct drm_device *drm_dev = pci_get_drvdata(pdev);
1003
1004         if (!drm_dev || !drm_dev->dev_private) {
1005                 dev_err(dev, "DRM not initialized, aborting suspend.\n");
1006                 return -ENODEV;
1007         }
1008
1009         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1010                 return 0;
1011
1012         return i915_drm_suspend(drm_dev);
1013 }
1014
1015 static int i915_pm_suspend_late(struct device *dev)
1016 {
1017         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1018
1019         /*
1020          * We have a suspend ordering issue with the snd-hda driver also
1021          * requiring our device to be power up. Due to the lack of a
1022          * parent/child relationship we currently solve this with an late
1023          * suspend hook.
1024          *
1025          * FIXME: This should be solved with a special hdmi sink device or
1026          * similar so that power domains can be employed.
1027          */
1028         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1029                 return 0;
1030
1031         return i915_drm_suspend_late(drm_dev, false);
1032 }
1033
1034 static int i915_pm_poweroff_late(struct device *dev)
1035 {
1036         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1037
1038         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1039                 return 0;
1040
1041         return i915_drm_suspend_late(drm_dev, true);
1042 }
1043
1044 static int i915_pm_resume_early(struct device *dev)
1045 {
1046         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1047
1048         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1049                 return 0;
1050
1051         return i915_drm_resume_early(drm_dev);
1052 }
1053
1054 static int i915_pm_resume(struct device *dev)
1055 {
1056         struct drm_device *drm_dev = dev_to_i915(dev)->dev;
1057
1058         if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1059                 return 0;
1060
1061         return i915_drm_resume(drm_dev);
1062 }
1063
1064 static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
1065 {
1066         hsw_enable_pc8(dev_priv);
1067
1068         return 0;
1069 }
1070
1071 static int bxt_suspend_complete(struct drm_i915_private *dev_priv)
1072 {
1073         struct drm_device *dev = dev_priv->dev;
1074
1075         /* TODO: when DC5 support is added disable DC5 here. */
1076
1077         broxton_ddi_phy_uninit(dev);
1078         broxton_uninit_cdclk(dev);
1079         bxt_enable_dc9(dev_priv);
1080
1081         return 0;
1082 }
1083
1084 static int bxt_resume_prepare(struct drm_i915_private *dev_priv)
1085 {
1086         struct drm_device *dev = dev_priv->dev;
1087
1088         /* TODO: when CSR FW support is added make sure the FW is loaded */
1089
1090         bxt_disable_dc9(dev_priv);
1091
1092         /*
1093          * TODO: when DC5 support is added enable DC5 here if the CSR FW
1094          * is available.
1095          */
1096         broxton_init_cdclk(dev);
1097         broxton_ddi_phy_init(dev);
1098
1099         return 0;
1100 }
1101
1102 /*
1103  * Save all Gunit registers that may be lost after a D3 and a subsequent
1104  * S0i[R123] transition. The list of registers needing a save/restore is
1105  * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1106  * registers in the following way:
1107  * - Driver: saved/restored by the driver
1108  * - Punit : saved/restored by the Punit firmware
1109  * - No, w/o marking: no need to save/restore, since the register is R/O or
1110  *                    used internally by the HW in a way that doesn't depend
1111  *                    keeping the content across a suspend/resume.
1112  * - Debug : used for debugging
1113  *
1114  * We save/restore all registers marked with 'Driver', with the following
1115  * exceptions:
1116  * - Registers out of use, including also registers marked with 'Debug'.
1117  *   These have no effect on the driver's operation, so we don't save/restore
1118  *   them to reduce the overhead.
1119  * - Registers that are fully setup by an initialization function called from
1120  *   the resume path. For example many clock gating and RPS/RC6 registers.
1121  * - Registers that provide the right functionality with their reset defaults.
1122  *
1123  * TODO: Except for registers that based on the above 3 criteria can be safely
1124  * ignored, we save/restore all others, practically treating the HW context as
1125  * a black-box for the driver. Further investigation is needed to reduce the
1126  * saved/restored registers even further, by following the same 3 criteria.
1127  */
1128 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1129 {
1130         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1131         int i;
1132
1133         /* GAM 0x4000-0x4770 */
1134         s->wr_watermark         = I915_READ(GEN7_WR_WATERMARK);
1135         s->gfx_prio_ctrl        = I915_READ(GEN7_GFX_PRIO_CTRL);
1136         s->arb_mode             = I915_READ(ARB_MODE);
1137         s->gfx_pend_tlb0        = I915_READ(GEN7_GFX_PEND_TLB0);
1138         s->gfx_pend_tlb1        = I915_READ(GEN7_GFX_PEND_TLB1);
1139
1140         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1141                 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
1142
1143         s->media_max_req_count  = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1144         s->gfx_max_req_count    = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
1145
1146         s->render_hwsp          = I915_READ(RENDER_HWS_PGA_GEN7);
1147         s->ecochk               = I915_READ(GAM_ECOCHK);
1148         s->bsd_hwsp             = I915_READ(BSD_HWS_PGA_GEN7);
1149         s->blt_hwsp             = I915_READ(BLT_HWS_PGA_GEN7);
1150
1151         s->tlb_rd_addr          = I915_READ(GEN7_TLB_RD_ADDR);
1152
1153         /* MBC 0x9024-0x91D0, 0x8500 */
1154         s->g3dctl               = I915_READ(VLV_G3DCTL);
1155         s->gsckgctl             = I915_READ(VLV_GSCKGCTL);
1156         s->mbctl                = I915_READ(GEN6_MBCTL);
1157
1158         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1159         s->ucgctl1              = I915_READ(GEN6_UCGCTL1);
1160         s->ucgctl3              = I915_READ(GEN6_UCGCTL3);
1161         s->rcgctl1              = I915_READ(GEN6_RCGCTL1);
1162         s->rcgctl2              = I915_READ(GEN6_RCGCTL2);
1163         s->rstctl               = I915_READ(GEN6_RSTCTL);
1164         s->misccpctl            = I915_READ(GEN7_MISCCPCTL);
1165
1166         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1167         s->gfxpause             = I915_READ(GEN6_GFXPAUSE);
1168         s->rpdeuhwtc            = I915_READ(GEN6_RPDEUHWTC);
1169         s->rpdeuc               = I915_READ(GEN6_RPDEUC);
1170         s->ecobus               = I915_READ(ECOBUS);
1171         s->pwrdwnupctl          = I915_READ(VLV_PWRDWNUPCTL);
1172         s->rp_down_timeout      = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1173         s->rp_deucsw            = I915_READ(GEN6_RPDEUCSW);
1174         s->rcubmabdtmr          = I915_READ(GEN6_RCUBMABDTMR);
1175         s->rcedata              = I915_READ(VLV_RCEDATA);
1176         s->spare2gh             = I915_READ(VLV_SPAREG2H);
1177
1178         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1179         s->gt_imr               = I915_READ(GTIMR);
1180         s->gt_ier               = I915_READ(GTIER);
1181         s->pm_imr               = I915_READ(GEN6_PMIMR);
1182         s->pm_ier               = I915_READ(GEN6_PMIER);
1183
1184         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1185                 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
1186
1187         /* GT SA CZ domain, 0x100000-0x138124 */
1188         s->tilectl              = I915_READ(TILECTL);
1189         s->gt_fifoctl           = I915_READ(GTFIFOCTL);
1190         s->gtlc_wake_ctrl       = I915_READ(VLV_GTLC_WAKE_CTRL);
1191         s->gtlc_survive         = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1192         s->pmwgicz              = I915_READ(VLV_PMWGICZ);
1193
1194         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1195         s->gu_ctl0              = I915_READ(VLV_GU_CTL0);
1196         s->gu_ctl1              = I915_READ(VLV_GU_CTL1);
1197         s->pcbr                 = I915_READ(VLV_PCBR);
1198         s->clock_gate_dis2      = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1199
1200         /*
1201          * Not saving any of:
1202          * DFT,         0x9800-0x9EC0
1203          * SARB,        0xB000-0xB1FC
1204          * GAC,         0x5208-0x524C, 0x14000-0x14C000
1205          * PCI CFG
1206          */
1207 }
1208
1209 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1210 {
1211         struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1212         u32 val;
1213         int i;
1214
1215         /* GAM 0x4000-0x4770 */
1216         I915_WRITE(GEN7_WR_WATERMARK,   s->wr_watermark);
1217         I915_WRITE(GEN7_GFX_PRIO_CTRL,  s->gfx_prio_ctrl);
1218         I915_WRITE(ARB_MODE,            s->arb_mode | (0xffff << 16));
1219         I915_WRITE(GEN7_GFX_PEND_TLB0,  s->gfx_pend_tlb0);
1220         I915_WRITE(GEN7_GFX_PEND_TLB1,  s->gfx_pend_tlb1);
1221
1222         for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1223                 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
1224
1225         I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1226         I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
1227
1228         I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1229         I915_WRITE(GAM_ECOCHK,          s->ecochk);
1230         I915_WRITE(BSD_HWS_PGA_GEN7,    s->bsd_hwsp);
1231         I915_WRITE(BLT_HWS_PGA_GEN7,    s->blt_hwsp);
1232
1233         I915_WRITE(GEN7_TLB_RD_ADDR,    s->tlb_rd_addr);
1234
1235         /* MBC 0x9024-0x91D0, 0x8500 */
1236         I915_WRITE(VLV_G3DCTL,          s->g3dctl);
1237         I915_WRITE(VLV_GSCKGCTL,        s->gsckgctl);
1238         I915_WRITE(GEN6_MBCTL,          s->mbctl);
1239
1240         /* GCP 0x9400-0x9424, 0x8100-0x810C */
1241         I915_WRITE(GEN6_UCGCTL1,        s->ucgctl1);
1242         I915_WRITE(GEN6_UCGCTL3,        s->ucgctl3);
1243         I915_WRITE(GEN6_RCGCTL1,        s->rcgctl1);
1244         I915_WRITE(GEN6_RCGCTL2,        s->rcgctl2);
1245         I915_WRITE(GEN6_RSTCTL,         s->rstctl);
1246         I915_WRITE(GEN7_MISCCPCTL,      s->misccpctl);
1247
1248         /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1249         I915_WRITE(GEN6_GFXPAUSE,       s->gfxpause);
1250         I915_WRITE(GEN6_RPDEUHWTC,      s->rpdeuhwtc);
1251         I915_WRITE(GEN6_RPDEUC,         s->rpdeuc);
1252         I915_WRITE(ECOBUS,              s->ecobus);
1253         I915_WRITE(VLV_PWRDWNUPCTL,     s->pwrdwnupctl);
1254         I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1255         I915_WRITE(GEN6_RPDEUCSW,       s->rp_deucsw);
1256         I915_WRITE(GEN6_RCUBMABDTMR,    s->rcubmabdtmr);
1257         I915_WRITE(VLV_RCEDATA,         s->rcedata);
1258         I915_WRITE(VLV_SPAREG2H,        s->spare2gh);
1259
1260         /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1261         I915_WRITE(GTIMR,               s->gt_imr);
1262         I915_WRITE(GTIER,               s->gt_ier);
1263         I915_WRITE(GEN6_PMIMR,          s->pm_imr);
1264         I915_WRITE(GEN6_PMIER,          s->pm_ier);
1265
1266         for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1267                 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
1268
1269         /* GT SA CZ domain, 0x100000-0x138124 */
1270         I915_WRITE(TILECTL,                     s->tilectl);
1271         I915_WRITE(GTFIFOCTL,                   s->gt_fifoctl);
1272         /*
1273          * Preserve the GT allow wake and GFX force clock bit, they are not
1274          * be restored, as they are used to control the s0ix suspend/resume
1275          * sequence by the caller.
1276          */
1277         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1278         val &= VLV_GTLC_ALLOWWAKEREQ;
1279         val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1280         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1281
1282         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1283         val &= VLV_GFX_CLK_FORCE_ON_BIT;
1284         val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1285         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1286
1287         I915_WRITE(VLV_PMWGICZ,                 s->pmwgicz);
1288
1289         /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1290         I915_WRITE(VLV_GU_CTL0,                 s->gu_ctl0);
1291         I915_WRITE(VLV_GU_CTL1,                 s->gu_ctl1);
1292         I915_WRITE(VLV_PCBR,                    s->pcbr);
1293         I915_WRITE(VLV_GUNIT_CLOCK_GATE2,       s->clock_gate_dis2);
1294 }
1295
1296 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1297 {
1298         u32 val;
1299         int err;
1300
1301 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1302
1303         val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1304         val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1305         if (force_on)
1306                 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1307         I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1308
1309         if (!force_on)
1310                 return 0;
1311
1312         err = wait_for(COND, 20);
1313         if (err)
1314                 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1315                           I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1316
1317         return err;
1318 #undef COND
1319 }
1320
1321 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1322 {
1323         u32 val;
1324         int err = 0;
1325
1326         val = I915_READ(VLV_GTLC_WAKE_CTRL);
1327         val &= ~VLV_GTLC_ALLOWWAKEREQ;
1328         if (allow)
1329                 val |= VLV_GTLC_ALLOWWAKEREQ;
1330         I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1331         POSTING_READ(VLV_GTLC_WAKE_CTRL);
1332
1333 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1334               allow)
1335         err = wait_for(COND, 1);
1336         if (err)
1337                 DRM_ERROR("timeout disabling GT waking\n");
1338         return err;
1339 #undef COND
1340 }
1341
1342 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1343                                  bool wait_for_on)
1344 {
1345         u32 mask;
1346         u32 val;
1347         int err;
1348
1349         mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1350         val = wait_for_on ? mask : 0;
1351 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1352         if (COND)
1353                 return 0;
1354
1355         DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1356                       onoff(wait_for_on),
1357                       I915_READ(VLV_GTLC_PW_STATUS));
1358
1359         /*
1360          * RC6 transitioning can be delayed up to 2 msec (see
1361          * valleyview_enable_rps), use 3 msec for safety.
1362          */
1363         err = wait_for(COND, 3);
1364         if (err)
1365                 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1366                           onoff(wait_for_on));
1367
1368         return err;
1369 #undef COND
1370 }
1371
1372 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1373 {
1374         if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1375                 return;
1376
1377         DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
1378         I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1379 }
1380
1381 static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1382 {
1383         u32 mask;
1384         int err;
1385
1386         /*
1387          * Bspec defines the following GT well on flags as debug only, so
1388          * don't treat them as hard failures.
1389          */
1390         (void)vlv_wait_for_gt_wells(dev_priv, false);
1391
1392         mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1393         WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1394
1395         vlv_check_no_gt_access(dev_priv);
1396
1397         err = vlv_force_gfx_clock(dev_priv, true);
1398         if (err)
1399                 goto err1;
1400
1401         err = vlv_allow_gt_wake(dev_priv, false);
1402         if (err)
1403                 goto err2;
1404
1405         if (!IS_CHERRYVIEW(dev_priv->dev))
1406                 vlv_save_gunit_s0ix_state(dev_priv);
1407
1408         err = vlv_force_gfx_clock(dev_priv, false);
1409         if (err)
1410                 goto err2;
1411
1412         return 0;
1413
1414 err2:
1415         /* For safety always re-enable waking and disable gfx clock forcing */
1416         vlv_allow_gt_wake(dev_priv, true);
1417 err1:
1418         vlv_force_gfx_clock(dev_priv, false);
1419
1420         return err;
1421 }
1422
1423 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1424                                 bool rpm_resume)
1425 {
1426         struct drm_device *dev = dev_priv->dev;
1427         int err;
1428         int ret;
1429
1430         /*
1431          * If any of the steps fail just try to continue, that's the best we
1432          * can do at this point. Return the first error code (which will also
1433          * leave RPM permanently disabled).
1434          */
1435         ret = vlv_force_gfx_clock(dev_priv, true);
1436
1437         if (!IS_CHERRYVIEW(dev_priv->dev))
1438                 vlv_restore_gunit_s0ix_state(dev_priv);
1439
1440         err = vlv_allow_gt_wake(dev_priv, true);
1441         if (!ret)
1442                 ret = err;
1443
1444         err = vlv_force_gfx_clock(dev_priv, false);
1445         if (!ret)
1446                 ret = err;
1447
1448         vlv_check_no_gt_access(dev_priv);
1449
1450         if (rpm_resume) {
1451                 intel_init_clock_gating(dev);
1452                 i915_gem_restore_fences(dev);
1453         }
1454
1455         return ret;
1456 }
1457
1458 static int intel_runtime_suspend(struct device *device)
1459 {
1460         struct pci_dev *pdev = to_pci_dev(device);
1461         struct drm_device *dev = pci_get_drvdata(pdev);
1462         struct drm_i915_private *dev_priv = dev->dev_private;
1463         int ret;
1464
1465         if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1466                 return -ENODEV;
1467
1468         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1469                 return -ENODEV;
1470
1471         DRM_DEBUG_KMS("Suspending device\n");
1472
1473         /*
1474          * We could deadlock here in case another thread holding struct_mutex
1475          * calls RPM suspend concurrently, since the RPM suspend will wait
1476          * first for this RPM suspend to finish. In this case the concurrent
1477          * RPM resume will be followed by its RPM suspend counterpart. Still
1478          * for consistency return -EAGAIN, which will reschedule this suspend.
1479          */
1480         if (!mutex_trylock(&dev->struct_mutex)) {
1481                 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1482                 /*
1483                  * Bump the expiration timestamp, otherwise the suspend won't
1484                  * be rescheduled.
1485                  */
1486                 pm_runtime_mark_last_busy(device);
1487
1488                 return -EAGAIN;
1489         }
1490
1491         disable_rpm_wakeref_asserts(dev_priv);
1492
1493         /*
1494          * We are safe here against re-faults, since the fault handler takes
1495          * an RPM reference.
1496          */
1497         i915_gem_release_all_mmaps(dev_priv);
1498         mutex_unlock(&dev->struct_mutex);
1499
1500         cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1501
1502         intel_guc_suspend(dev);
1503
1504         intel_suspend_gt_powersave(dev);
1505         intel_runtime_pm_disable_interrupts(dev_priv);
1506
1507         ret = intel_suspend_complete(dev_priv);
1508         if (ret) {
1509                 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1510                 intel_runtime_pm_enable_interrupts(dev_priv);
1511
1512                 enable_rpm_wakeref_asserts(dev_priv);
1513
1514                 return ret;
1515         }
1516
1517         intel_uncore_forcewake_reset(dev, false);
1518
1519         enable_rpm_wakeref_asserts(dev_priv);
1520         WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1521
1522         if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
1523                 DRM_ERROR("Unclaimed access detected prior to suspending\n");
1524
1525         dev_priv->pm.suspended = true;
1526
1527         /*
1528          * FIXME: We really should find a document that references the arguments
1529          * used below!
1530          */
1531         if (IS_BROADWELL(dev)) {
1532                 /*
1533                  * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1534                  * being detected, and the call we do at intel_runtime_resume()
1535                  * won't be able to restore them. Since PCI_D3hot matches the
1536                  * actual specification and appears to be working, use it.
1537                  */
1538                 intel_opregion_notify_adapter(dev, PCI_D3hot);
1539         } else {
1540                 /*
1541                  * current versions of firmware which depend on this opregion
1542                  * notification have repurposed the D1 definition to mean
1543                  * "runtime suspended" vs. what you would normally expect (D3)
1544                  * to distinguish it from notifications that might be sent via
1545                  * the suspend path.
1546                  */
1547                 intel_opregion_notify_adapter(dev, PCI_D1);
1548         }
1549
1550         assert_forcewakes_inactive(dev_priv);
1551
1552         DRM_DEBUG_KMS("Device suspended\n");
1553         return 0;
1554 }
1555
1556 static int intel_runtime_resume(struct device *device)
1557 {
1558         struct pci_dev *pdev = to_pci_dev(device);
1559         struct drm_device *dev = pci_get_drvdata(pdev);
1560         struct drm_i915_private *dev_priv = dev->dev_private;
1561         int ret = 0;
1562
1563         if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1564                 return -ENODEV;
1565
1566         DRM_DEBUG_KMS("Resuming device\n");
1567
1568         WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
1569         disable_rpm_wakeref_asserts(dev_priv);
1570
1571         intel_opregion_notify_adapter(dev, PCI_D0);
1572         dev_priv->pm.suspended = false;
1573         if (intel_uncore_unclaimed_mmio(dev_priv))
1574                 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
1575
1576         intel_guc_resume(dev);
1577
1578         if (IS_GEN6(dev_priv))
1579                 intel_init_pch_refclk(dev);
1580
1581         if (IS_BROXTON(dev))
1582                 ret = bxt_resume_prepare(dev_priv);
1583         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1584                 hsw_disable_pc8(dev_priv);
1585         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1586                 ret = vlv_resume_prepare(dev_priv, true);
1587
1588         /*
1589          * No point of rolling back things in case of an error, as the best
1590          * we can do is to hope that things will still work (and disable RPM).
1591          */
1592         i915_gem_init_swizzling(dev);
1593         gen6_update_ring_freq(dev);
1594
1595         intel_runtime_pm_enable_interrupts(dev_priv);
1596
1597         /*
1598          * On VLV/CHV display interrupts are part of the display
1599          * power well, so hpd is reinitialized from there. For
1600          * everyone else do it here.
1601          */
1602         if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
1603                 intel_hpd_init(dev_priv);
1604
1605         intel_enable_gt_powersave(dev);
1606
1607         enable_rpm_wakeref_asserts(dev_priv);
1608
1609         if (ret)
1610                 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1611         else
1612                 DRM_DEBUG_KMS("Device resumed\n");
1613
1614         return ret;
1615 }
1616
1617 /*
1618  * This function implements common functionality of runtime and system
1619  * suspend sequence.
1620  */
1621 static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1622 {
1623         int ret;
1624
1625         if (IS_BROXTON(dev_priv))
1626                 ret = bxt_suspend_complete(dev_priv);
1627         else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1628                 ret = hsw_suspend_complete(dev_priv);
1629         else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1630                 ret = vlv_suspend_complete(dev_priv);
1631         else
1632                 ret = 0;
1633
1634         return ret;
1635 }
1636
1637 static const struct dev_pm_ops i915_pm_ops = {
1638         /*
1639          * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1640          * PMSG_RESUME]
1641          */
1642         .suspend = i915_pm_suspend,
1643         .suspend_late = i915_pm_suspend_late,
1644         .resume_early = i915_pm_resume_early,
1645         .resume = i915_pm_resume,
1646
1647         /*
1648          * S4 event handlers
1649          * @freeze, @freeze_late    : called (1) before creating the
1650          *                            hibernation image [PMSG_FREEZE] and
1651          *                            (2) after rebooting, before restoring
1652          *                            the image [PMSG_QUIESCE]
1653          * @thaw, @thaw_early       : called (1) after creating the hibernation
1654          *                            image, before writing it [PMSG_THAW]
1655          *                            and (2) after failing to create or
1656          *                            restore the image [PMSG_RECOVER]
1657          * @poweroff, @poweroff_late: called after writing the hibernation
1658          *                            image, before rebooting [PMSG_HIBERNATE]
1659          * @restore, @restore_early : called after rebooting and restoring the
1660          *                            hibernation image [PMSG_RESTORE]
1661          */
1662         .freeze = i915_pm_suspend,
1663         .freeze_late = i915_pm_suspend_late,
1664         .thaw_early = i915_pm_resume_early,
1665         .thaw = i915_pm_resume,
1666         .poweroff = i915_pm_suspend,
1667         .poweroff_late = i915_pm_poweroff_late,
1668         .restore_early = i915_pm_resume_early,
1669         .restore = i915_pm_resume,
1670
1671         /* S0ix (via runtime suspend) event handlers */
1672         .runtime_suspend = intel_runtime_suspend,
1673         .runtime_resume = intel_runtime_resume,
1674 };
1675
1676 static const struct vm_operations_struct i915_gem_vm_ops = {
1677         .fault = i915_gem_fault,
1678         .open = drm_gem_vm_open,
1679         .close = drm_gem_vm_close,
1680 };
1681
1682 static const struct file_operations i915_driver_fops = {
1683         .owner = THIS_MODULE,
1684         .open = drm_open,
1685         .release = drm_release,
1686         .unlocked_ioctl = drm_ioctl,
1687         .mmap = drm_gem_mmap,
1688         .poll = drm_poll,
1689         .read = drm_read,
1690 #ifdef CONFIG_COMPAT
1691         .compat_ioctl = i915_compat_ioctl,
1692 #endif
1693         .llseek = noop_llseek,
1694 };
1695
1696 static struct drm_driver driver = {
1697         /* Don't use MTRRs here; the Xserver or userspace app should
1698          * deal with them for Intel hardware.
1699          */
1700         .driver_features =
1701             DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1702             DRIVER_RENDER | DRIVER_MODESET,
1703         .load = i915_driver_load,
1704         .unload = i915_driver_unload,
1705         .open = i915_driver_open,
1706         .lastclose = i915_driver_lastclose,
1707         .preclose = i915_driver_preclose,
1708         .postclose = i915_driver_postclose,
1709         .set_busid = drm_pci_set_busid,
1710
1711 #if defined(CONFIG_DEBUG_FS)
1712         .debugfs_init = i915_debugfs_init,
1713         .debugfs_cleanup = i915_debugfs_cleanup,
1714 #endif
1715         .gem_free_object = i915_gem_free_object,
1716         .gem_vm_ops = &i915_gem_vm_ops,
1717
1718         .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1719         .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1720         .gem_prime_export = i915_gem_prime_export,
1721         .gem_prime_import = i915_gem_prime_import,
1722
1723         .dumb_create = i915_gem_dumb_create,
1724         .dumb_map_offset = i915_gem_mmap_gtt,
1725         .dumb_destroy = drm_gem_dumb_destroy,
1726         .ioctls = i915_ioctls,
1727         .fops = &i915_driver_fops,
1728         .name = DRIVER_NAME,
1729         .desc = DRIVER_DESC,
1730         .date = DRIVER_DATE,
1731         .major = DRIVER_MAJOR,
1732         .minor = DRIVER_MINOR,
1733         .patchlevel = DRIVER_PATCHLEVEL,
1734 };
1735
1736 static struct pci_driver i915_pci_driver = {
1737         .name = DRIVER_NAME,
1738         .id_table = pciidlist,
1739         .probe = i915_pci_probe,
1740         .remove = i915_pci_remove,
1741         .driver.pm = &i915_pm_ops,
1742 };
1743
1744 static int __init i915_init(void)
1745 {
1746         driver.num_ioctls = i915_max_ioctl;
1747
1748         /*
1749          * Enable KMS by default, unless explicitly overriden by
1750          * either the i915.modeset prarameter or by the
1751          * vga_text_mode_force boot option.
1752          */
1753
1754         if (i915.modeset == 0)
1755                 driver.driver_features &= ~DRIVER_MODESET;
1756
1757 #ifdef CONFIG_VGA_CONSOLE
1758         if (vgacon_text_force() && i915.modeset == -1)
1759                 driver.driver_features &= ~DRIVER_MODESET;
1760 #endif
1761
1762         if (!(driver.driver_features & DRIVER_MODESET)) {
1763                 /* Silently fail loading to not upset userspace. */
1764                 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1765                 return 0;
1766         }
1767
1768         if (i915.nuclear_pageflip)
1769                 driver.driver_features |= DRIVER_ATOMIC;
1770
1771         return drm_pci_init(&driver, &i915_pci_driver);
1772 }
1773
1774 static void __exit i915_exit(void)
1775 {
1776         if (!(driver.driver_features & DRIVER_MODESET))
1777                 return; /* Never loaded a driver. */
1778
1779         drm_pci_exit(&driver, &i915_pci_driver);
1780 }
1781
1782 module_init(i915_init);
1783 module_exit(i915_exit);
1784
1785 MODULE_AUTHOR("Tungsten Graphics, Inc.");
1786 MODULE_AUTHOR("Intel Corporation");
1787
1788 MODULE_DESCRIPTION(DRIVER_DESC);
1789 MODULE_LICENSE("GPL and additional rights");